PG411 A01 GP104 - 8GB GDDR5, 256b, 256Mx32 Tall DVI-D + DP + DP + HDMI + DP TABLE OF CONTENTS Page Description Page Description Table of Contents 26 PS: FBVDD Block Diagram 2 27 PS: NVVDD OVR8 PCI Express 28 PS: Blank Page MEMORY: GPU Partition A/B 29 PS: NVVDD Phase 1-4 MEMORY: FBA[31:0] PS: NVVDD Phase 5 & 6 30 MEMORY: FBA[63:32] PS: Blank Page 31 MEMORY: FBB[31:0] 32 PS: Dynamic Power Balance Phases PS: Dynamic Power Balance Logic MEMORY: FBB[63:32] MEMORY: GPU Partition C/D 34 PS: NV3V3, NV12V 10 MEMORY: FBC[31:0] 35 PS: Inputs, Filtering, and Monitoring 11 MEMORY: FBC[63:32] 36 PS: Shutdown and Sequencing MEMORY: FBD[31:0] 37 PS: 12V Current Steering PSI Control and LED 12 MEMORY: FBD[63:32] MECH: Bracket/Thermal 13 GPU PWR and GND 14 **GPU Decoupling** IFPAB DVI-D-DL 17 IFPE DP 18 IFPEF DP 19 IFPC HDMI 2.0/DP 20 IFPD DP 21 MIOA/B Interface and Frame Lock MISC1; Fan, Thermal, JTAG, GPIO, Stereo 22 MISC2: ROM, XTAL, Straps 23 PS: 1V8, 1V8\_AON 25 PS: 5V, PEX\_VDD

> MICRO-STAR INT'L CO.,LTD MS-V330 Sheet 1 of 39

ALL WIDDA DESIGN SPECIFICATIONS, REFERENCE SPECIFICATIONS, REFERENCE BOARDS, FLES, DRAWINGS, DIAGNOSTICS, LISTS AND OTHER DOCUMENTS OR INFORMATION (TOGETHER AND SEPARATELY, MATERIALS) ARE BEING PROVIDED AS IS. THE MATERIALS BAY CONTRAIN OF A DESIGN STATE OF A DESI













































































