# 電子類元件 零件承認書文件 CHECK LIST

<u> 技嘉料號</u>: 10HB3-734256-30R

| 項次              | 文件項目                                             |
|-----------------|--------------------------------------------------|
|                 | Data Sheet 檢核項目                                  |
| 1               | DATASHEET (含機構尺寸、端子腳鍍層材質、MSL Report)             |
| 2               | 零件 Making 文字面說明                                  |
| 3               | 零件 Part Number 說明                                |
| 4               | 零件 Qualification Test Report                     |
| 5               | 料件包裝方式及包裝 Label 之零件 Part number 說明               |
| 6               | UL Safety Report (If Request )                   |
| 7               | 零件耐溫焊接 Profile(包含最高耐焊溫度,時間,焊接/過爐次數與曲線圖)。註 2      |
| 8               | 零件樣品 20PCS(Chipset 等高單價,至少 1PCS)                 |
| 9               | 電子零件承認基本調查表。註 3                                  |
| 10              | 以上資料電子檔為 PDF 檔,且是同 1 個 File                      |
|                 | GSCM 綠色產品管理系統-物料管制文件檢核清單                         |
| 物料管制文<br>件<br>1 | GSCM 綠色產品管理系統:零件照片                               |
| 物料管制文件<br>2     | GSCM 綠色產品管理系統:不使用禁用物質證明書 (保證書)。註 4               |
| 物料管制文件<br>3     | GSCM 綠色產品管理系統:Data Sheet                         |
|                 | GSCM 綠色產品管理系統-MCD 表格                             |
| MCD 表<br>格      | 物質內容宣告表格 (Material Content Declaration, MCD)     |
|                 | 其他文件                                             |
|                 | (僅適用電阻、電容類之系列元件)                                 |
| 附件 1            | 危害物質測試報告 Test Report of Hazardous Substances。註 5 |
| 附件 2            | 元件調查表 Component Composition Table                |

- ※ 1. 各項說明文件內容應明訂零件交貨時之規格、方式;如捲盤、文字印刷為雷射或油墨等
- ※ 2. 零件耐溫焊接 Profile 需附相關測試報告 (國際認證之實驗室資格單位所出具之測試報告)
  - 2.1. 基本需符合 JEDEC 規範
  - 2.2. Ambient Temp. (Reflow Temp endurace): >225℃, 70 sec. 零件塑膠材質需 PA9T(含)等級以上
  - 2.3. PASTE IN HOLE 零件塑膠材質需 PA9T(含)等級以上
- ※ 3. 電子零件適用(技嘉)料號:積體電路(IC) 10H\*,10T\*,10I\*,10D\*,10G\*,11T\*

非 IC 類:10C\*,11C\*,10L\*,11L\*,10X\*,11X\*,10R\*,11B\*

- ※ 4. 物料管制文件 2:網通事業群之所屬料件須一併提交 "不使用禁用物質證明書(保證書)+ REACH 調查表"
- ※ 5. 危害物質測試報告 Test Report of Hazardous Substances: 泛指為具有 ISO/IEC 17025 國際認證之實驗室資格單位

Version R6 所出具之測試報告

# 電子零件承認基本調查表

| 电 1 令什序的基本调旦化                 |                  |       |           |                 |                |
|-------------------------------|------------------|-------|-----------|-----------------|----------------|
| 一、原物料規格/來源                    |                  |       |           |                 |                |
| 項次                            | 部位名稱/規格          |       | 材質        | 原物料來源產地         |                |
| 1                             | SMD FBGA170 GDDR | 5 8Gb |           | КС              | DREA           |
| 2                             |                  |       |           |                 |                |
| 3                             |                  |       |           |                 |                |
| 4                             |                  |       |           |                 |                |
| 二、晶圓屬                         | 竅(非 IC 類免填)      |       |           |                 |                |
| 項次                            | 工廠名稱             | 生產產地  | Wafer (吗) | 投產率(%)          | 自有1外包          |
| 1                             | 三星               | KOREA | 12        | 5%              | 自有             |
| 2                             |                  |       |           |                 |                |
| 3                             |                  |       |           |                 |                |
| 三、封裝廠(10 類);成品之生產製造工廠(非 10 類) |                  |       |           |                 |                |
| 項次                            | 次工廠名稱            |       | 生產產地      | 投產比率 <b>(%)</b> | 自有 <b>/</b> 外包 |
| 1                             | 三星               |       | Korea     | 5%              | 自有             |
| 2                             |                  |       |           |                 |                |
| 3                             |                  |       |           |                 |                |

| 四、產能         |               |
|--------------|---------------|
| 總產能(月/PCS)   | 可供技嘉產能(月/PCS) |
| 16 ~ 20M pcs | 1M pcs        |

- ※ 1.IC 類之晶圓廠、封裝廠之所有 AVL 請均表列,並提供相關資訊與文件。當異動 (包含 AVL 或相關資訊文件之 異動)時,請主動通知技嘉 Sourcer 與 RD 承認單位,並更新文件
- ※ 2. 非 IC 類零件之成品生產製造工廠之所有 AVL 請均表列,並提供相關資訊與文件。當異動 (包含 AVL 或相關資訊文件之異動)時,請主動通知技嘉 Sourcer 與 RD 承認單位,並更新文件
- ※ 3. 以上資訊欄位若有不足,可自行增加行數

# **APPROVE SHEET**

VENDOR: 至上電子股份有限公司

TO: 技嘉科技股份有限公司

PART NUMBER K4G80325FC-HC25

**DESCRIPTION** SMD FBGA170 GDDR5 8Gb

ISSUED DATE 2019/06/19

| APPROVAL BY |      |    |  |
|-------------|------|----|--|
|             |      |    |  |
|             |      |    |  |
|             | REMA | RK |  |
|             |      |    |  |
|             |      |    |  |

**COMPANY** : **SUPREME ELEC. CO., LTD.** 至上電子股份有限公司

ADDRESS : 7F,NO.189,Kangchien Road,Nei Hu,Taipei,

Taiwan,114,R.O.C.

TEL: 882-2-2657-8809

FAX : 882-2-2657-2201





# SAMSUNG GDDR5 8Gb K4G80325FC-HC25





反面



# **Contents of Marking**

(1) SAMSUNG logo: SAMSUNG or SEC

| Top marking type | Mark criteria                          | Package                                                                |
|------------------|----------------------------------------|------------------------------------------------------------------------|
| SAMSUNG marking  | 11.2mm(>)(over)<br>(Mark able width)   | TSOP2, TSOP1, QFP, U-BGA, W-BGA, TBGA, FBGA, BOC, FCFBGA, DSP, LGA etc |
| SEC marking      | 11.2mm(<=)(under)<br>(Mark able width) | 54sTSOP, U-BGA, W-BGA, TBGA, FBGA, BOC etc                             |

- (2) Year & Week
- (3) Part Number Refer to Part No. decoder page
- (4) Lot Number

# **Graphics Code Information**

# Component

# Part Number Decoder

SAMSUNG ELECTRONICS RESERVES THE RIGHT TO CHANGE PRODUCTS, INFORMATION AND SPECIFICATIONS WITHOUT NOTICE.

Products and specifications discussed herein are for reference purposes only. All information discussed herein is provided on an "AS IS" basis, without warranties of any kind.

This document and all information discussed herein remain the sole and exclusive property of Samsung Electronics. No license of any patent, copyright, mask work, trademark or any other intellectual property right is granted by one party to the other party under this document, by implication, estoppel or otherwise.

Samsung products are not intended for use in life support, critical care, medical, safety equipment, or similar applications where product failure could result in loss of life or personal or physical harm, or any military or defense application, or any governmental procurement to which special terms or provisions may apply.

For updates or additional information about Samsung products, contact your nearest Samsung office.

All brand names, trademarks and registered trademarks belong to their respective owners.

© 2012 Samsung Electronics Co., Ltd. All rights reserved.



# K4XXXXXXX - XXXXXXX

1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18

## 1. Memory (K)

2. DRAM: 4

#### 3. Small Classification

W: gDDR3 SDRAM J: GDDR3 SGRAM G: GDDR5 SGRAM

## 4~5. Density, Refresh

51: 512M, 8K/64ms 52: 512M, 8K/32ms 10: 1G, 8K/32ms 20: 2G, 16K/32ms 1G: 1G, 8K/64ms 2G: 2G, 8K/64ms 4G: 4G, 8K/64ms 41: 4G, 16K/32ms

#### 6~7. Organization

16: x16 32: x32

#### 8. Bank

3:4 Banks 4:8 Banks 5:16 Banks

#### 9. Interface, VDD, VDDQ

6: SSTL\_15, 1.5V, 1.5V F: POD\_15, 1.5V, 1.5V K: POD\_18, 1.8V, 1.8V

#### 10. Generation

 M : M-die
 A : A-die

 B : B-die
 C : C-die

 D : D-die
 E : E-die

 F : F-die
 G : G-die

 H : H-die
 I : I-die

 Q : Q-die
 Z : Z-die

11. "—"

## 12. Package

## - qDDR3

E: 100FBGA (Halogen Free & Lead Free)
H: 96FBGA (Halogen Free & Lead Free)

B: 96FBGA (Halogen Free & Lead Free & Flip-Chip)

G: 78FBGA (Halogen Free & Lead Free)

V: 78FBGA (Halogen Free & Lead Free & Flip-Chip)

#### - GDDR3

B: 136FBGA (Lead Free)

H: 136FBGA (Halogen Free & Lead Free)

#### - GDDR5

H: 170FBGA (Halogen Free & Lead Free & Flip Chip)

F: 170FBGA (Halogen Free & Lead Free)

#### 13. Temp, Power(VDD)

C : Commercial Normal
J : Commercial High
L : Commercial Low

Y: Commercial Low Voltage

## **14~15. Speed** ( Wafer/Chip Biz/BGD : 00 )

1B: 0.83ns (2400Mbps) 25: 0.25ns (8000Mbps) 1A: 1.0ns (2133Mbps) 28: 0.28ns (7000Mbps) 11:1.07ns (1866Mbps) 03:0.33ns (6000Mbps) 12:1.25ns (1600Mbps) 04:0.40ns (5000Mbps) 14:1.4ns 05:0.50ns (4000Mbps) (1400Mbps) 15:1.5ns 5C: 0.56ns (3600Mbps) (1333Mbps) 16:1.6ns 06: 0.62ns (3200Mbps) (1200Mbps) 18:1.8ns (1100Mbps) 6A: 0.66ns (3000Mbps) 19: 1.875ns (1066Mbps) 07:0.71ns (2800Mbps) 20: 2.0ns (1000Mbps) 7A: 0.77ns (2600Mbps) 22:2.2ns (900Mbps) 09:0.9ns (2200Mbps)



# quality & reliability

# MSL(Moisture Sensitivity Level) SAMSUNG's Condition & Representative Example

## **SAMSUNG Qualification Standard**

#### **Test Procedure**

Component : PRE-COND & T/C, PCT (Option = HTS, THB)

Board: T/C (Option = THB)



## **Reliability Test**

## 1. PRE-COND (Pre-conditioning Test)

| Process  | Bake -> T/C 5 time -> SOAK -> Reflow * SOAK Condition: MIN. 30°C/60% RH 192hrs (All Package) |
|----------|----------------------------------------------------------------------------------------------|
| Reflow   | 3 time * Reference Reflow Profile                                                            |
| Target   | 354/0                                                                                        |
| REF.SPEC | JESD22-A113                                                                                  |

#### 2. Lead Free Condition IR Profile (Memory Component)

| Section        | Temp.(°C)   | Time(sec) | Note  |
|----------------|-------------|-----------|-------|
| Preheating     | 160~190     | MAX 120   | В     |
| Reflow         | 220         | MAX 60    | D     |
| Soak           | 255(+5, -0) | MAX 11    | -     |
| Max Peak       | 260         | -         | Е     |
| Ramp up / Down | 1~3(°C)/sec |           | A,C,F |



## 3. Lead Free Condition IR Profile(System LSI Component)

| Process          | Temperature, Time     | Comment                |
|------------------|-----------------------|------------------------|
| Pre-Heating      | 160~190°C, 90±30 sec  |                        |
| Heating          | 255+5, -0°C, 10±3 sec | Applied to All Package |
| Peak Temperature | Max. 260°C            |                        |

## 4. T/C(Temperature Cycle)

| Condition     | Lead Type: -65°C~150°C, Ball Type: -55°C~125°C (Comp)<br>Lead Type: 0~125°C, Ball Type: -25°C~125°C(Module) |
|---------------|-------------------------------------------------------------------------------------------------------------|
| Read Out Time | 150, 300. 600, 1000(cycle)                                                                                  |
| Target        | LTPD 2%, 116/0                                                                                              |
| REF.SPEC      | MIL 883D, 1017.7,B                                                                                          |

## 5. PCT(Pressure Cooker Test)

| Condition     | lition 121°C, 2atm, 100% RH                                     |  |
|---------------|-----------------------------------------------------------------|--|
| Read Out Time | 96, 168, 240(hrs) * Lead Type: 240hrs, Ball Type: 168hrs Target |  |
| Target        | LTPD 2%, 116/0                                                  |  |
| REF.SPEC      | JA102                                                           |  |

## 6. THB(Temperature Humidity Bias)

| Condition                                         | 85°C/85%, Bais |  |
|---------------------------------------------------|----------------|--|
| <b>Read Out Time</b> 96, 168, 300, 500, 1000(hrs) |                |  |
| Target                                            | LTPD 2%, 116/0 |  |
| REF.SPEC                                          | JESD22-A101    |  |

## note

TC, PCT, THB are done after pre-condition

## 7. HTS(High Temperature Storage)

| Condition 150°C, No Bias                          |               |
|---------------------------------------------------|---------------|
| <b>Read Out Time</b> 96, 168, 300, 500, 1000(hrs) |               |
| Target                                            | LTPD 3%, 76/0 |
|                                                   |               |

**REF.SPEC** 

JESD22-A103

#### Storage & Packing Recommendation

It is recommended that the device should be assembled after opening the moisture barrier bag under 30°C/60% R.H. withir

If the humidity indicator is pink from the 30% mark or device were not assembled within 7 days after opening, the device sh (Tray type) or 24 hours at 50°C (Tape&Reel type).

#### **JEDEC / EIAJ**

#### 1. EDEC / EIAJ

| Section  | SOAK Condition<br>(JSED22-A113) | Reflow (JSTD20)                            | Note      |  |  |
|----------|---------------------------------|--------------------------------------------|-----------|--|--|
| Level 1  | 85°C/85% RH 168hrs              | PKG Thickness ≥ 2.5mm and ≥ 350mm3         |           |  |  |
| Level 2  | 85°C/60% RH 168hrs              | ⇒245 +0/-5°C                               | JEDEC     |  |  |
| Level 2a | 30°C/60% RH 696hrs              | PKG Thickness < 2.5mm and PKG VOL < 350mm3 | Level 1~6 |  |  |
| Level 3  | 30°C/60% RH 192hrs              | →250°C +0/-5°C                             |           |  |  |

#### 2. EIAJ IR Condition

Temperature profile of infrared convection and convection reflow soldering (Condition 1-A)

Temperature profile of infrared convection and convection reflow soldering (Condition 1-B)





## Soldering (Condition 1-A)



## **Examples of Component & Board Level Reliability**

Lead frame Package - Test Vehicle: 54TSOP/ 54sTSOP

1. Component Level Reliability

Pre-con. :Pass

TC 1000cycles :Pass

PCT 240hrs :Pass

HTS 1008hrs :Pass

Level III(IR peak temp. 260°C)

(-65 ~ 150°C)

(121°C/2atm/100%RH)

(150°C)

2. Board Level Reliability

T/C 1000cycles :Pass

THB 504hrs :Pass

(0~125°C)

(85°C, 85%, 5.0V)

CSP(Chip Scale Package) - Test Vehicle: 54WBGA

1. Component Level Reliability

Pre-con. :Pass (Level III : IR peak Temp. 260°C)

TC 1000cycles :Pass  $(-55^{\circ}\text{C} \sim +125^{\circ}\text{C})$ PCT 240hrs :Pass  $(121^{\circ}\text{C}, 2 \text{ atm}, 100\%\text{RH})$ 

2. Board Level Reliability
TC 1000cycles: Pass (-25 ~ +125°C)

Ball type Package - Test Vehicle : 90FBGA

1. Component Level Reliability

Pre-con. :Pass (Level III : IR peak Temp. 260°C)

TC 1000cycles :Pass (-55°C ~ +125°C)

PCT 240hrs :Pass (121°C, 2 atm, 100%RH)

2. Board Level Reliability
TC 1000cycles: Pass (-25 ~ +125°C)

# IR Reflow Profile I







# Preheating Reflow

- A : Pre-Heating (175+/-25'C, 120 +/- 60 Sec.)
- B : Reflow (217°C, 84~126sec(105+/-20%))
- C : Soak (255`+5C, 24~36sec(30+/-20%))
- D : Max. Temp (260°C)
- E : 3 °C / sec Max

# **IR Reflow Profile II**



| Package Type     | Sn-Pb Eutectic | Pb-Free       |  |
|------------------|----------------|---------------|--|
| Peak Temperature | 240°C +0/-5°C  | 260°C +0/-5°C |  |

# Table 4. Reflow Peak temperature

|                | Leaded             | Pkg.                   | Pb-free Pkg.        |                        |  |  |  |
|----------------|--------------------|------------------------|---------------------|------------------------|--|--|--|
| 0              | Temperature<br>(℃) | Time<br>(second)       | Temperature<br>(°C) | Time (second)          |  |  |  |
| Ramp up rate   | YCLH               | 3 ℃/se                 | e Max.              |                        |  |  |  |
| Preheating     | 125± 25            | 90± 30                 | 175± 25             | 120± 60                |  |  |  |
| Reflow         | 183                | 105± 20%<br>(84 - 126) | 7 217               | 105± 20%<br>(84 - 126) |  |  |  |
| Soak           | Peak +0/-5         | 20± 20%<br>(16 - 24)   | Peak +0/-5          | 30± 20%<br>(24 - 36)   |  |  |  |
| Peak           | /                  |                        | =                   |                        |  |  |  |
| Ramp down rate | 1                  | 3 ℃/sec                | c Max.              |                        |  |  |  |

Table. Reflow Profile

Note: Basically, Samsung IR Reflow Process follows JEDEC

Rev. 1.0, Jan. 2019

K4G80325FC

# 8Gb GDDR5 SGRAM C-die

16M x 32Bit x 16 Banks Graphic Double Data Rate 5 Synchronous DRAM (170Ball FBGA)

# datasheet

SAMSUNG ELECTRONICS RESERVES THE RIGHT TO CHANGE PRODUCTS, INFORMATION AND SPECIFICATIONS WITHOUT NOTICE.

Products and specifications discussed herein are for reference purposes only. All information discussed herein is provided on an "AS IS" basis, without warranties of any kind.

This document and all information discussed herein remain the sole and exclusive property of Samsung Electronics. No license of any patent, copyright, mask work, trademark or any other intellectual property right is granted by one party to the other party under this document, by implication, estoppel or otherwise.

Samsung products are not intended for use in life support, critical care, medical, safety equipment, or similar applications where product failure could result in loss of life or personal or physical harm, or any military or defense application, or any governmental procurement to which special terms or provisions may apply.

For updates or additional information about Samsung products, contact your nearest Samsung office.

All brand names, trademarks and registered trademarks belong to their respective owners.

© 2019 Samsung Electronics Co., Ltd. All rights reserved.



# **GDDR5 SGRAM**

# **Revision History**

| Revision No. | <u>History</u>                                                     | <b>Draft Date</b> | <u>Remark</u> | <b>Editor</b> |
|--------------|--------------------------------------------------------------------|-------------------|---------------|---------------|
| 0.0          | - First SPEC Release                                               | 21st Sep, 2018    | Target        | J.Y.Bae       |
| 0.1          | - Add a code K4G80325FC-HC22.(1.35V, 8.0Gbps)                      | 23rd Oct, 2018    | Target        | S.H.Kwak      |
|              |                                                                    |                   |               | J.Y.Bae       |
| 1.0          | - Final datasheet.                                                 | 17th Jan, 2019    | Final         | S.H.Kwak      |
|              | - Update Cas Latency(CL) according to data rate (speed bin) table. |                   |               | J.Y.Bae       |
|              | - Update IDD spec values.                                          |                   |               |               |
|              | - Change tCK minimum value from 0.44ns to 0.5ns.                   |                   |               |               |



# **GDDR5 SGRAM**

# **Table Of Contents**

# 8Gb GDDR5 SGRAM C-die

| 1. FEATURES                                                                  | 5  |
|------------------------------------------------------------------------------|----|
| 2. ORDERING INFORMATION                                                      | 5  |
| 3. GENERAL DESCRIPTION                                                       | 6  |
| 4. DEFINITION OF SIGNAL STATE TERMINOLOGY                                    | 7  |
| 5. PIN CONFIGURATION                                                         | 8  |
| 5.1 GDDR5 SGRAM 170ball BGA Ball-out MF=0                                    |    |
| 5.2 GDDR5 SGRAM 170ball BGA Ball-out MF=1                                    |    |
| 6. INPUT/OUTPUT FUNCTIONAL DESCRIPTION                                       |    |
|                                                                              |    |
| 7. MIRROR FUNCTION SINGAL MAPPING                                            |    |
| 8. x16/x32 SYSTEM CONFIGURATION                                              |    |
| 9. x16/x32 MODE SELECTION                                                    |    |
| 10. CLOCKING                                                                 |    |
| 11. ADDRESS                                                                  |    |
| 11.1 Addressing                                                              |    |
| 11.2 Address Bus Inversion (ABI)                                             | 19 |
| 11.3 Bank Group                                                              |    |
| 12. GDDR5 Commands Truth Table                                               | 22 |
| 13. FUNCTION DESCRIPTION                                                     |    |
| 13.1 Simplified State Diagram                                                |    |
| 13.3 Initialization Timing                                                   |    |
| 13.4 Power-up Sequence                                                       |    |
| 14. REGISTER DEFINITION                                                      |    |
| 14.1 MRS General Table                                                       |    |
| 14.2 Mode Register 0 (MR0)                                                   |    |
| 14.4 Mode Register 2 (MR2)                                                   | 34 |
| 14.5 Mode Register 3 (MR3)                                                   |    |
| 14.6 Mode Register 4 (MR4)                                                   |    |
| 14.8 Mode Register 6 (MR6)                                                   | 40 |
| 14.9 Mode Register 7 (MR7)                                                   |    |
| 14.10 Mode Register 8 (MR8)                                                  |    |
| 14.12 Mode Register 15 (MR15)                                                |    |
| 15. MANUFACTURER'S VENDOR CODE, REVISION IDENTIFICATION, DENSITY, FIFO DEPTH | 45 |
| 16. TRAINING                                                                 | 46 |
| 16.1 Interface Training Sequence                                             |    |
| 16.2 Address Training                                                        |    |
| 16.4 READ Training                                                           |    |
| 16.5 WRITE Training (WRTR)                                                   | 60 |
| 17. OPERATIONS                                                               |    |
| 17.1 Deselect (DES)                                                          |    |
| 17.3 Mode Register Set                                                       |    |
| 17.4 BANK/ROW Activation                                                     |    |
| 17.5 Bank Restrictions (tFAW)                                                |    |
| 17.6 KEAD                                                                    |    |
| 17.8 WRITE Data Mask on Address Pins (DM)                                    | 73 |
| 17.9 Precharge (PRE)                                                         |    |
| 17.10 AUTO Precharge                                                         |    |
| 17.12 AUTO Refresh (AREF)                                                    |    |
| 17.13 Self-Refresh                                                           |    |
| 17.14 Data Bus Inversion (DBI)                                               |    |
|                                                                              | 05 |



# datasheet

## K4G80325FC

# **GDDR5 SGRAM**

| 17.15 DATA Preamble                          | 86  |
|----------------------------------------------|-----|
| 17.16 Error Detection Code (EDC)             | 87  |
| 17.17 Cyclic Redundancy Code Generator       | 90  |
| 17.18 CLOCK FREQUENCY CHANGE SEQUENCE        | 91  |
| 17.19 DYNAMIC VOLTAGE SWITCHING (DVS)        | 91  |
| 17.20 DVS Sequence                           | 92  |
| 17.21 Pseudo-Open Drain (POD) On Chip Driver | 93  |
| 17.22 ZQ Auto Calibration                    | 94  |
| 17.23 On Die Termination                     | 95  |
| 17.23.1. On-Die Termination On/Off Timing    | 97  |
| 17.24 Boundary Scan Function                 | 98  |
| 17.24 Boundary Scan Function                 | 100 |
| 17.25 LOW FREQUENCY MODES                    | 103 |
| 17.26 RDQS MODE                              | 104 |
| 8. OPERATING CONDITIONS                      | 105 |
| 18.1 Absolute Maximum Ratings                | 105 |
| 18.2 AC & DC Characteristics                 | 106 |
| 18.3 CLOCK-TO-DATA TIMING SENSITIVITY        | 120 |



## 1. FEATURES

- 1.5V  $\pm$  0.045V power supply at 7/8Gbps for device operation(VDD)
- 1.5V ± 0.045V power supply at 7/8Gbps for I/O interface(VDDQ) (Specific parts support 1.35V ± 0.0405V)
- Maximum CK/CK up to 2GHz
- Maximum WCK/WCK up to 4GHz
- Maximum data rate up to 8.0Gbps/pin
- Halogen free 170 Ball FBGA(RoHS Compliant)
- · Single ended interface for data, address and command
- Quarter data-rate differential clock inputs CK/CK for ADD/CMD
- Two half data-rate differential clock inputs WCK/WCK, each associated with two data bytes(DQ, DBI, EDC)
- · Double Data Rate (DDR) data (WCK)
- · Single data rate (SDR) command (CK)
- Double data rate (DDR) addressing (CK)
- 16 internal banks for concurrent operation
- 4 bank groups for tCCDL 3 tCK and 4 tCK
- · 8n prefetch architecture: 256bit per array read or write access
- Burst length: 8 only
- Programmable CAS latency:
  - 9,10,11,12,13,14,15,16,17,18,19,20(tCK),.....,27(tCK)
- Programmable write latency: 1, 2, 3, 4, 5, 6 and 7(tCK)
- WRITE Data mask function via address bus (single/double byte mask)
- Data bus inversion (DBI) and address bus inversion (ABI)
- Input/output PLL on/off mode
- · Address training: Address input monitoring by DQ pins
- WCK2CK clock training with phase information by EDC pins
- · Data read and write training via READ FIFO
- READ FIFO pattern preload by LDFF command

- · Direct write data load to READ FIFO by WRTR command
- Consecutive read of READ FIFO by RDTR command
- Read/Write data transmission integrity secured by cyclic redundancy check: CRC-8(X<sup>8</sup>+X<sup>2</sup>+X+1) for EDC
- Read/write EDC on/off mode
- Programmable EDC hold pattern for CDR
- Programmable CRC read latency (CRCRL) range 0 to 3 tCK
- Programmable CRC write latency (CRCWL) range 7 to 14 tCK
- · Low Power modes
- RDQS mode on EDC pin
- · Auto & self refresh modes
- Auto precharge option for each burst access
- 32ms, auto refresh (16K cycles)
- · On-die termination (ODT)
  - ; Nominal values of 60ohm and 120ohm
- Pseudo open drain (POD-15) compatible inputs and outputs ; 40ohm pull down, 60ohm pull up
- ODT and output driver strength auto-calibration with external resistor ZQ pin(120ohm)
- · Programmable termination and driver strength offsets
- · Output driver strength adjustment by MRS
- Selectable external or internal VREF for data inputs ;Programmable offsets for internal VREF
- · Separate external VREF for address / command inputs
- · Vendor ID, FIFO depth and Density info fields for identification
- X32/X16 mode configuration set at power-up with EDC pin
- 16bits support for vendor ID/Density/FIFO depth MRS
- · Mirror function with MF pin
- Boundary scan function with SEN pin

# 2. ORDERING INFORMATION

## [Table 1] Ordering Information

| Part Number        | Max Freq. | Max Data Rate | VDD & VDDQ      | Interface | Package       |
|--------------------|-----------|---------------|-----------------|-----------|---------------|
| K4G80325FC-HC22    | 2000MHz   | 8.0 Gbps/pin  | 1.35V ± 0.0405V | POD_135   |               |
|                    | 2000MHz   | 8.0 Gbps/pin  | 1.5V ± 0.045V   | POD_15    |               |
| K4G80325FC-HC25    | 1750MHz   | 7.0 Gbps/pin  | 1.35V ± 0.0405V | POD_135   | 170 Ball FBGA |
| 1440003231 0-11023 | 1750MHz   | 7.0 Gbps/pin  | 1.5V ± 0.045V   | POD_15    |               |
|                    | 1500MHz   | 6.0 Gbps/pin  | 1.35V ± 0.0405V | POD_135   |               |



# **GDDR5 SGRAM**

# 3. GENERAL DESCRIPTION

FOR 16M x 32Bit x 16 Bank GDDR5 SGRAM

The K4G80325FB is 8,589,934,592 bits of hyper synchronous data rate Dynamic RAM organized as 16 x 8,388,608 words by 32 bits, fabricated with SAMSUNG's high performance CMOS technology. Data training feature with free-running write clocks allows extremely high performance up to 32GB/s/chip. I/O transactions are possible on both edges of the clock cycle. Range of operating frequencies and programmable latencies allow the device to be useful for a variety of high performance memory system applications.

The GDDR5 SGRAM uses a 8n prefetch architecture and DDR interface to achieve high-speed operation. The device can be configured to operate in x32 mode or x16 (clamshell) mode. The mode is detected during device initialization. The GDDR5 interface transfers two 32 bit wide data words per WCK clock cycle to/from the I/O pins. Corresponding to the 8n-prefetch a single write or read access consists of a 256 bit wide, two CK clock cycle data transfer at the internal memory core and eight corresponding 32 bit wide one-half WCK clock cycle data transfers at the I/O pins.

The GDDR5 SGRAM operates from a differential clock CK and  $\overline{\text{CK}}$ . Commands are registered at every rising edge of CK. Addresses are registered at every rising edge of CK and every rising edge of  $\overline{\text{CK}}$ .

GDDR5 replaces the pulsed strobes (WDQS & RDQS) used in previous DRAMs such as GDDR4 with a free running differential forwarded clock (WCK/WCK) with both input and output data registered and driven respectively at both edges of the forwarded WCK.

Read and write accesses to the GDDR5 SGRAM are burst oriented; an access starts at a selected location and consists of a total of eight data words. Accesses begin with the registration of an ACTIVE command, which is then followed by a READ or WRITE command. The address bits registered coincident with the ACTIVE command and the next rising  $\overline{CK}$  edge are used to select the bank and the row to be accessed. The address bits registered coincident with the READ or WRITE command and the next rising  $\overline{CK}$  edge are used to select the bank and the starting column location for the burst access.



# **GDDR5 SGRAM**

# 4. DEFINITION OF SIGNAL STATE TERMINOLOGY

GDDR5 SGRAM will be operated in both ODT Enable (terminated) and ODT Disable (unterminated) modes. For highest data rates it is recommended to operate in the ODT Enable mode. ODT Disable mode is designed to reduce power and may operate at reduced data rates. There exist situations where ODT Enable mode can not be guaranteed for a short period of time, i.e. during power up.

Following are four terminologies defined for the state of a device (GDDR5 SGRAM or controller) pin during operation. The state of the bus will be determined by the combination of the device pins connected to the bus in the system. For example in GDDR5 it is possible for the SGRAM pin to be tristated while the controller pin is High or ODT. In both cases the bus would be High if the ODT is enabled.

#### Device pin signal level:

- · High: A device pin is driving the Logic "1" state.
- Low: A device pin is driving the Logic "0" state.
- · Hi-Z: A device pin is tristate.
- ODT: A device pin terminates with ODT setting, which could be terminating or tristate depending on MRS.

## Bus signal level:

- · High: One device on bus is High and all other devices on bus are either ODT or Hi-Z. The voltage level on the bus would be nominally VDDQ.
- Low: One device on bus is Low and all other devices on bus are either ODT or Hi-Z. The voltage level on the bus would be nominally VOL(DC) if ODT was enabled, or VSSQ if Hi-Z.
- Hi-Z: All devices on bus are Hi-Z. The voltage level on bus is undefined as the bus is floating.
- ODT: At least one device on bus is ODT and all others are Hi-Z. The voltage level on the bus would be nominal VDDQ.



# datasheet

# 5. PIN CONFIGURATION

# 5.1 GDDR5 SGRAM 170ball BGA Ball-out MF=0

|   |      |       | Byte0 |        |          |   |   |   |   |        |        | Byte1 |      |       |
|---|------|-------|-------|--------|----------|---|---|---|---|--------|--------|-------|------|-------|
|   | 1    | 2     | 3     | 4      | 5        | 6 | 7 | 8 | 9 | 10     | 11     | 12    | 13   | 14    |
| Α | VSSQ | DQ1   | VSSQ  | DQ0    | NC       |   |   |   |   | VREFD  | DQ8    | VSSQ  | DQ9  | VSSQ  |
| В | VDDQ | DQ3   | VDDQ  | DQ2    | VSS      |   |   |   |   | VSS    | DQ10   | VDDQ  | DQ11 | VDDQ  |
| С | VSSQ | EDC0  | VSSQ  | VSSQ   | VDD      |   |   |   |   | VDD    | VSSQ   | VSSQ  | EDC1 | VSSQ  |
| D | VDDQ | DBI0  | VDDQ  | WCK01  | WCK01    |   |   |   |   | VSS    | VDD    | VDDQ  | DBI1 | VDDQ  |
| E | VSSQ | DQ5   | VSSQ  | DQ4    | VDDQ     |   |   |   |   | VDDQ   | DQ12   | VSSQ  | DQ13 | VSSQ  |
| F | VDDQ | DQ7   | VDDQ  | DQ6    | VSSQ     |   |   |   |   | VSSQ   | DQ14   | VDDQ  | DQ15 | VDDQ  |
| G | VDD  | VDDQ  | RAS   | VDD    | VSS      |   |   |   |   | VSS    | VDD    | CS    | VDDQ | VDD   |
| Н | VSS  | VSSQ  | VDDQ  | A10/A0 | A9/A1    |   |   |   |   | BA3/A3 | BA0/A2 | VDDQ  | VSSQ | VSS   |
| J | MF   | RESET | CKE   | ĀBI    | A12/A13  |   |   |   |   | SEN    | CK     | СК    | ZQ   | VREFC |
| K | VSS  | VSSQ  | VDDQ  | A8/A7  | A11/A6   |   |   |   |   | BA1/A5 | BA2/A4 | VDDQ  | VSSQ | VSS   |
| L | VDD  | VDDQ  | CAS   | VDD    | VSS      |   |   |   |   | VSS    | VDD    | WE    | VDDQ | VDD   |
| М | VDDQ | DQ31  | VDDQ  | DQ30   | VSSQ     |   |   |   |   | VSSQ   | DQ22   | VDDQ  | DQ23 | VDDQ  |
| N | VSSQ | DQ29  | VSSQ  | DQ28   | VDDQ     |   |   |   |   | VDDQ   | DQ20   | VSSQ  | DQ21 | VSSQ  |
| Р | VDDQ | DBI3  | VDDQ  | WCK23  | WCK23    |   |   |   |   | VSS    | VDD    | VDDQ  | DBI2 | VDDQ  |
| R | VSSQ | EDC3  | VSSQ  | VSSQ   | VDD      |   |   |   |   | VDD    | VSSQ   | VSSQ  | EDC2 | VSSQ  |
| Т | VDDQ | DQ27  | VDDQ  | DQ26   | VSS      |   |   |   |   | VSS    | DQ18   | VDDQ  | DQ19 | VDDQ  |
| U | VSSQ | DQ25  | VSSQ  | DQ24   | NC       |   |   |   |   | VREFD  | DQ16   | VSSQ  | DQ17 | VSSQ  |
|   |      |       | Byte3 |        | <u>-</u> |   |   |   |   |        |        | Byte2 |      |       |

X32 mode : On X16 mode : On X32 mode: On X16 mode: Off

#### NOTE

Top View (as seen through package), MF = LOW (MF = 0)
 RFU is reserved for future use
 NC is a not connected pin



# 5.2 GDDR5 SGRAM 170ball BGA Ball-out MF=1

|   |      |       | Byte3 |        |         |   |       |   |   |        |        | Byte2 |      |       |
|---|------|-------|-------|--------|---------|---|-------|---|---|--------|--------|-------|------|-------|
|   | 1    | 2     | 3     | 4      | 5       | 6 | 7     | 8 | 9 | 10     | 11     | 12    | 13   | 14    |
| Α | VSSQ | DQ25  | VSSQ  | DQ24   | NC      |   |       |   |   | VREFD  | DQ16   | VSSQ  | DQ17 | VSSQ  |
| В | VDDQ | DQ27  | VDDQ  | DQ26   | VSS     |   |       |   |   | VSS    | DQ18   | VDDQ  | DQ19 | VDDQ  |
| С | VSSQ | EDC3  | VSSQ  | VSSQ   | VDD     |   |       |   |   | VDD    | VSSQ   | VSSQ  | EDC2 | VSSQ  |
| D | VDDQ | DBI3  | VDDQ  | WCK23  | WCK23   |   |       |   |   | VSS    | VDD    | VDDQ  | DBI2 | VDDQ  |
| Е | VSSQ | DQ29  | VSSQ  | DQ28   | VDDQ    |   |       |   |   | VDDQ   | DQ20   | VSSQ  | DQ21 | VSSQ  |
| F | VDDQ | DQ31  | VDDQ  | DQ30   | VSSQ    |   |       |   |   | VSSQ   | DQ22   | VDDQ  | DQ23 | VDDQ  |
| G | VDD  | VDDQ  | CAS   | VDD    | VSS     |   |       |   |   | VSS    | VDD    | WE    | VDDQ | VDD   |
| Н | VSS  | VSSQ  | VDDQ  | A8/A7  | A11/A6  |   |       |   |   | BA1/A5 | BA2/A4 | VDDQ  | VSSQ | VSS   |
| J | MF   | RESET | CKE   | ABI    | A12/A13 |   |       |   |   | SEN    | CK     | CK    | ZQ   | VREFC |
| K | VSS  | VSSQ  | VDDQ  | A10/A0 | A9/A1   |   |       |   |   | BA3/A3 | BA0/A2 | VDDQ  | VSSQ | VSS   |
| L | VDD  | VDDQ  | RAS   | VDD    | VSS     |   |       |   |   | VSS    | VDD    | CS    | VDDQ | VDD   |
| М | VDDQ | DQ7   | VDDQ  | DQ6    | VSSQ    |   |       |   |   | VSSQ   | DQ14   | VDDQ  | DQ15 | VDDQ  |
| N | VSSQ | DQ5   | VSSQ  | DQ4    | VDDQ    |   |       |   |   | VDDQ   | DQ12   | VSSQ  | DQ13 | VSSQ  |
| Р | VDDQ | DBI0  | VDDQ  | WCK01  | WCK01   |   |       |   |   | VSS    | VDD    | VDDQ  | DBI1 | VDDQ  |
| R | VSSQ | EDC0  | VSSQ  | VSSQ   | VDD     |   |       |   |   | VDD    | VSSQ   | VSSQ  | EDC1 | VSSQ  |
| Т | VDDQ | DQ3   | VDDQ  | DQ2    | VSS     |   |       |   |   | VSS    | DQ10   | VDDQ  | DQ11 | VDDQ  |
| U | VSSQ | DQ1   | VSSQ  | DQ0    | NC      |   |       |   |   | VREFD  | DQ8    | VSSQ  | DQ9  | VSSQ  |
| L |      |       | Byte0 |        | -       |   | Byte1 |   |   |        |        |       |      |       |

**NOTE**:

1) Top View (as seen through package), MF = HIGH (MF = 1) - When mirrored, physical byte location is not changed but logical byte location is mirrored.



# 5.3 Package Outline



# datasheet

# 6. INPUT/OUTPUT FUNCTIONAL DESCRIPTION

| Symbol                              | Type             | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|-------------------------------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| WCK01,<br>WCK01,<br>WCK23,<br>WCK23 | Input            | Clock: WCK and WCK are differential clock inputs. Data inputs are sampled on the crossing of the positive edge of WCK and positive edge of WCK. WCK01/WCK01 are in charge of DQ's in byte0 and byte1 and WCK23/WCK23 are in charge of DQ's in byte2 and byte3.                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| CK,<br>CK                           | Input            | Clock: CK and $\overline{\text{CK}}$ are differential clock inputs. CMD inputs are sampled on the positive edge of CK and ADD inputs are sampled on both positive edge of CK and positive edge of $\overline{\text{CK}}$ .                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| CKE                                 | Input            | Clock Enable: CKE Low activates, and CKE High deactivates, internal clock signals and device input buffers and output drivers. Taking CKE High provides Precharge Power-Down and Self Refresh operation (all banks idle), or Active Power-Down (row Active in any bank). CKE is synchronous for power down entry and exit, and for self refresh entry. CKE is asynchronous for self refresh exit. CKE must be maintained Low throughout read and write accesses. Input buffers, excluding CK, CK and CKE are disabled during power-down. Input buffers, excluding CKE, are disabled during self refresh. CKE which is triggered on the positive edge of RESET is used to define the resistance of on-die termination at power-up. |
| CS                                  | Input            | Chip Select: All commands are masked when $\overline{CS}$ is registered HIGH. It is possible to share $\overline{CS}$ pin between dual loads. $\overline{CS}$ is considered part of the command code.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| RAS,<br>CAS,<br>WE                  | Input            | Command Inputs: RAS, CAS and WE (along with CS, A8, A10, A11) define the command being entered.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| BA0 ~ BA3                           | Input            | Bank Address Inputs: BA0, BA1, BA2 and BA3 define to which bank commands are being applied.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| A0 ~ A13                            | Input            | Address Inputs: Provided the row address for Active command and the column address and Auto Precharge bit for Read/Write commands to select one location out of the memory array in the respective bank. A8 is sampled during a Precharge command to determine whether the Precharge applies to one bank (A8 LOW) or all banks (A8 HIGH). If only one bank is to be precharged, the bank is selected by BA0, BA1,BA2, BA3. The address inputs also provide the op-code during Mode Register Set commands.  Row addresses: RA0 ~ RA13, Column addresses: CA0~CA6(CA7), Column address CA8 is used for auto precharge. A10 and A11 is used for command decoding such as WRTR, RDTR, LDFF, WSM and WDM.                              |
| DQ0<br>~ DQ31                       | Input/<br>Output | Data Input/Output: Bi-directional data bus.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| EDC0<br>~ EDC3                      | Input/<br>Output | Cyclic Redundancy Code for EDC: EDC pin outputs CRC code out of DRAM according to input/output with data. In RDQS MRS mode, EDC outputs DQ strobe instead of CRC code. EDC1 pin is used to define x32/x16 configuration at power-up. Unless RDQS, CRC and WCK2CK training are turned on, EDC hold pattern appears on the EDC pins.                                                                                                                                                                                                                                                                                                                                                                                                |
| DBI0<br>~ DBI3                      | Input/<br>Output | Data Bus Inversion: It is a flag to indicate the inversion of input/output data.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| NC                                  |                  | Not connected. Reserved for future use pin                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| VDDQ                                | Supply           | DQ Power Supply                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| VSSQ                                | Supply           | DQ Ground                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| VDD                                 | Supply           | Power Supply                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| VSS                                 | Supply           | Ground                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| VREFD<br>VREFC                      | Supply           | Reference voltage: 0.7*VDDQ,<br>VREFD: (A,10) and (V,10) for DQ,<br>VREFC: (J,14) for CMD and ADD                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| MF                                  | Input            | Mirror Function: A flag that indicates whether package is in clamshell configuration or not.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| ZQ                                  | Reference        | ZQ auto-calibration: Resistor connection pin for auto-calibration                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| RESET                               | Input            | Reset pin: It is used to initialize DRAM function. It is used to define the resistance of on-die termination/x16 mode by sampling CKE/EDC1 value during power-up.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| SEN                                 | Input            | Boundary Scan enable: Boundary Scan is enabled by asserting SEN to HIGH at power-up.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| ABI                                 | Input            | Address Bus Inversion: It is a flag to indicate the inversion of addresses                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |



# 7. MIRROR FUNCTION SINGAL MAPPING

Signal Assignment in MF=0 and MF=1

## [Table 2] Mirror Function Signal Mapping Columns 1 to 5

| PIN | MF=0 | MF=1 | PIN | MF=0 | MF=1 | PIN | MF=0 | MF=1 | PIN        | MF=0   | MF=1   | PIN | MF=0   | MF=1   |
|-----|------|------|-----|------|------|-----|------|------|------------|--------|--------|-----|--------|--------|
| A1  | VS   | SQ   | A2  | DQ1  | DQ25 | A3  | VS   | SQ   | A4         | DQ0    | DQ24   | A5  | N      | С      |
| B1  | VD   | DQ   | B2  | DQ3  | DQ27 | В3  | VD   | DQ   | B4         | DQ2    | DQ26   | B5  | VS     | SS     |
| C1  | VS   | SQ   | C2  | EDC0 | EDC3 | C3  | VS   | VSSQ |            | VS     | SQ     | C5  | VI     | DD     |
| D1  | VD   | DQ   | D2  | DBI0 | DBI3 | D3  | VD   | DQ   | D4         | WCK01  | WCK23  | D5  | WCK01  | WCK23  |
| E1  | VS   | SQ   | E2  | DQ5  | DQ29 | E3  | VS   | SQ   | E4         | DQ4    | DQ28   | E5  | VD     | DQ     |
| F1  | VD   | DQ   | F2  | DQ7  | DQ31 | F3  | VD   | DQ   | F4         | DQ6    | DQ30   | F5  | VS     | SQ     |
| G1  | VE   | DD   | G2  | VD   | DQ   | G3  | RAS  | CAS  | G4 VDD     |        | G5     | VSS |        |        |
| H1  | VS   | SS   | H2  | VS   | SQ   | НЗ  | VD   | DQ   | H4         | A10/A0 | A8/A7  | H5  | A9/A1  | A11/A6 |
| J1  | М    | F    | J2  | RES  | SET  | J3  | CKE  |      | CKE J4 ABI |        | BI     | J5  | A12    | /A13   |
| K1  | VS   | SS   | K2  | VS   | SQ   | K3  | VD   | DQ   | K4         | A8/A7  | A10/A0 | K5  | A11/A6 | A9/A1  |
| L1  | VE   | DC   | L2  | VD   | DQ   | L3  | CAS  | RAS  | L4         | VI     | DC     | L5  | VSS    |        |
| M1  | VD   | DQ   | M2  | DQ31 | DQ7  | М3  | VD   | VDDQ |            | DQ30   | DQ6    | M5  | VS     | SQ     |
| N1  | VS   | SQ   | N2  | DQ29 | DQ5  | N3  | VS   | VSSQ |            | DQ28   | DQ4    | N5  | VD     | DQ     |
| P1  | VD   | DQ   | P2  | DBI3 | DBI0 | P3  | VD   | DQ   | P4         | WCK23  | WCK01  | P5  | WCK23  | WCK01  |
| R1  | VS   | SQ   | R2  | EDC3 | EDC0 | R3  | VS   | VSSQ |            | VS     | SQ     | R5  | V      | DD     |
| T1  | VD   | DQ   | T2  | DQ27 | DQ3  | T3  | VD   | VDDQ |            | DQ26   | DQ2    | T5  | VS     | SS     |
| U1  | VS   | sQ   | U2  | DQ25 | DQ1  | U3  | VS   | SQ   | U4         | DQ24   | DQ0    | U5  | N      | С      |

## [Table 3] Mirror Function Signal Mapping Columns 10 to 14

| PIN | MF=0   | MF=1   | PIN | MF=0   | MF=1   | PIN | MF=0                  | MF=1 | PIN  | MF=0     | MF=1 | PIN  | MF=0  | MF=1 |     |      |  |      |  |      |      |     |    |    |
|-----|--------|--------|-----|--------|--------|-----|-----------------------|------|------|----------|------|------|-------|------|-----|------|--|------|--|------|------|-----|----|----|
| A10 | VRE    | FD     | A11 | DQ8    | DQ16   | A12 | VS                    | SQ   | A13  | DQ9      | DQ17 | A14  | VS    | SQ   |     |      |  |      |  |      |      |     |    |    |
| B10 | VS     | SS     | B11 | DQ10   | DQ18   | B12 | B12 VDDQ B13 DQ11 DQ1 |      | DQ19 | B14      | VDI  | DQ   |       |      |     |      |  |      |  |      |      |     |    |    |
| C10 | VE     | DD     | C11 | VS     | SQ     | C12 | VS                    | VSSQ |      | VSSQ     |      | VSSQ |       | VSSQ |     | VSSQ |  | VSSQ |  | EDC1 | EDC2 | C14 | VS | SQ |
| D10 | VS     | SS     | D11 | VI     | DD     | D12 | VD                    | DQ   | D13  | DBI1     | DBI2 | D14  | VDI   | DQ   |     |      |  |      |  |      |      |     |    |    |
| E10 | VD     | DQ     | E11 | DQ12   | DQ20   | E12 | VS                    | SQ   | E13  | DQ13     | DQ21 | E14  | VS    | SQ   |     |      |  |      |  |      |      |     |    |    |
| F10 | VS     | SQ     | F11 | DQ14   | DQ22   | F12 | VD                    | DQ   | F13  | DQ15     | DQ23 | F14  | VDI   | DQ   |     |      |  |      |  |      |      |     |    |    |
| G10 | VS     | SS     | G11 | V      | DD     | G12 | CS                    | WE   | G13  | VDDQ     |      | G14  | VD    | D    |     |      |  |      |  |      |      |     |    |    |
| H10 | BA3/A3 | BA1/A5 | H11 | BA0/A2 | BA2/A4 | H12 | VD                    | DQ   | H13  | VSSQ     |      | H14  | VSS   |      |     |      |  |      |  |      |      |     |    |    |
| J10 | SE     | N      | J11 | C      | K      | J12 | С                     | K    | J13  | J13 ZQ   |      | J14  | VREFC |      |     |      |  |      |  |      |      |     |    |    |
| K10 | BA1/A5 | BA3/A3 | K11 | BA2/A4 | BA0/A2 | K12 | VD                    | DQ   | K13  | K13 VSSQ |      | K14  | VS    | SS   |     |      |  |      |  |      |      |     |    |    |
| L10 | VS     | SS     | L11 | VI     | DC     | L12 | WE                    | CS   | L13  | VD       | DQ   | L14  | VD    | D    |     |      |  |      |  |      |      |     |    |    |
| M10 | VS     | SQ     | M11 | DQ22   | DQ14   | M12 | VD                    | DQ   | M13  | DQ23     | DQ15 | M14  | VDI   | DQ   |     |      |  |      |  |      |      |     |    |    |
| N10 | VD     | DQ     | N11 | DQ20   | DQ12   | N12 | VS                    | SQ   | N13  | DQ21     | DQ13 | N14  | VS    | SQ   |     |      |  |      |  |      |      |     |    |    |
| P10 | VS     | SS     | P11 | VI     | DD     | P12 | VD                    | VDDQ |      | VDDQ     |      | DBI2 | DBI1  | P14  | VDI | DQ   |  |      |  |      |      |     |    |    |
| R10 | VE     | DD     | R11 | VS     | SQ     | R12 | VS                    | VSSQ |      | EDC2     | EDC1 | R14  | VS    | SQ   |     |      |  |      |  |      |      |     |    |    |
| T10 | VS     | ss     | T11 | DQ18   | DQ10   | T12 | VD                    | VDDQ |      | VDDQ     |      | DQ19 | DQ11  | T14  | VDI | DQ   |  |      |  |      |      |     |    |    |
| U10 | VRE    | FD     | U11 | DQ16   | DQ8    | U12 | VS                    | SQ   | U13  | DQ17     | DQ9  | U14  | VS    | SQ   |     |      |  |      |  |      |      |     |    |    |



# 8. x16/x32 SYSTEM CONFIGURATION



x16 Mode

x32 Mode



# 9. x16/x32 MODE SELECTION

x32 Mode



x32 mode is selected at power-up when EDC1 is sampled HIGH on the rising edge of RESET. The on-die termination of EDC1 on the GPU side pin has to be driven in order to be configured as x32 mode. On the DRAM side, EDC1 is not driven.

When mirrored, logically renamed EDC2 pin has to be used instead of EDC1, that is to say, the physical location of the pin for x16/x32 selection is not changed, however when mirrored, the pin name and ball name are changed from EDC1(C13) to EDC2(R13).

x16 Mode





When x16 mode is selected instead of x32 mode, only 2 bytes (byte0 and byte2 when MF=0) are enabled and A6 is used as a column address. The x16 mode is selected when EDC1 is sampled LOW on the rising edge of RESET. The EDC1 is not driven by DRAM since byte 1 and byte 3 (when MF=0) are turned off always in x16 mode. The EDC1 can be disconnected from GPU and connected to ground via 10Kohm resistance.

x16/x32 mode can not be changed during operation. It is selected only at power-up according to board configuration.



# datasheet

## [Table 4] x16 Mode and MF

| MODE             | MF   | EDC1                                             | EDC2                                             |
|------------------|------|--------------------------------------------------|--------------------------------------------------|
| x16 non-mirrored | VSSQ | VSSQ                                             | VDDQ                                             |
| x32non-mirrored  | VSSQ | VDDQ<br>(terminated by the system or controller) | VDDQ<br>(terminated by the system or controller) |
| x16 mirrored     | VDDQ | VDDQ                                             | VSSQ                                             |
| x32 mirrored     | VDDQ | VDDQ (terminated by the system or controller)    | VDDQ (terminated by the system or controller)    |



Figure 1. Example Channel Topologies



Figure 2. Byte Orientation in Clamshell Topology



Figure 3. Block Diagram (16Mbit x32 I/O x16 Banks)

# 10. CLOCKING

GDDR5 command and address interface operates from a differential clock (CK and  $\overline{CK}$ ). Commands are registered single data rate (SDR) at every rising edge of CK, and addresses are registered double data rate (DDR) at every rising edge of CK and rising edge of  $\overline{CK}$ . GDDR5 uses a DDR data interface and an 8n-prefetch architecture. The data interface uses two differential forwarded clocks (WCK/WCK) that are source synchronous to the DQs. DDR means that the data is registered at every rising edge of WCK and rising edge of WCK are continuously running and operate at twice the frequency of the command/address clock (CK/ $\overline{CK}$ ).



Figure 4. GDDR5 Clocking and Interface Relationship



Figure 5. GDDR5 System Configuration



## 11. ADDRESS

# 11.1 Addressing

GDDR5 SGRAMs use a double data rate address scheme to reduce address pins required on the GDDR5 SGRAM as the following table. The addresses should be provided to the GDDR5 SGRAM in two parts that are latched into the memory with two consecutive rising clock edges. Command protocols incorporating signals such as  $\overline{CS}$ ,  $\overline{RAS}$ ,  $\overline{CAS}$  and  $\overline{WE}$  should be issued at the first rising edge of  $\overline{CK}$  and half of the addresses will be registered along with command inputs. The remaining half of the addresses will be registered at the next rising edge of  $\overline{CK}$ .

The use of DDR addressing allows all address values to be latched in at the same rate as the SDR commands. All addresses related to command access have been positioned for latching on the initial rising edge for faster decoding.

#### [Table 5] Address Pairs

| Rising CK | BA3 | BA2 | BA1 | BA0 | A12 | A11 | A10 | A9 | A8 |
|-----------|-----|-----|-----|-----|-----|-----|-----|----|----|
| Rising CK | A3  | A4  | A5  | A2  | A13 | A6  | A0  | A1 | A7 |

#### [Table 6] 8Gb GDDR5 SGRAM Addressing

| CONFIGURATION  | 8Gb GDDR5 |           |      |  |
|----------------|-----------|-----------|------|--|
| CONFIGURATION  | x32       | x16       | NOTE |  |
| Row address    | A0 ~ A13  | A0 ~ A13  |      |  |
| Column address | A0 ~ A6   | A0 ~ A7   | 1    |  |
| Bank address   | BA0 ~ BA3 | BA0 ~ BA3 |      |  |
| Autoprecharge  | A8        | A8        |      |  |
| Page Size      | 4K        | 4K        |      |  |
| Refresh        | 16K/32ms  | 16K/32ms  |      |  |
| Refresh period | 1.9us     | 1.9us     |      |  |
| Bank Group     | 4         | 4         |      |  |

#### NOTE

## 11.1.1 Burst Type

Read and write accesses to the 256Mx32 GDDR5 are burst-oriented, with the burst length fixed at 8 and thus not programmable in the MRS as with many other DRAMs. The burst length determines the maximum number of column locations that can be accessed for a given READ or WRITE command. When a READ or WRITE command is issued, a block of columns equal to the burst length is effectively selected. All accessed for that burst take place within this block, meaning that the burst will wrap within the block if a boundary is reached. The block is uniquely selected by A0 ~ Ai when the burst length is set to eight (where Ai is the most significant column address bit for a given configuration).



<sup>1)</sup> For 8Gb GDDR5, A7 is used as a column address for x16 mode.

## 11.2 Address Bus Inversion (ABI)

The GDDR5 SGRAM Address Bus Inversion (ABIdc) reduces the DC power requirements on address pins as the no. of address lines driving a low level can be limited to 4. The Address Bus Inversion function is associated with the electrical signalling on the address lines between a controller and the GDDR5 SGRAM, regardless of whether the information conveyed on the address lines is a row or column address, a mode register op-code, a data mask, or any other pattern. The  $\overline{\text{ABI}}$  input pin is an active Low double data rate (DDR) signal and sampled by the GDDR5 SGRAM at the rising edge of CK and the rising edge of CK along with the address inputs.

Once enabled by the corresponding ABI Mode Register bit, the GDDR5 SGRAM will invert the pattern received on the address inputs in case  $\overline{ABI}$  was sampled low, or leave the pattern non-inverted in case  $\overline{ABI}$  was sampled High.



Figure 6. Example of Address Bus Inversion Logic

The flow diagram illustrates the ABIdc operation. The controller decides whether to invert or not invert the data conveyed on the address lines. The GDDR5 SGRAM has to perform the reverse operation based on the level of the ABI pin.



Figure 7. Address Bus Inversion (ABI) Flow Diagram

# datasheet

# **GDDR5 SGRAM**

# 11.3 Bank Group

For GDDR5 SGRAM devices operating at frequencies above a certain threshold, the activity within a bank group must be restricted to ensure proper operation of GDDR5 SGRAM. The 16 banks in GDDR5 SGRAMs are divided into four bank groups. The assignment of the banks to the bank groups is shown in the following table.

#### [Table 7] GDDR5 SGRAM Bank Groups

| Bank |     | 8Gb |     |     |          |  |
|------|-----|-----|-----|-----|----------|--|
|      | BA3 | BA2 | BA1 | BA0 | 16 Banks |  |
| 0    | 0   | 0   | 0   | 0   |          |  |
| 1    | 0   | 0   | 0   | 1   | Group A  |  |
| 2    | 0   | 0   | 1   | 0   | Group A  |  |
| 3    | 0   | 0   | 1   | 1   |          |  |
| 4    | 0   | 1   | 0   | 0   |          |  |
| 5    | 0   | 1   | 0   | 1   | Croup B  |  |
| 6    | 0   | 1   | 1   | 0   | Group B  |  |
| 7    | 0   | 1   | 1   | 1   |          |  |
| 8    | 1   | 0   | 0   | 0   |          |  |
| 9    | 1   | 0   | 0   | 1   |          |  |
| 10   | 1   | 0   | 1   | 0   | Group C  |  |
| 11   | 1   | 0   | 1   | 1   |          |  |
| 12   | 1   | 1   | 0   | 0   |          |  |
| 13   | 1   | 1   | 0   | 1   | Group D  |  |
| 14   | 1   | 1   | 1   | 0   | Gloup D  |  |
| 15   | 1   | 1   | 1   | 1   |          |  |

These bank groups allow the specification of different CAS-to-CAS command delay parameters depending on whether back-to-back column accesses are to banks within one bank group or across bank groups:

tCCDL = min. CAS-to-CAS command delay within one bank group (L = long)

tCCDS= min. CAS-to-CAS command delay between different bank groups (S = short)



Following figure shows back-to-back column accesses based on  $t_{\text{CCDL}}$  and  $t_{\text{CCDS}}$  parameters



## NOTE:

1) column accesses are to open banks, and tRCD has been met. 2) CL = 0 assumed.

3) Ax, Bx, Cx, Dx: accesses to bank groups A, B, C or D, respectively.

## 12. GDDR5 Commands Truth Table

|                                                                       |        | Cł             | <b>KE</b>     |    |     |     |    |          |     |     |          | A6,       |               |            |
|-----------------------------------------------------------------------|--------|----------------|---------------|----|-----|-----|----|----------|-----|-----|----------|-----------|---------------|------------|
| Operation                                                             | Symbol | Previous cycle | Current cycle | cs | RAS | CAS | WE | ВА       | A11 | A10 | A8       | A7,<br>A9 | A0~A5<br>(A6) | NOTE       |
| DESELECT (NOP)                                                        | DESEL  | L              | Х             | Н  | Х   | Х   | Х  | Х        | Х   | Х   | Х        | Х         | Х             | 1, 2, 8    |
| NO OPERATION (NOP)                                                    | NOP    | L              | X             | L  | Н   | Н   | Η  | Х        | Х   | Х   | Х        | Х         | Х             | 1, 2, 8    |
| Mode Register Set                                                     | MRS    | L              | L             | L  | L   | L   | L  | MRA      |     | 3   | Opcode   | ·<br>!    | •             | 1, 2, 3    |
| ACTIVE (Select bank & activate row)                                   | ACT    | L              | L             | L  | L   | Н   | Н  | ВА       |     |     | RA       |           |               | 1, 2, 4    |
| READ (Select bank and column & start READ burst)                      | RD     | L              | L             | L  | Н   | L   | Н  | BA       | L   | L   | L        | х         | CA            | 1, 2, 5, 9 |
| READ with Autopre-<br>charge                                          | RDA    | L              | L             | L  | Н   | L   | Н  | ВА       | L   | L   | Н        | Х         | CA            | 1, 2, 5    |
| Load FIFO                                                             | LDFF   | L              | L             | L  | Н   | L   | Η  | Х        | Н   | L   | L        | Х         | Х             | 1, 2, 7    |
| READ Training                                                         | RDTR   | L              | L             | L  | Н   | L   | Η  | Х        | Н   | Н   | L        | Х         | Х             | 1, 2       |
| WRITE without Mask<br>(Select bank and column<br>& start write burst) | WOM    | L              | L             | L  | Н   | L   | L  | BA       | L   | L   | L        | х         | CA            | 1, 2, 5    |
| WRITE without Mask<br>with<br>Autoprecharge                           | WOMA   | ٦              | L             | L  | Н   | L   | L  | BA       | L   | L   | Н        | х         | CA            | 1, 2, 5    |
| WRITE with single-byte mask                                           | WSM    | L              | L             | L  | Н   | L   | L  | ВА       | L   | Н   | L        | х         | CA            | 1, 2, 5    |
| WRITE with single-byte mask with Autopre-charge                       | WSMA   | L              | L             | L  | Н   | L   | L  | ВА       | L   | Н   | Н        | х         | CA            | 1, 2, 5    |
| WRITE with double-byte mask (WDM)                                     | WDM    | L              | L             | L  | Н   | L   | L  | ВА       | Н   | L   | L        | Х         | CA            | 1, 2, 5    |
| WRITE with double-byte mask with Autopre-charge                       | WDMA   | L              | L             | L  | Н   | L   | L  | ВА       | Н   | L   | Н        | х         | CA            | 1, 2, 5    |
| WRITE Training                                                        | WRTR   | L              | L             | L  | Н   | L   | Ш  | Х        | Н   | Н   | L        | Х         | Χ             | 1, 2       |
| PRECHARGE (Deactivate row in bank or banks)                           | PRE    | L              | L             | L  | L   | Н   | L  | BA       | х   | х   | L        | х         | х             | 1, 2       |
| PRECHARGE ALL                                                         | PREALL | L              | L             | L  | L   | Н   | L  | Х        | Х   | Х   | Н        | Х         | Х             | 1, 2       |
| AUTO REFRESH                                                          | REF    | L              | L             | L  | L   | L   | Н  | Х        | Х   | Х   | Х        | Х         | Х             | 1, 6       |
| POWER DOWN ENTRY                                                      | PDE    | L              | Н             | Н  | Х   | Х   | Х  | Х        | Х   | Х   | Х        | Х         | Х             | 1          |
| I OVVER DOVVIN LIVIRI                                                 | I DL   | _              | - 11          | L  | Н   | Н   | Н  | Х        | Х   | Х   | Х        | Х         | Х             | 1          |
| POWER DOWN EXIT                                                       | PDX    | Н              | L             | Н  | Х   | Х   | Х  | X        | X   | Х   | Х        | Х         | X             | 1          |
| . CITER BOWN EAT                                                      | . 5/   | .,             | _             | L  | Н   | Н   | Н  | <u> </u> |     |     | <u> </u> |           |               |            |
| SELF REFRESH ENTRY                                                    | SRE    | L              | Н             | L  | L   | L   | Н  | Х        | Х   | Х   | Х        | Х         | Х             | 1, 6       |
| SELF REFRESH EXIT                                                     | SRX    | Н              | L             | Н  | Х   | Х   | Х  | X        | Х   | Х   | Х        | Х         | Х             | 1          |
|                                                                       |        |                |               | L  | Н   | Н   | Н  |          |     |     |          |           |               |            |

- 1) H = Logic High Level; L = Logic Low Level; X = Don't care: Signal may be H or L, but not floating
  2) Addresses shown are logical addresses; physical addresses are inverted when address bus inversion (ABI) is activated and ABI=L
  3) BA0.BA3 provide the Mode Register address (MRA), A0-A11 the opcode to be loaded
- 4) BA0.BA3 provide the bank address (BA), A0-A12 provide the row address (RA).
- 5) BA0.BA3 provide the bank address, A0-A5 (A6) provide the column address (CA); no sub-word addressing within a burst of 8. A6 is used as CA when x16 mode is enabled.
- 6) The command is Auto Refresh when  $\overline{CKE}(n) = L$  and Self Refresh Entry when  $\overline{CKE}(n) = H$ .
- 7) BA0-BA3 and CA are used to select burst location and data respectively 8) DESELECT and NOP are functionally interchangeable
- 9) In address training mode READ is decoded from the commands pins only with RAS = H, CAS = L, WE = H



## **GDDR5 SGRAM**

#### **DESELECT**

The DESELECT function ( $\overline{\text{CS}}$  high) prevents new commands from being executed by the GDDR5(x32). The GDDR5(x32) SGRAM is effectively deselected. Operations already in progress are not affected. GDDR5 can consider DESELECT as a NOP command during functional operation.

### NO OPERATION (NOP)

The NO OPERATION (NOP) command is used to instruct selected GDDR5(x32) to perform a NOP ( $\overline{\text{CS}}$  LOW). This prevents unwanted commands from being registered during idle or wait states. Operations already in progress are not affected. GDDR5 can consider NOP command as a DESELECT during functional operation.

### **LOAD MODE REGISTER**

The mode registers are loaded via inputs A0-A13. See mode register descriptions in the Register Definition section. The Load Mode Register command can only be issued when all banks are idle, and a subsequent executable command cannot be issued until tMRD is met.

### **ACTIVE**

The ACTIVE command is used to open (or activate) a row in a particular bank for a subsequent access. The value on the BA0, BA1,BA2 and BA3 inputs select the bank, and the address provided on inputs A0-A12 selects the row. This row remains active (or open) for accesses until a PRECHARGE command is issued to that bank. A PRECHARGE command must be issued before opening a different row in the same bank.

#### **READ**

The READ command is used to initiate a burst read access to an active row. The value on the BA0, BA1, BA2 and BA3 inputs select the bank, and the address provided on inputs A0-A5(A6) selects the starting column location. The value on input A8 determines whether or not auto precharge is used. If auto precharge is selected, the row being accessed will be precharged at the end of the READ burst; if auto precharge is not selected, the row will remain open for subsequent accesses.

#### **WRITE**

The WRITE command is used to initiate a burst write access to an active row. The value on the BA0, BA1, BA2 and BA3 inputs select the bank, and the address provided on inputs A0-A5(A6) selects the starting column location. The value on inputs A8 determines whether or not auto precharge is used. If auto precharge is selected, the row being accessed will be precharged at the end of the WRITE burst; if auto precharge is not selected, the row will remain open for subsequent accesses. Input data appearing on the DQs is written to the memory array subject to the data masking information supplied on the address bus.

### **PRECHARGE**

The PRECHARGE command is used to deactivate the open row in a particular bank or the open rows in all banks. The bank(s) will be available for a subsequent row access in a specified time (t<sub>RP</sub>) after the PRECHARGE command is issued. Input A8 determines whether one or all banks are to be precharged, and in the case where only one bank is to be precharged, inputs BA0,BA1, BA2 and BA3 select the bank. Otherwise BA0, BA1, BA2 and BA3 are treated as "Don't Care." Once a bank has been precharged, it is in the idle state and must be activated prior to any READ or WRITE command being issued. A PRECHARGE command will be treated as a NOP if there is no open row in that bank, or if the previously open row is already in the process of precharging.

### **READ TRAINING**

In order to operate properly in high frequency, the setup and hold window of read and write should be optimized. RDTR is able to retrieve the output FIFO which has the known data pattern loaded by LDFF and WRTR command.

### **LOAD FIFO**

In READ TRAINING, the known data pattern should be safely transferred to the output FIFO at high frequency. The data pattern can be transferred on the address bus which was optimized during address training at power-up.

### **WRITE TRAINING**

The WRITE TRAINING should be optimized by writing data pattern directly to the output FIFO, reading the contents, <u>and comparing</u> the patterns. In order to find the boundary of the setup and hold window, the written DQ should be 90 degree shifted with respect to WCK/WCK.

### **SELF REFRESH**

The SELF REFRESH command can be used to retain data in the GDDR5 DRAM even if the rest of the system is powered down. When in the self refresh mode, the GDDR5 DRAM retains data without external clocking. The SELF REFRESH command is initiated like an AUTO REFRESH command except CKE is disabled (HIGH). The PLL is automatically disabled upon entering SELF REFRESH and reset upon exiting SELF REFRESH. The on-die termination is also disabled upon entering SELF REFRESH. (tXSRD must occur before a read command can be issued, tXSNR must occur before a non-read command can be issued.) Input signals except CKE are "Don't Care" during SELF REFRESH.



## **GDDR5 SGRAM**

#### **AUTO REFRESH**

AUTO REFRESH command is used during normal operation. This command is non persistent, so it must be issued each time a refresh is required. The refresh addressing is generated by the internal refresh controller. The GDDR5 DRAM requires AUTO REFRESH commands at an average periodic interval of tREFI.

### **POWER DOWN**

GDDR5 DRAM requires  $\overline{\text{CKE}}$  to be active at all times that an access is in progress: from the issuing of a READ or WRITE command until completion of the burst. For READs, a burst completion is defined when the read postamble is satisfied; For WRITEs, a burst completion is defined when the write postamble is satisfied. Power down is entered when  $\overline{\text{CKE}}$  is registered HIGH. If power down occurs when all banks are idle, this mode is referred to precharge power down; if power down occurs when there is a row active in any banks, this mode is referred to active power down. Entering power down deactivates the input and output buffers, excluding CK,  $\overline{\text{CK}}$ ,  $\overline{\text{RESET}}$  and  $\overline{\text{CKE}}$ . However, power down duration is limited by the refresh requirements of the device. While in power down,  $\overline{\text{CKE}}$  HIGH and a stable clock signal CK/ $\overline{\text{CK}}$  must be maintained at the inputs of the GDDR5 DRAM, while all other input signals are "Don't Care".

### **AUTO PRECHARGE**

Auto Precharge is a feature which performs the same individual bank precharge function, but without requiring an explicit command. This is accomplished by using A8 (A8=HIGH), to enable Auto Precharge in conjunction with a specific READ or WRITE command. A precharge of the bank/row that is addressed with the READ or WRITE command is automatically performed upon completion of the read or write burst. Auto Precharge is non persistent in that it is either enabled or disabled for each individual READ or WRITE command. Auto Precharge ensures that a precharge is initiated at the earliest valid stage within a burst. The user must not issue another command to the same bank until the precharging time (tRP) is completed. This is determined as if an explicit PRECHARGE command was issued at the earliest possible time.



## 13. FUNCTION DESCRIPTION

## 13.1 Simplified State Diagram



PREALL = Precharge All Banks

MRS = Mode Register Set

SRE = Enter Self Refresh

SRX = Exit Self Refresh

AREF = Auto Refresh

CKE H = Enter Power Down

CKE L = Exit Power Down

ACT = Active

Write A = Write with Autoprecharge

Read A = Read with Autoprecharge

PRE = Precharge



## **GDDR5 SGRAM**

### 13.2 Initialization

GDDR5 SGRAMs must be powered up and initialized in a predefined manner as shown in below sequence. Operational procedures other than those specified may result in undefined operation. The Mode Registers do not have RESET default values, except for ABI, ADR/CMD termination, and the EDC hold pattern. If the mode registers are not set during the initialization sequence, it may lead to unspecified operation.

| Sequence | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1        | Apply Power to VDD.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 2        | Apply power to VDDQ at same time or after power is applied to VDD. VDD/VDDQ power-up is defined as increase from below 300mV to target level. VDD/VDDQ must be increased monotonically during power-up.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 3        | Apply MF, VREFC and VREFD at same time or after power is applied to VDDQ.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 4        | After power is stable, provide stable clock signals CK/CK.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 5        | Assert and hold RESET low for minimum 200us to ensure all drivers are in Hi-Z and all active terminations are off. Assert and hold NOP command.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 6        | Wait a minimum of 200us.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 7        | If boundary scan mode is necessary, <u>SEN can</u> be asserted HIGH to enter boundary scan mode. Boundary scan mode must be entered directly after power-up while <u>RESET</u> is low. Once boundary scan is executed, power-up sequence should be followed.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 8        | Set $\overline{\text{CKE}}$ for the desired ADD/CMD ODT settings, then bring $\overline{\text{RESET}}$ High to latch in the logic state of $\overline{\text{CKE}}$ , tATS and tATH must be met during this procedure. Keep EDC1 (MF=0) / EDC2 (MF=1) at the same logic level as during power-up initialization as device functionality is not guaranteed if the I/O width has changed. See the following table for the values and logic states for $\overline{\text{CKE}}$ . The rising edge of $\overline{\text{RESET}}$ will determine x32 mode or x16 mode depending on the state of EDC1(EDC2 when MF=1). In normal x32 mode, EDC1 has to be sustained HIGH until $\overline{\text{RESET}}$ is HIGH. See the following table for the values and logic states for EDC1(EDC2 when MF=1). |
| 9        | Hold the state of CKE and EDC1(EDC2 when MF=1) until tATH is satisfied.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 10       | Wait at least 200us referenced from the beginning of tATS.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 11       | Issue at least 2 NOP commands.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 12       | Issue a PRECHARGE ALL command followed by NOP commands until tRP is satisfied.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 13       | Issue MRS command to MR15. Set DRAM into address training mode. (optional)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 14       | Complete address training. (optional)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 15       | Vendor ID MRS command may be issued.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 16       | Issue MRS command to set WCK01/WCK01 and WCK23/WCK23 termination values.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 17       | Provide stable clock signals WCK01/WCK01 and WCK23/WCK23.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 18       | Issue MRS commands to use PLL or not and select the position of a WCK/CK phase detector. The use of PLL and the position of a phase detector should be issued before WCK2CK training. Issue MRS commands including PLL reset to the mode registers in any order. tMRD must be met during this procedure. WLmrs, CLmrs, CRCWL and CRCRL must be programmed before WCK2CK training.                                                                                                                                                                                                                                                                                                                                                                                                          |
| 19       | Issue two AUTO REFRESH commands followed by Nop until tRFC is satisfied                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 20       | WCK2CK training must be entered, sustained for at least tMRD and exited. Any command except NOP/DES is not allowed for another tMRD during tSYNC after exit of WCK2CK training. WCK2CK training can be entered during tLK. WCK2CK should not exit until PLL is locked.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 21       | After any necessary GDDR5 training sequences such as WCK2CK training, Read training (LDFF, RDTR) and Write training (WRTR, RDTR), the device is ready for operation.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 22       | In case of frequency change and abnormal operations, the power-up sequence should be executed for stable DRAM operation.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |



## 13.3 Initialization Timing



### NOTE

### [Table 8] Address/Command termination value

| CKE | ADD/CMD Termination Value (Ohms) |
|-----|----------------------------------|
| L   | ZQ/2                             |
| Н   | ZQ                               |

### [Table 9] x16 Mode and MF

| Liamie of view means and in | ·    |                                                  |                                               |
|-----------------------------|------|--------------------------------------------------|-----------------------------------------------|
| MODE                        | MF   | EDC1                                             | EDC2                                          |
| x16 non-mirrored            | VSSQ | VSSQ                                             | VDDQ                                          |
| x32non-mirrored             | VSSQ | VDDQ<br>(terminated by the system or controller) | VDDQ (terminated by the system or controller) |
| x16 mirrored                | VDDQ | VDDQ                                             | VSSQ                                          |
| x32 mirrored                | VDDQ | VDDQ (terminated by the system or controller)    | VDDQ (terminated by the system or controller) |

### NOTE



<sup>1)</sup> Device functionality is not guaranteed if x32/x16 mode is not the same as during power-up initialization.

<sup>1)</sup> EDC1 is physically same as EDC2, EDC1 is logically renamed EDC2 when mirrored.

## 13.4 Power-up Sequence



After power-up, boundary scan mode can be entered, however, after exiting, power-up is required to get into normal operation. Command and address ODT is initialized and x16/x32 mode is configured just after power-up.

In order to optimize the timing margins on the address bus, address training is necessary in high frequency, however, it can be skipped in low frequency. By setting MRS, DRAM can be ready to initiate PLL and training modes such as WCK2CK training, Read training, and Write training. PLL can be operated while the phase between WCK and CK is aligned. The WCK2CK training sequence is mandatory in GDDR5 since it triggers the synchronization of read and write controllers. Before PLL is locked, the WCK2CK training sequence should not be completed. After WCK is aligned with CK, Read training and Write training can be done. After training, DRAM is ready for operation.

After power down exit with WCK off, WCK2CK training is required especially in high frequency, however WCK2CK training can be skipped in low frequency. After power down exit with WCK on, WCK2CK training may be required in high frequency, however in rather low frequency, it can be skipped and both Read and Write training can be skipped.



## 14. REGISTER DEFINITION

### 14.1 MRS General Table

GDDR5 specifies 10 Mode Registers to define the specific mode of operation. MR0 to MR8 and MR15 are defined as shown in the overview below MR table. MR9 to MR14 are not defined and may be used for vendor specific features. Reprogramming the Mode Registers will not alter the contents of the memory array.

All Mode Registers are programmed via the MODE REGISTER SET (MRS) command and will retain the stored information until they are reprogrammed or the device loses power. Mode Registers must be loaded when all banks are idle and no bursts are in progress, and the controller must wait the specified time tMRD before initiating any subsequent operation. Violating either of these requirements will result in unspecified operation.

No default states are defined for Mode Registers except when otherwise noted. Users therefore must fully initialize all Mode Registers to the desired values e.g. upon power-up.

Reserved states should not be used, as unknown operation or incompatibility with future versions may result. RFU bits are reserved for future use and must be programmed to 0.Bit A12 is not used for any mode register programming as this address input is not defined for 512M and 1G densities. Mode Registers Overview

|      | BA3 | BA2 | BA1      | BA0      | A13      | A12      | A11           | A10               | A9                    | A8           | A7                   | A6                | A5                        | A4                          | A3              | A2              | A1             | A0            |
|------|-----|-----|----------|----------|----------|----------|---------------|-------------------|-----------------------|--------------|----------------------|-------------------|---------------------------|-----------------------------|-----------------|-----------------|----------------|---------------|
|      |     |     | <u> </u>      |                   |                       | <u> </u>     | <u> </u>             | <u> </u>          | <u> </u>                  | $\downarrow$                |                 |                 |                | $\overline{}$ |
| MR0  | 0   | 0   | 0        | 0        | 0        | 0        | Wr            | ite Reco          | very (tV              | /R)          | TM                   | (                 | CAS Late                  | ency (CL                    | .)              | Write           | Latency        | (WL)          |
| MR1  | 0   | 0   | 0        | 1        | 0        | 0        | 0             | ABI               | Write<br>DBI          | Read<br>DBI  | 0                    | Cal<br>updat<br>e | Addr/Ci<br>mina           |                             | DA<br>Termii    |                 | Dri<br>Stre    | -             |
| MR2  | 0   | 0   | 1        | 0        | 0        | 0        |               | ss/Com            |                       |              | )/DBI/W<br>ination o |                   |                           | Pull Up<br>dance C          | Offset          |                 | Pull Down      |               |
| MR3  | 0   | 0   | 1        | 1        | 0        | 0        | Bank          | Group             |                       | CK<br>nation | IN                   | FO                | RDQS<br>Mode              | WCK<br>2CK                  | WCK23<br>Invert | WCK01<br>Invert | Self R         | efresh        |
| MR4  | 0   | 1   | 0        | 0        | 0        | 0        | EDC1<br>3 Inv | WR<br>CRC         | RD<br>CRC             | CRC<br>Late  |                      |                   | CRC Write EDC hold patter |                             |                 | d patterr       | 1              |               |
| MR5  | 0   | 1   | 0        | 1        | 0        | 0        | 0             | 0                 | 0                     | 0            | 0                    | 0                 | 0                         | 0                           | 0               | LP3             | LP2            | 0             |
| L    |     |     |          |          |          |          |               |                   |                       |              |                      |                   |                           |                             |                 |                 |                |               |
| MR6  | 0   | 1   | 1        | 0        | 0        | 0        | Upį           | VREFE<br>per 2 By | O offset<br>tes (A to | ) F)         | Lov                  |                   | O offset<br>tes (M to     | o V)                        | VREFD           | RFU             | VREFD<br>Merge | WCK<br>PIN    |
| MR7  | 0   | 1   | 1        | 1        | 0        | 0        | 0             | 0                 | 0                     | 0            | Half<br>VREFD        | Temp.<br>Sense    | DQ<br>pre-<br>amble       | WCK2<br>CK<br>Auto-<br>Sync | LF<br>Mode      | 0               | 0              | 0             |
| MR8  | 1   | 0   | 0        | 0        | 0        | 0        | 0             | 0                 | 0                     | 0            | 0                    | 0                 | 0                         | 0                           | 0               | EDC<br>Hi-Z     | WR<br>EHF      | CL<br>EHF     |
| MR11 | 1   | 0   | 1        | 1        | 0        | 0        | PASF          | Row S             | egment                | Mask         | PASR 2 Bank Mask     |                   |                           |                             |                 |                 |                |               |
| MR15 | 1   | 1   | 1        | 1        | 0        | 0        | RFU           | ADT               | MRA<br>MF1            | MRA<br>MF0   | RFU                  | RFU               | RFU                       | RFU                         | RFU             | RFU             | RFU            | RFU           |



## **GDDR5 SGRAM**

## 14.2 Mode Register 0 (MR0)

Mode Register 0 controls operating modes such as Write Latency, CAS latency, Write Recovery and Test Mode as shown in MR0 table The register is programmed via the MODE REGISTER SET (MRS) command with BA0=0, BA1=0, BA2=0 and BA3=0. Reserved states should not be used, as unknown operation or incompatibility with future versions may result.

| BA3     | BA2    | BA1      | BA0      | A13 | A12 | A1 | 1 A10    | A9       | A8   | A7 | A6           | A5                      | A4                     | A3                  |        | A2                      | A1                        | Α0         |
|---------|--------|----------|----------|-----|-----|----|----------|----------|------|----|--------------|-------------------------|------------------------|---------------------|--------|-------------------------|---------------------------|------------|
|         |        |          |          |     |     |    |          |          |      |    | <u> </u>     |                         |                        |                     |        |                         |                           |            |
| 0       | 0      | 0        | 0        | 0   | 0   | ,  | Write Re | covery ( | tWR) | TM | <del>*</del> | <del>▼</del><br>CAS Lat | <del>▼</del><br>encv(C | <del>▼</del><br>:L) | ١      | <del>▼</del><br>Write L | <del>▼</del><br>.atency ( | (WL)       |
|         |        | <u> </u> |          |     |     |    |          |          |      |    | 1            |                         | - , ,                  |                     |        |                         | T                         | ` ,        |
|         |        |          |          |     |     |    |          |          |      |    |              |                         |                        | 1                   |        |                         |                           |            |
| Write F | Recove | ry (tWI  | R)       |     |     |    | CAS La   | tency(   | CL)  |    |              |                         |                        |                     |        |                         | ļ                         |            |
| MR8     |        |          | <u> </u> |     |     |    | MR8      |          |      |    |              |                         |                        | *W                  | rite L | atend                   | cẏ(WL)                    |            |
| A1      | A11    | A10      | A9       | A8  | tCK |    | A0       | A6       | A5   | A4 | A3           | tCK                     |                        | A                   | 2      | <b>A</b> 1              | A0                        | tCk        |
| 0       | 0      | 0        | 0        | 0   | RFU |    | 0        | 0        | 0    | 0  | 0            | RFL                     | J                      | (                   | )      | 0                       | 0                         | RFU        |
| 0       | 0      | 0        | 0        | 1   | 5   |    | 0        | 0        | 0    | 0  | 1            | RFU                     | J                      | (                   | )      | 0                       | 1                         | 1          |
| 0       | 0      | 0        | 1        | 0   | 6   |    | 0        | 0        | 0    | 1  | 0            | RFU                     | J                      | (                   | )      | 1                       | 0                         | 2          |
| 0       | 0      | 0        | 1        | 1   | 7   |    | 0        | 0        | 0    | 1  | 1            | RFU                     | J                      | (                   | )      | 1                       | 1                         | 3          |
| 0       | 0      | 1        | 0        | 0   | 8   |    | 0        | 0        | 1    | 0  | 0            | 9                       |                        |                     | 1      | 0                       | 0                         | 4          |
| 0       | 0      | 1        | 0        | 1   | 9   |    | 0        | 0        | 1    | 0  | 1            | 10                      |                        |                     | 1      | 0                       | 1                         | 5          |
| 0       | 0      | 1        | 1        | 0   | 10  |    | 0        | 0        | 1    | 1  | 0            | 11                      |                        |                     | 1      | 1                       | 0                         | 6          |
| 0       | 0      | 1        | 1        | 1   | 11  |    | 0        | 0        | 1    | 1  | 1            | 12                      |                        |                     | 1      | 1                       | 1                         | 7          |
| 0       | 1      | 0        | 0        | 0   | 12  |    | 0        | 1        | 0    | 0  | 0            | 13                      |                        |                     | )TE:   | can he                  | supporte                  | nd only at |
| 0       | 1      | 0        | 0        | 1   | 13  |    | 0        | 1        | 0    | 0  | 1            | 14                      |                        | 1)                  |        | below '                 |                           | d Offig at |
| 0       | 1      | 0        | 1        | 0   | 14  |    | 0        | 1        | 0    | 1  | 0            | 15                      |                        |                     |        |                         |                           |            |
| 0       | 1      | 0        | 1        | 1   | 15  |    | 0        | 1        | 0    | 1  | 1            | 16                      |                        |                     |        |                         | 7                         |            |
| 0       | 1      | 1        | 0        | 0   | 16  |    | 0        | 1        | 1    | 0  | 0            | 17                      |                        |                     |        |                         | <b>↓</b>                  |            |
| 0       | 1      | 1        | 0        | 1   | 17  |    | 0        | 1        | 1    | 0  | 1            | 18                      |                        | Tes                 | t mo   |                         |                           |            |
| 0       | 1      | 1        | 1        | 0   | 18  |    | 0        | 1        | 1    | 1  | 0            | 19                      |                        | P                   | ١7     | Те                      | st Mod                    | le         |
| 0       | 1      | 1        | 1        | 1   | 19  |    | 0        | 1        | 1    | 1  | 1            | 20                      |                        |                     | 0      |                         | Normal                    |            |
| 1       | 0      | 0        | 0        | 0   | 20  | 4  | 1        | 0        | 0    | 0  | 0            | 21                      |                        |                     | 1      | Te                      | est mode                  | 9          |
| 1       | 0      | 0        | 0        | 1   | 21  | 4  | 1        | 0        | 0    | 0  | 1            | 22                      |                        |                     |        |                         |                           | _          |
| 1       | 0      | 0        | 1        | 0   | 22  | 4  | 1        | 0        | 0    | 1  | 0            | 23                      |                        |                     |        |                         |                           |            |
| 1       | 0      | 0        | 1        | 1   | 23  |    | 1        | 0        | 0    | 1  | 1            | 24                      |                        |                     |        |                         |                           |            |
|         | _      |          |          |     |     | 4  | 1        | 0        | 1    | 0  | 0            | 25                      |                        |                     |        |                         |                           |            |
| 1       | 1      | 0        | 1        | 0   | 30  | 4  | 1        | 0        | 1    | 0  | 1            | 26                      |                        |                     |        |                         |                           |            |
| 1       | 1      | 0        | 1        | 1   | 31  |    | 1        | 0        | 1    | 1  | 0            | 27                      |                        |                     |        |                         |                           |            |
|         |        |          |          |     |     |    | 1        | 0        | 1    | 1  | 1            | TBD                     |                        |                     |        |                         |                           |            |
|         |        |          |          |     |     |    | 1        | 1        | 0    | 0  | 0            | TBE                     | )                      |                     |        |                         |                           |            |
|         |        |          |          |     |     |    |          |          |      |    |              | 1                       |                        |                     |        |                         |                           |            |
|         |        |          |          |     |     |    | 1        | 1        | 1    | 1  | 1            | TBE                     | )                      |                     |        |                         |                           |            |

\*NOTE : Please note that the MSB is located in Mode Register 8(MR8)

If user enables DBI on mode, CL should be increased by 2tCK more than nominal CL

1) 4.0Gbps should be set by CL = 16.

2) 4.0Gbps is CL=16 with DBI off and CL=17 with DBI on



## **GDDR5 SGRAM**

### [Table 10] Cas Latency(CL) according to data rate (speed bin)

| Data Rate (Speed bin, VDD)  | Cas La       | tency(CL)   | CRC   | Latency | Unit |
|-----------------------------|--------------|-------------|-------|---------|------|
| Data Kate (Speed bill, VDD) | DBI off mode | DBI on mode | CRCRL | CRCWL   |      |
| 8.0Gbps (VDD=1.5V)          | 24           | 25          | 3     | 14      | tCK  |
| 7.5Gbps (VDD=1.5V)          | 23           | 24          | 3     | 14      | tCK  |
| 7.0Gbps (VDD=1.5V)          | 22           | 23          | 3     | 14      | tCK  |
| 6.5Gbps (VDD=1.5V)          | 21           | 22          | 3     | 14      | tCK  |
| 6.0Gbps (VDD=1.5V)          | 20           | 21          | 3     | 14      | tCK  |
| 5.5Gbps (VDD=1.5V)          | 19           | 20          | 2     | 14      | tCK  |
| 5.0Gbps (VDD=1.5V)          | 18           | 19          | 2     | 14      | tCK  |
| 4.5Gbps (VDD=1.5V)          | 17           | 18          | 2     | 13      | tCK  |
| 4.0Gbps (VDD=1.5V)          | 16           | 17          | 2     | 13      | tCK  |
| 3.6Gbps (VDD=1.5V)          | 15           | 16          | 1     | 12      | tCK  |
| 3.0Gbps (VDD=1.5V)          | 13           | 14          | 1     | 12      | tCK  |
| 2.0Gbps (VDD=1.5V)          | 11           | 11          | 1     | 10      | tCK  |
| 8.0Gbps (VDD=1.35V)         | 27           | 27          | 3     | 15      | tCK  |
| 7.5Gbps (VDD=1.35V)         | 26           | 26          | 3     | 14      | tCK  |
| 7.0Gbps (VDD=1.35V)         | 24           | 25          | 3     | 14      | tCK  |
| 6.5Gbps (VDD=1.35V)         | 23           | 24          | 3     | 14      | tCK  |
| 6.0Gbps (VDD=1.35V)         | 22           | 23          | 3     | 14      | tCK  |
| 5.0Gbps (VDD=1.35V)         | 20           | 21          | 3     | 14      | tCK  |
| 4.0Gbps (VDD=1.35V)         | 18           | 19          | 2     | 14      | tCK  |
| 3.0Gbps (VDD=1.35V)         | 15           | 16          | 2     | 13      | tCK  |
| 2.0Gbps (VDD=1.35V)         | 12           | 13          | 1     | 12      | tCK  |

### NOTE:

1) User should set CL for each speed bin according to the above CL table.

ex) 4.0Gbps(DBI on) part could not be able to work at longer CL (ex. CL=18,19..) than CL=17

### **WRITE Latency (WLmrs)**

The WRITE latency (WLmrs) is the delay in clock cycles used in the calculation of the total WRITE latency (WL) between the registration of a WRITE command and the availability of the first piece of input data. This specifications should be checked for value(s) of WLmrs supported. The full WRITE latency definition can be found in the section entitled OPERATION.

When the WRITE latencies are set to small values (i.e. 1,2,... clocks), the input receivers never turn off, in turn, raising the operating power. When the WRITE latency is set to higher values (i.e. .. 6, 7 clocks) the input receivers turn on when the WRITE command is registered. Refer to datasheet for value(s) of WLmrs where the input receivers are always on or only turn on when the WRITE command is registered.

### **CAS Latency (CLmrs)**

The CAS latency (CLmrs) is the delay in clock cycles used in the calculation of the total READ latency (CL) between the registration of a READ command and the availability of the first piece of output data. By default CLmrs is specified by bits A3-A6, defining a CLmrs range of 9 to 20 tCK. For higher frequencies, the CLmrs range may optionally be expanded by the CLEHF bit located in Mode Register 8 (MR8). With the addition of the CLEHF bit a CLmrs range of 21 to 27 t<sub>CK</sub> is defined. Please note that with the presence of the CLEHF bit a change of the CAS latency may require two MRS commands. This specifications should be checked for value(s) of CLmrs supported. The full READ latency definition can be found in the section entitled OPERATION.

### **WRITE Recovery (WR)**

The programmed WR value is used for the auto precharge feature along with tRP to determine tDAL. The WR register bits are not a required function and may be implemented at the discretion of the DRAM manufacturer.

WR must be programmed with a value greater than or equal to RU{tWR/tCK}, where RU stands for round up, tWR is the analog value from the datasheet and tCK is the operating clock cycle time.

By default WR is specified by bits A8-A11, defining a WR range of 5 to 19  $t_{\text{CK}}$ .

For higher frequencies, the WR range may optionally be expanded by the WREHF bit located in Mode Register 8 (MR8). With the addition of the WREHF bit a WR range of 20 to 31 t<sub>CK</sub> is defined. Please note that with the presence of the WREHF bit a change of the WRITE Recovery may require two MRS commands.

### **Test Mode**

The normal operating mode is selected by issuing a MODE REGISTER SET command with bit A7 set to '0', and bits A0-A6 and A8-A11 set to the desired values. Programming bit A7 to '1' places the device into a test mode that is only to be used by the DRAM manufacturer. No functional operation is specified with test mode enabled.



## 14.3 Mode Register 1 (MR1)

Mode Register 1 controls functions like drive strength, data termination, address/command termination, Read DBI, Write DBI, ABI, control of calibration updates and PLL/DLL as shown in MR1 table.

The register is programmed via the MODE REGISTER SET (MRS) command with BA0=1, BA1=0, BA2=0 and BA3=0. Bits A0-A1, A4-A6 and A10 of this register are initialized with '0's.

Reserved states should not be used, as unknown operation or incompatibility with future versions may result.



### NOTE:

1) Nominal pull up/pull down resistance is 60ohm/40ohm.



## **GDDR5 SGRAM**

### Impedance Autocalibration of Output Buffer and Active Terminator

GDDR5 SGRAMs offer autocalibrating impedance output buffers and on-die terminations. This enables a user to match the driver impedance and terminations to the system within a given range. To adjust the impedance, an external precision resistor is connected between the ZQ pin and VSSQ A nominal resistor value of 120 Ohms is equivalent to the 40 Ohms Pull-down and 60 Ohms Pull-up nominal impedances of GDDR5 SGRAMs. RESET, CK and CK are not internally terminated. CK and CK shall be terminated on the system using external 1% resistors to VDDQ.

The output driver and on-die termination impedances are updated during all REFRESH commands to compensate for variations in supply voltage and temperature. The impedance updates are transparent to the system.

### **Driver Strength**

Bits A0 and A1 define the driver strength. The Auto Calibration setting enables the Auto-Calibration functionality for the Pull-down, Pull-up and Termination over process, temperature and voltage changes. The design target for the factory setting is 40 Ohm Pull-down, 60 Ohm Pull-up driver strength with nominal process, voltage and temperature conditions. The nominal option enables the factory setting for the Pull-down, Pull-up driver strength and termination. With this option enabled, driver strength and termination are expected to change with process, voltage and temperature. AC timings are only guaranteed with Auto Calibration.

### Data/DBI Termination

Bits A2 and A3 define the data termination value for the on-die termination (ODT) for the DQ and  $\overline{DBI}$  pins in combination with the driver strength setting. The termination can be set to a value of ZQ/2 which is intended for a single loaded system, or ZQ which is intended for a weaker termination used in a lower power or frequency applications. The data termination may also be turned off.

### **ADR/CMD Termination**

Bits A4 and A5 define the address/command termination. The default setting ('00') provides that the address/command termination is determined by latching CKE on the rising edge of RESET.

The address/command termination can also be set to a value of ZQ/2 which is intended for a single loaded system, or ZQ which is intended for double loaded configurations with two devices sharing a common address/command bus. The address/command termination may also be turned off.

### **Calibration Update**

The Calibration Update setting enables the calibration value to be updated automatically by the auto calibration engine. The function is enabled upon power-up to reduce update induced jitter. The user may decide to suppress updates from the auto calibration engine by disabling Calibration Update (A6=1).

The calibration updates can occur with any REFRESH command. The update is not complete for a time tKO after the latching of the REFRESH command. During this tKO time, only NOP or DESELECT commands may be issued.

### **RDBI** and WDBI

Bit A8 controls Data Bus Inversion (DBI) for READs (RDBI), and bit A9 controls Data Bus Inversion for WRITEs (WDBI). For more details on DBI see READ and WRITE Data Bus Inversion (DBI) in the section entitled OPERATION.

### ABI

Address Bus Inversion (ABI) is selected independently from DBI using bit A10. When enabled any data sent over the address bus (whether opcode, addresses, LDFF data or DM) is inverted or not inverted based on the state of ABI signal. For more details on ABI see Address Bus Inversion (ABI) in the section entitled OPERATION.



## 14.4 Mode Register 2 (MR2)

Mode Register 2 defines the output driver (OCD) and termination offsets as shown in MR2 table. Mode Register 2 is programmed via the MODE REGISTER SET (MRS) command with BA0=0, BA1=1, BA2=0 and BA3=0.

Reserved states should not be used, as unknown operation or incompatibility with future versions may result.



### Impedance Offsets

The driver and termination impedances may be offset individually for PD driver, PU driver, DQ/\overline{DBI}/WCK termination and address/command termination. The offset impedance step values may be non-linear and will vary across PVT. With negative offset steps the drive strengths will be decreased and Ron will be increased. With positive offset steps the termination value will be increased. With positive offset steps the termination value will be decreased. IV curves and AC timings are only guaranteed with zero offset.



## 14.5 Mode Register 3 (MR3)

Mode Register 3 controls functions including Bank Groups, WCK termination, self refresh, RDQS mode, DRAM Info and WCK2CK training as shown in MR3 table. Mode Register 3 is programmed via the MODE REGISTER SET (MRS) command with BA0=1, BA1=1, BA2=0 and BA3=0. Reserved states should not be used, as unknown operation or incompatibility with future versions may result.





## **GDDR5 SGRAM**

### Self Refresh

The refresh interval in self refresh mode may be set to 32ms.

### WCK2CK

Bit A4 (WCK2CK) enables and disables the WCK2CK alignment training. For details on this training sequence, see the section on TRAINING.

#### WCK01 / WCK23 Inversion

Bits A2 and A3 control whether the internal phase of the WCK01 and WCK23 clock inputs after internal divide-by-2 shall be inverted, corresponding to a 2 U.I. phase shift. The bits are used in conjunction with WCK2CK training mode.

### **RDQS Mode**

Bit A5 enables the RDQS mode of the GDDR5 SGRAM. In this mode the EDC pins will act as a READ strobe (RDQS). No CRC is supported in RDQS mode, and all related bits in MR4 will be ignored. A detailed description of the RDQS mode can be found in the section entitled OPERATION.

### **DRAM Info**

Bits A6 and A7 enable the DRAM Info mode which is provided to output the Vendor ID, or optionally the current junction temperature or other vendor specific device info. The Vendor ID identifies the manufacturer of the GDDR5 SGRAM, and provides the die revision, memory density and FIFO depth. The temperature readout provides the SGRAM's junction temperature. Vendors may require that the related on-chip temperature sensor being enabled in advance by bit A6 in MR7.

### **WCK Termination**

Bits A8 and A9 define the termination value for the on-die termination (ODT) for the WCK01, WCK01, WCK23 and WCK23 pins in combination with the driver strength setting. The termination can be set to a value of ZQ/2 which is intended for a single loaded system, or ZQ which is intended for double load configurations with two devices sharing the WCK clocks. The WCK termination may also be turned off.

### **Bank Groups (BG)**

Bit A11 enables the bank groups feature, and bit A10 specifies the min column-to-column command delay (tCCDL). With A11 set to '1', back-to-back column accesses within a bank group have to be spaced by 3 or 4 clocks as defined by bit A10, with 3 tCK being optional. With A11 set to '0', the bank groups feature is disabled and tCCDL equals tCCDS.

The datasheet specifies the operating frequency limit below which the user may run the device without activating the bank groups feature.(fCKBG)



## 14.6 Mode Register 4 (MR4)

Mode Register 4 defines the Error Detection Code (EDC) features of GDDR5 SGRAMs as shown in MR4 table.

The register is programmed via the MODE REGISTER SET (MRS) command with BA0=0, BA1=0, BA2=1 and BA3=0. Bits A0-A3 (EDC Hold Pattern) of this register are initialized with '1111'

Reserved states should not be used, as unknown operation or incompatibility with future versions may result.





## **GDDR5 SGRAM**

### **EDC Hold pattern / EDC13 Invert**

The 4-bit EDC hold pattern is considered a background pattern transmitted on the EDC pins. The register is initialized with all '1's. The pattern is shifted from right to left and repeated with every clock cycle. The output timing is the same as of a READ burst. CRC bursts calculated from WRITEs or READs will replace the EDC hold pattern for the duration of those bursts, provided CRC is enabled for those bursts. With each MRS command to MR4 that changes bits A0-A3 or A9-A11, the EDC hold pattern will be undefined for tMRD. The EDC hold pattern will not be transmitted when the device is in address training mode, in WCK2CK training mode, in RDQS mode, in self refresh mode, in reset state, in power-down state with the LP2 bit set, or in scan mode. With register bit A11 set High, EDC1 and EDC3 will transmit the inverted EDC hold pattern, resulting in a pseudo-differential pattern. Please note that this function is not available in x16 configuration. Bit A11 is ignored for READ, WRITE and RDTR CRC bursts and the clock phase information in WCK2CK training mode.

### **CRC Write Latency (CRCWL)**

The values of the CRC write latency is loaded into register bits A4-A6. The actual CRC write latency is denoted as EDCWL. EDCWL = WL + CRCWL.

### **CRC Read Latency (CRCRL)**

The values of the CRC read latency is loaded into register bits A7-A8. The actual CRC read latency is denoted as EDCRL. EDCRL = RL + CRCRL.

### **Read CRC**

Bit A9 controls the CRC calculation for READ bursts. When enabled, the calculated CRC pattern will be transmitted on the EDC pins with the latency as programmed in the CRCRL field of this register. With Read CRC being off, no CRC will be calculated for READ bursts, and the EDC hold pattern will be transmitted instead.

### Write CRC

Bit A10 controls the CRC calculation for WRITE bursts. When enabled, the calculated CRC pattern will be transmitted on the EDC pins with the latency as programmed in the CRCWL field of this register. With Write CRC being off, no CRC will be calculated for WRITE bursts, and the EDC hold pattern will be transmitted instead.



## **GDDR5 SGRAM**

## 14.7 Mode Register 5 (MR5)

Mode Register 5 defines digital RAS, PLL band-width and low power modes as shown in MR5 table. The register is programmed via the MODE REGISTER SET (MRS) command with BA0=1, BA1=0, BA2=1 and BA3=0.

Reserved states should not be used, as unknown operation or incompatibility with future versions may result.



### Low Power Modes (LP2, LP3)

Bits A0-A2 control several low power modes of the GDDR5 SGRAM. The modes are independent of each other. LP2 are optional features. When bit A1 (LP2) is set, the WCK receivers may be turned off during power-down. When bit A2 (LP3) is set, RDTR, WRTR and LDFF commands are not allowed while a REF command is being executed.



## 14.8 Mode Register 6 (MR6)

Mode Register 6 controls the WCK2CK alignment point and defines VREFD related features such as source, level, offsets, VREFD Merge and VREFD Auto Calibration mode, as shown in MR6 table. The register is programmed via the MODE REGISTER SET (MRS) command with BA0=0, BA1=1, BA2=1 and BA3=0.

Reserved states should not be used, as unknown operation or incompatibility with future versions may result.



### **VREFD Merge**

The VREFD Merge mode is enabled when bit A1 is set to '1'. The externally supplied VFRED and the internally generated Vref will be merged, resulting in the average value of both. This specifications should be checked for values of external resistors that may be connected to VREFD pins in this VREF Merge mode.

### **VREFD**

Bit A3 selects between external and internal Vref. The bit is "Don't Care" when VREF Merge mode is selected.

### **VREFD Offsets**

When using internal VREFD, VREFD offset mode is used to offset VREFD independently for the upper 2bytes and the lower 2bytes. The offset step values may be non-linear and will vary across PVT. When half VREFD is used, VREFD offset functionality is not supported.



## **GDDR5 SGRAM**

### 14.9 Mode Register 7 (MR7)

Mode Register 7 controls features like PLL Standby, PLL Fast-Lock, PLL Delay Compensation, Low Frequency mode, Auto Synchronization, Data Preamble, and Half VREFD as shown in MR7 table. The register is programmed via the MODE REGISTER SET (MRS) command with BA0=1, BA1=1, BA2=1 and BA3=0.

Reserved states should not be used, as unknown operation or incompatibility with future versions may result.



### NOTE:

1) User should change LF mode MRS set according the operation frequency

### **Low Frequency Mode**

When Low Frequency Mode is enabled by bit A3, the clock tree is changed for low frequency operation. User should enabled Low Frequency Mode when operating at lower than 2Gbps.

### **WCK2CK Auto Synchronization**

GDDR5 SGRAMs may optionally support a WCK2CK automatic synchronization mode that eliminates the need for WCK2CK training upon power-down exit or for reducing WCK2CK training time at low frequency. This mode is controlled by bit A4. For a detailed description see WCK2CK Auto Synchronization in the section entitled WCK2CK

Training.

### **Data Preamble**

When enabled by bit A5, non-gapless READ bursts will be preceded by a fixed data preamble on the DQ and  $\overline{DBI}$  pins of 4 U.I. duration. The programmed READ latency does not change when the Data Preamble is enabled. The pattern is not encoded with RDBI, however, if RDBI is disabled, the  $\overline{DBI}$  pins will not toggle and drive a HIGH.

### **Half VREFD**

This optional mode allows users to adjust the Vref level in case the GDDR5 SGRAM is operated without termination: when bit A7 is set to '1', a Vref level of nominally 0.5 \* VDDQ is expected at the VREFD pin or being generated internally

### **Temperature Sensor**

The optional on-chip temperature sensor is enabled by bit A6. DRAM vendor may also have the on-chip temperature sensor enabled permanently; in this case bit A6 is "Don't care". A detailed description of the Temperature Sensor can be found in the VENDOR ID, TEMP SENSOR and SCAN section.



## **GDDR5 SGRAM**

## 14.10 Mode Register 8 (MR8)

Mode Register 8 defines extensions to CAS latency (CLmrs) and Write Recovery (WR) as shown in below table. The register is programmed via the MODE REGISTER SET (MRS) command with BA0=0, BA1=0, BA2=0 and BA3=1.

Reserved states should not be used, as unknown operation or incompatibility with future versions may result.



### CAS Latency Extra high Frequency (CLEHF)

CAS Latency Extra High Frequency (CLEHF) Bits A0 extends the CLmrs (CAS latency) field in MR0 from 4 bits to 5 bits. See Mode Register 0 for more details.

### WRITE Recovery Extra High Frequency (WREHF)

Bits A1 extends the WR(WRITE Recovery) field in MR0 from 4 bits to 5 bits. See Mode Register 0 for more details. WREHF is optional.

### EDC Hi-Z

GDDR5 DRAM support an optional feature, selectable by a mode register, to override the legacy behavior of the EDC pin that is required for normal operation and instead set the output pad into a High-Z state. The EDC High-Z control is provided on MR8[A2]. With A2 = 0, this feature is off. With bit A2 set to 1, the EDC pins are High-Z state. The EDC High-Z function takes precedence over all other features that define the EDC pin's data pattern.



## **GDDR5 SGRAM**

## 14.11 Mode Register 11 (MR11)

Mode Register 11 defines PASR (Partial Array Self Refresh) as shown in below table. The register is programmed via the MODE REGISTER SET(MRS) command with BA0=1, BA1=1, BA2=0, BA3=1.

Reserved states should not be used, as unknown operation or incompatibility with future versions may result.





## **GDDR5 SGRAM**

## 14.12 Mode Register 15 (MR15)

Mode Register 15 controls address training mode (ADT) and access to Mode Registers 0 to 14 (MRE) as shown in MR15 table. The register is programmed via the MODE REGISTER SET (MRS) command with BA0=1, BA1=1, BA2=1 and BA3=1. Mode Register 15 is a special register that operates in SDR addressing mode. Increased setup and hold times as for command inputs are assumed to ensure the MRS command to this register is successful while address training (ADT) has not taken place and the integrity of DDR addresses may not be guaranteed. This is indicated by setting bits A0-A7 to Don't Care ("X") which are paired with the usable bits (A8-A11) and the Mode Register address (BA0-BA3).

Reserved states should not be used, as unknown operation or incompatibility with future versions may result.



### Address pairs:

| Rising CK | BA3 | BA2 | BA1 | BA0 | A11 | A10 | A9 | A8 |
|-----------|-----|-----|-----|-----|-----|-----|----|----|
| Rising CK | A3  | A4  | A5  | A2  | A6  | A0  | A1 | Α7 |

### **Address Training**

Address training mode is enabled and disabled with bit A10.

### Mode Register 0-14 Enable

When disabled by bit A8 (for SGRAMs configured to MF=0) or bit A9 (for SGRAMs configured to MF=1), the GDDR5 SGRAM will ignore any MODE REGISTER SET command to Mode Registers 0 to 14. If enabled, MODE REGISTER SET commands function as normal. MODE REGISTER SET commands to Mode Register 15 (this register) are not affected and will always be executed. This functional allows for individual configuration of two GDDR5 SGRAMS on a common address bus without the use of a  $\overline{\text{CS}}$  pin.



### 15. MANUFACTURER'S VENDOR CODE, REVISION IDENTIFICATION, DENSITY, FIFO DEPTH

Manufacturer can be identified by issuing MRS which generates vendor ID on the DQ bus. Revision ID can also be retrieved by the same command. The density and FIFO depth of the DRAM can also be driven on the DQ bus. Users can adapt their own control to the DRAM configuration. The information of FIFO depth is very critical in Read/Write training

### Functional description

- The VID will be driven onto the DQ bus after the MRS command sets MR3 A7 to 0 and A6 to 1.
- DBI is not entered or ignored during all Vendor ID operations.
- The DQ bus will be continuously driven until an MRS command sets MR3 A7 and A6 back to 0.
- The DQ bus will be in ODT state after tWRIDOFFmax.
- The code can be sampled by the controller after waiting tWRIDONmax and before tWRIDOFFmin.
- 16bits sent on Byte 0 and 2 in x32 and x16 MF=0
- 16bits sent on Byte 1 and 3 for x16/32 MF=1

### **AC Timing Parameters**

|   | Parameter | Min | Max  |
|---|-----------|-----|------|
|   | tWRIDON   | -   | 10ns |
| • | tWRIDOFF  | -   | 10ns |

| MF=0    | DQ0  | DQ1  | DQ2   | DQ3  | DQ4  | DQ5   | DQ6    | DQ7  |
|---------|------|------|-------|------|------|-------|--------|------|
| MF=1    | DQ24 | DQ25 | DQ26  | DQ27 | DQ28 | DQ29  | DQ30   | DQ31 |
| Feature |      | Vend | or ID |      |      | Revis | ion ID |      |
|         | 1    | 0    | 0     | 0    | 0    | 1     | 0      | 0    |

#### NOTE

1)When MF=0, byte0 is used for information. When MF=1, byte3 is used for information. It does not change physical location but logical name.

| MF=0    | DQ16 | DQ17 | Density | DQ18 | DQ19  | FIFO Depth | DQ20 | DQ21 | DQ22 | DQ23 |
|---------|------|------|---------|------|-------|------------|------|------|------|------|
| MF=1    | DQ8  | DQ9  | Density | DQ10 | DQ11  | FIFO Depth | DQ12 | DQ13 | DQ14 | DQ15 |
| Feature | Der  | sity | -       | FIFO | Depth | -          | RFU  |      |      |      |
| 0       | 0    | 0    | 8G      | 0    | 1     | 6          | 1    | 0    | 0    | 0    |

### NOTE

<sup>1)</sup> When MF=0, byte2 is used for information. When MF=1, byte1 is used for information. It does not change physical location but logical name.



Figure 8. Vendor ID



### 16. TRAINING

## 16.1 Interface Training Sequence

Due to the high data rates of GDDR5, it is recommended that the interfaces be trained to operate with the optimal timings. GDDR5 SGRAM has features defined which allow for complete and efficient training of the I/O interface without the use of the GDDR5 SGRAM array. The interface trainings are not required for normal DRAM functionality, however interface timings will only be guaranteed after all required trainings have been executed.

A recommended order of training sequences has been chosen based on the following criteria:

The address training must be done first to allow full access to the mode registers. (MRS for address training is a special single data rate mode register set guaranteed to work without training). Address input timing shall function without training as long as tAS/H are met at the GDDR5 SGRAM.

WCK2CK training should be done before read training because a shift in WCK relative CK will cause a shift in all READ timings relative to CK.

READ training should be done before WRITE training because optimal WRITE training depends on correct READ data.



Figure 9. Interface Training Sequence



## 16.2 Address Training

The GDDR5 SGRAM provides means for address bus interface training. The controller may use the address training mode to improve the timing margins on the address bus. Address training mode is entered and exited via the ADT bit in Mode Register 15 (MR15). Address training mode uses an internal bridge between the GDDR5 SGRAM's address

inputs and DQ/DBI outputs. It also uses a special READ command for address capture that is encoded using the SDR command pins only (CS, RAS, CAS, WE = L,H,L,H). The address values normally used to encode the commands will not be interpreted. Once the address training mode has been entered, the address values registered coincident with this special READ command will be transmitted to the controller on the DQ/DBI pins. The controller is then expected to compare the address pattern received to the expected value and to adjust the address transmit timing accordingly. The procedure may be repeated using different address pattern and interface timings. No WCK clock is required for this special READ command operation during address training mode. The latched addresses are driven out asynchronously. The only commands allowed during address training mode are this special READ, MRS (e.g. to exit address training mode) and NOP / DESELECT.

When enabled by the ABI bit in Mode Register 1, address bus inversion (ABI) is effective during address training mode. It is suggested to train the ABI pin's interface timing together with the other address lines. The timing diagram in the following Figure illustrates the typical command sequence in address training mode. The DQ/DBI output drivers are enabled as long as the ADT bit is set. The minimum spacing between consecutive special READ commands is 2 tCK.



Figure 10. Address Training

### NOTE:

- 1) READ command encoding:  $\overline{\text{CS}}$ =L,  $\overline{\text{RAS}}$ =H,  $\overline{\text{CAS}}$ =L,  $\overline{\text{WE}}$ =L
- 2) Ax = 1st half of address x sampled on rising edge of CK/CK; Ax = 2nd half of address x, sampled on falling edge of CK/CK
- 3) Addresses sampled on rising edge of CK are sent back on even DQ after tADR;
- Addresses sampled on falling edge of CK are sent back on odd DQ simultaneously with addresses sent on even DQ.
- 4) DQs are enabled when ADT bit in MR15 set to 1 (Enter address training mode)
- DQs are disabled after tADZ when ADT bit in MR15 set to 0 (Exit address training mode)

### [Table 11] AC Timings in Address Training Mode

| Parameter                      | Symbol | Min | Max       | Unit |
|--------------------------------|--------|-----|-----------|------|
| READ command to data out delay | tADR   | -   | 2tCK+10ns | ns   |
| ADT off to DQ in High-Z delay  | tADZ   | -   | 1tCK+10ns | ns   |

### NOTE

High-Z could be terminated to VDDQ or unterminated





Figure 11. Command and Address Input Timing

The following table defines the correspondence between address bits and DQ/DBI. Devices configured to x16 mode reflect the address on the two bytes being enabled in that mode, which are bytes 0 and 2 for MF=0 and bytes 1 and 3 for MF=1 configurations. Devices configured to x32 mode reflect the address on the same DQ as in x16 mode; in addition they are allowed but not required to reflect the address on those bytes that are disabled in x16 mode, thus reflecting each address twice.

### [Table 12] GDDR5 SGRAM Address to DQ Mapping in Address Training Mode

| Output | Address bits registered at rising edge of CK |      |      |      |      |      |      |      |     |  |  |
|--------|----------------------------------------------|------|------|------|------|------|------|------|-----|--|--|
|        | A12                                          | A8   | A11  | BA1  | BA2  | BA3  | BA0  | A9   | A10 |  |  |
| DQ     | DBI0                                         | DQ22 | DQ20 | DQ18 | DQ16 | DQ6  | DQ4  | DQ2  | DQ0 |  |  |
|        | DBI1                                         | DQ30 | DQ28 | DQ26 | DQ24 | DQ14 | DQ12 | DQ10 | DQ8 |  |  |

| Output |      | Address bits registered at rising edge of CK |      |      |      |      |      |      |     |  |  |
|--------|------|----------------------------------------------|------|------|------|------|------|------|-----|--|--|
|        | A13  | A7                                           | A6   | A5   | A4   | A3   | A2   | A1   | A0  |  |  |
| DQ     | DBI2 | DQ23                                         | DQ21 | DQ19 | DQ17 | DQ7  | DQ5  | DQ3  | DQ1 |  |  |
|        | DBI3 | DQ31                                         | DQ29 | DQ27 | DQ25 | DQ15 | DQ13 | DQ11 | DQ9 |  |  |



## 16.3 WCK2CK Training

The purpose of WCK2CK training is to align the data WCK clock with the command CK clock to aid in the GDDR5 SGRAM's internal data synchronization between the logics clocked by CK/CK and WCK/WCK. This will help to define both Read and Write latencies between the GDDR5 SGRAM and memory controller. WCK2CK training mode is controlled via MRS.

Before starting WCK2CK training, the following conditions must be met:

- CK/CK clock is stable and toggling
- · All address and command pin timing must be guaranteed.
- PLL on/off(MRS1 bit A7) and PLL delay compensation enable(MRS7 bit A2) are set to desired values before WCK to CK training is started
- The desired WCK2CK alignment point (MR6, bit A0) is selected by the proper value
- The EDC hold pattern (MR4, bits A0-A3) must be programmed to '1111'
- 2 Mode Register bits for internal WCK01 and WCK23 inversion (MR3, bits A2-A3) must be set to a known state
- · All banks are idle and no other command execution is in progress

WCK2CK training must be done after any of the following conditions:

- Device initialization
- Any CLmrs, WLmrs, CRCRL or CRCWL latency change
- · CK and WCK frequency changes
- PLL on/off(MRS1 bit A7) and PLL delay compensation mode(MRS7 bit A2) changes
- · Change of the WCK2CK alignment point (MR6, bit A0)
- WCK state change from off to toggling, including self refresh exit or exit from power down when bit A1(LP2) in MR5 is set

Figure 12 and Figure 13 show example WCK2CK training sequences. WCK2CK training is entered via MRS by setting bit A4 in MR3. This will initiate the WCK divide-by-2 circuits associated with WCK01 and WCK23 clocks in the GDDR5 SGRAM. In case the divide-by-2 circuits are at opposite output phase, which is indicated by opposite "early/late" phases on the EDC pins associated with WCK01 and WCK23 (see below), they may be put in phase by using the WCK01 and WCK23 inversion bits. Alternatively, the WCK clocks may be put into a stable inactive state for this initialization event to aid in resetting all dividers to the same output phase as shown in Figure 13. The challenge of this method is to restart the WCK clocks in a way that even their first clock edges meet the WCK clock input specification. Otherwise, divide-by-2 circuits for both WCK01 and WCK23 might again have opposite phase alignment.

Figure 14 illustrates how the WCK phase information is derived. The phase detectors (PD) sample the internally divided-by-2 WCK clocks. Only one sample point is shown in the figure for clarity. In reality, when WCK2CK training mode is enabled, a sample will occur every  $t_{CK}$  and will be translated to the EDC pins accordingly. If the divided-by-2 WCK clock arrives early, then the EDC pin outputs the EDC hold pattern during the time interval specified in Figure 14. If the divided-by-2 WCK clock arrives late, then the EDC pin outputs the inverted EDC hold pattern during the time interval specified in Figure 14. This is shown in Table .



Figure 12. Example WCK2CK Training Sequence





Figure 13. Example WCK2CK Training Sequence with WCK Stopping



Figure 14. EDC pin Behavior for WCK2CK Training (assumes '1111' as EDC Hold Pattern)

### [Table 13] Phase Detector and EDC Pin behavior

| WCK/2 value sampled by CK | WCK2CK Phase | Data on EDC Pin           | Action                |
|---------------------------|--------------|---------------------------|-----------------------|
| '1'                       | 'Early'      | EDC hold('1111')          | Increase Delay on WCK |
| ,0,                       | 'Late'       | Inverted EDC Hold('0000') | Decrease Delay on WCK |

The ideal alignment is indicated by the phase detector output transitioning from "early" to "late" when the delay of the WCK phase is continuously increased. The WCK phase range for ideal alignment is specified by the parameter t<sub>WCK2CKPIN</sub> in the vendor's datasheet; the value(s) vary with the PLL/DLL mode (on or off) and the selected alignment point.

If enabled, the PLL/DLL shall not interfere in the behavior of the WCK2CK training. Significantly moving the phase and/or stopping the WCK during training may disturb the PLL/DLL. It is required to perform a PLL/DLL reset after the WCK2CK training has determined and selected the proper alignment between WCK and CK clocks. The PLL/DLL lock time  $t_{LK}$  must be met before exiting WCK2CK training to guarantee that the PLL/DLL is in lock such that the GDDR5 SGRAM data synchronizers are set upon WCK2CK training exit.

WCK2CK training is exited via MRS by resetting bit A4 in MR3. For proper reset of the data synchronizers it is required that the WCK and CK clocks are aligned within t<sub>WCK2CKSYNC</sub> at the time of the WCK2CK training exit.



After exiting WCK2CK training mode, the WCK phase is allowed to further drift from the ideal alignment point by a maximum of  $t_{WCK2CK}$ (e.g. due to voltage and temperature variation). Once this WCK phase drift exceeds  $t_{WCK2CK}$ (min) or  $t_{WCK2CK}$ (max), it is required to repeat the WCK2CK training and realign the clocks.

### WCK2CK alignment at PIN Mode (optional)

The WCK and CK phase alignment point can be changed via MRS by setting bit A0 in MR6. In normal mode, when MR6 A0 is set "0", the phases of CK and WCK are aligned at CK pins and the end of WCK tree as shown in Figure 15. On the other hand, when MR6 A0 is set "1", the phases of CK and WCK are aligned at the pin as shown in Figure 16. PIN mode is supported up to the max CK clock frequency of f<sub>CKPIN</sub>, and is an option to reduce the time of WCK2CK training at low frequency.



Figure 15. Normal Mode



Figure 16. Pin Mode (Optional)



## **GDDR5 SGRAM**

### **WCK2CK Auto Synchronization (Optional)**

GDDR5 SGRAMs may optionally support a WCK2CK automatic synchronization mode that eliminates the need for WCK2CK training upon power-down exit. This mode is controlled by the autosync bit (MR7, bit A4), and is effective when the LP2 bit (MR5, bit A1) is set and the WCK clocks are stopped during power-down. Also, this mode works for both normal and PIN mode. When WCK2CK automatic synchronization mode is enabled, a full WCK2CK training including Phase search is not required after power-down exit, although WCK2CK MRS must be issued momentarily for setting the data synchronizers. However, WCK and CK clocks must meet the t<sub>WCK2CKSYNC</sub> specification upon power-down exit. Any allowed command may be issued after t<sub>XPN</sub> or after t<sub>LK</sub> in case the PLL/DLL had been enabled upon power-down entry. The PLL/DLL sequence is not affected by this mode. The use of WCK2CK automatic synchronization mode is restricted to lower operating frequencies up to f<sub>CKAUTOSYNC</sub> as described in vendors' datasheets.

Table describes WCK2CK training methods for different frequency ranges. Each frequency range is vendor specific. Normal and PIN mode of WCK2CK training are described in Table. Divider initialization can be done by training with WCK2CK inversion, WCK2CK stopping, or WCK2CK auto-sync. If the user wants to use WCK2CK stop for divider initialization instead of WCK2CK auto-sync, the user must not set the WCK2CK auto-sync. Below middle frequency, the combined use of PIN and WCK2CK auto-sync modes can minimize WCK2CK training time.

### [Table 14] An example of WCK2CK training simplified for Normal mode and PIN mode

| Frequency (Vendor Specific) | High Frequency<br>(i.e 5Gbps) |          | Middle Frequency<br>(i.e 2Gbps) |     | Low Frequency<br>(i.e 400Mbps) |     |
|-----------------------------|-------------------------------|----------|---------------------------------|-----|--------------------------------|-----|
| WCK2CK alignment mode       | Normal                        | PIN      | Normal                          | PIN | Normal                         | PIN |
| Phase Search                | Required                      | Required | Required                        | No* | No*                            | No* |

### NOTE

The following examples describe the WCK2CK training in more detail.

### Example 1: outline of a basic WCK2CK training sequence without WCK clock stop:

- 1. Enable training mode via MRS and wait tMRD
- 2. Sweep and observe the phase independently for WCK01 on EDC0 and WCK23 on EDC2; in case the internal divide-by-2 circuits are at opposite phase use either the WCK01 or WCK23 inversion bit to flip one of the WCK divide-by-2 circuits
- 3. Adjust the WCK phase independently for WCK01 and WCK23 to the optimal point ("ideal alignment")
- 4. Issue a PLL/DLL reset and wait for tLK (PLL/DLL on mode only)
- 5. While all WCK and CK are aligned, exit WCK2CK training mode via MRS
- 6. Wait t<sub>MRD</sub> for the reset of data synchronizers

### Example 2: outline of a basic WCK2CK training sequence with optional WCK clock stop:

- 1. Stop WCK clocks with WCK01/WCK23 LOW and WCK01/WCK23 HIGH
- 2. Wait  $t_{\mbox{WCKtMRS}}$  for internal WCK clocks to settle
- 3. Enable training mode via MRS and wait tMRD for divide-by-2 circuits to reset
- 4. Start WCK clocks without glitches (both divide-by-2 circuits remain in sync)
- 5. Wait twckttr for internal WCK clocks to stabilize
- 6. Sweep and observe the phase independently for WCK01 on EDC0 and WCK23 on EDC2; adjust the WCK phase to the optimal point ("ideal alignment")
- 7. Issue a PLL/DLL reset and wait t<sub>LK</sub> (PLL/DLL on mode only)
- 8. While all WCK and CK are aligned, exit WCK2CK training mode via MRS
- 9. Wait tMRD for the reset of data synchronizers

READ and WRITE latency timings are defined relative to CK. Any offset in WCK and CK at the pins and/or the phase detector will be reflected in the latency timings. The parameters used to define the relationship between WCK and CK are shown in Figure 17. For more details on the impact on READ and WRITE timings see the OPERATIONS section.



<sup>1)</sup> The divided WCK/WCK should be aligned CK/CK by WCK2CK Auto Synchronization or WCK2CK stop mode



### NOTE:

1) twckzckpin and twckzck parameter values could be negative or positive numbers, depending on the selected WCK2CK alignment point, PLL-on-or PLL-off mode operation and design implementation. They also vary across PVT. WCK2CK training is required to determine the correct WCK-to-CK phase for stable device operation.

### GDDR5 WCK2CK Training in x16 mode

For configurations with WCK clocks not shared between two GDDR5 SGRAMs. it is suggested to set the WCK phase to the ideal alignment point. However, for configurations where two GDDR5 SGRAMs(X16) share their WCK clocks as in a X16 clamshell, an offset given by the midpoint of both DRAM's ideal WCK positions may be required. The maximum allowed offset in this case is specified by parameter t<sub>WCK2CKSYNC</sub>: it defines the WCK offset range from the ideal alignment which still guarantees a GDDR5 SGRAM device to internally synchronize its WCK and CK clocks upon training exit.

Example: outline of training sequence for x32 and x16 configurations with 2 GDDR5 SGRAMs sharing their WCK clocks (e.g. clamshell):

- 1. Enable training mode for both DRAMs via MRS and wait tMRD
- 2. For both DRAMs sweep and observe the phase independently for WCK01 on EDC0 and WCK23 on EDC2; in case the internal divide-by-2 circuits are at opposite phases use either the WCK01 or WCK23 inversion bit to flip one of the WCK divide-by-2 circuits; in case of shared CS signals use MREMF0 and MREMF1 bits in MR15 to explicitly direct the MRS command for this phase flipping to either DRAM1 or DRAM2 ("soft chip select");
- 3. Sweep and observe the phase on DRAM1 independently for WCK01 on EDC0 and WCK23 on EDC2; store the setting for the optimal WCK phase
- 4. Sweep and observe the phase on DRAM2 independently for WCK01 on EDC0 and WCK23 on EDC2; store the setting for the optimal WCK phase
- 5. Sweep WCK01 and WCK23 phase to midpoint of DRAM1 and DRAM2 optimal settings
- 6. Issue a PLL/DLL reset and wait for  $t_{\mbox{\scriptsize LK}}$  (PLL/DLL on mode only)
- 7. While all WCK and CK are aligned, exit WCK2CK training mode via MRS
- 8. Wait t<sub>MRD</sub> for the reset of data synchronizers



### **Glitchless WCK/WCK Phase Change**

During WCK-to-CK training, the phase of WCK/WCK is changed. The phase change should not cause any glitch in WCK/WCK. The glitch results in phase inversion of WCK divider. The output of phase detector is also inverted.



Figure 18. Glitchless WCK/WCK Phase Change

### **Robust Usage of Phase Detector Information**

After WCK/2 and CK are closely aligned, the phase detector information may have uncertainty. The pattern on EDC pin can have an unstable value that does not reflect the phase difference between WCK/2 and CK. Users have to provide a dithering mechanism to filter out the uncertainty during WCK2Ck training.

### Accuracy of WCK2CK Training with PLL

If PLL is ON, the static phase offset of PLL diminishes FIFO initialization margin between WCK/2 and CK which is tuned during WCK2CK training. In order to increase the accuracy of WCK2CK training, users have to take account of the static phase offset of PLL.

### 16.4 READ Training

Read training allows the memory controller to find the data-eye center (symbol training) and burst frame location (frame training) for each high-speed output of the GDDR5 SGRAM. Each pin (DQ0-DQ31, DBI0 -DBI3, EDC0-EDC3) can be individually trained during this sequence. Read training consists of LDFF and RDTR commands.

For Read Training the following conditions must be true (The conditions below apply to both LDFF and RDTR operations):

- at least one bank is active, or an auto refresh must be in progress and bit A2 in Mode Register 5 (MR5) is set to 0 to allow training during auto refresh (to disable this special REF enabling of the WCK clock tree an ACT command must be issued, or the device must be set into power-down or self refresh mode)
- WCK2CK training must be complete the PLL/DLL must be locked, if enabled
- RDBI and WDBI must be enabled prior to and during Read Training if the training shall include the DBI pins. RDCRC and WRCRC must be enabled prior to and during Read Training if the training shall include the EDC pins.

The following commands are associated with Read Training:

- ·LDFF to preload the Read FIFO;
- •RDTR to read a burst of data directly out of the Read FIFO

Neither LDFF nor RDTR access the memory core. No MRS is required to enter Read Training.

Below figure shows an example of the internal data paths used with LDFF and RDTR. Table lists AC timing parameters associated with Read Training.



Figure 19. Data Paths used for Read and Write Training



### Load FIFO (LDFF)

After power-up, the address training comes first, WCK to CK training second, and the next training should be read training. In read training, a known pattern should be transferred to DRAM so that read data can be compared with the known pattern. To transfer user specified pattern into the output FIFO of the DRAM, slow access to DRAM is necessary, however, operating frequency of WCK and CK should not be decreased because of overhead of clock frequency change. The address path can be used for the transfer of the known data pattern since address path is tuned during the address training. The path from address to output FIFO is provided when LDFF command is issued and then the output FIFO is filled with the known pattern via address one by one. DBI and EDC pins reflect the known pattern via address such as A9 and BA3. WCK is not required for LDFF operation. The BA address is used to select the position of burst to be stored (The data pattern is not loaded by LDFF command with BA address other than "111"). BA address "111" has the special meaning. It loads the known data pattern to the FIFO and the write pointer of the FIFO can be moved to the next word. By doing this, all of the FIFO depth can be filled with user supplied data pattern. When there is no LDFF command between the first LDFF command with BA address "111", the second LDFF command will store the same pattern to the corresponding FIFO storage as the first burst pattern.

The number of LDFF commands depends upon the FIFO depth. The FIFO depth information can be retrieved by vendor ID MRS. In LDFF operation, address bus inversion takes place but CRC and data bus inversion are not performed.



Figure 20. LDFF Command Address to DQ/DBI/EDC Mapping

### NOTE

1) DQ numbering based on MF=0. When mirrored, DQ will be renamed but physical location is not changed.



## **GDDR5 SGRAM**



Figure 21. LDFF Timing

### [Table 15] LDFF and RDTR Timing

| Parameter                             | Symbols             | Min | Max | Unit | NOTE |
|---------------------------------------|---------------------|-----|-----|------|------|
| Active to LDFF command delay          | t <sub>RCDLTR</sub> |     | -   | ns   |      |
| Active to RDTR command delay          | t <sub>RCDRTR</sub> |     | -   | ns   |      |
| Refresh to RDTR or WRTR command delay | t <sub>REFTR</sub>  |     | -   | ns   |      |
| RDTR to RDTR command delay            | t <sub>CCDS</sub>   |     | -   | tCK  |      |
| LDFF to LDFF command cycle time       | t <sub>LTLTR</sub>  | 4   | -   | tCK  |      |
| LDFF(111) to LDFF command cycle time  | t <sub>LTL7TR</sub> |     | -   | tCK  | 1    |
| LDFF(111) to RDTR command delay       | t <sub>LTRTR</sub>  |     | -   | tCK  |      |
| Read or RDTR to LDFF command delay    | t <sub>RDTLT</sub>  |     | -   | tCK  |      |

### NOTE :



<sup>1)</sup> The min value is vendor specific and does not exceed 8 tCK.

#### Load FIFO (LDFF)

The LDFF command is used to securely load data to the GDDR5 SGRAM Read FIFOs via the address bus. Depending on the GDDR5 SGRAM READ FIFO depth FIFO(6), any bit pattern of length 32 can be loaded uniquely to every DQ,  $\overline{\text{DBI}}$  and EDC pin within a byte. The FIFO depth can be read via the Vendor ID function.

Eight LDFF commands are required to fill one FIFO stage; each LDFF command loads one burst position, and the bank addresses BA0-BA3 select the burst position from 0 to 7. The data pattern is conveyed on address pins A0-A7 for DQ0-DQ7, A9 for  $\overline{DBI0}$ , and BA3 for EDC0; the data are internally replicated to all 4 bytes, as shown in blow figure.

LDFF loads the DBI FIFO regardless of the WDBI and RDBI Mode Register bits. It also loads the EDC FIFO regardless of the WRCRC and RDCRC Mode Register bits, and no CRC is calculated; however, RDBI and RDCRC must be enabled to read the DBI and EDC bits, respectively, with the RDTR command.

All burst addresses 0 to 7 must be loaded; LDFF commands to burst address 0 to 6 may be issued in random order; the LDFF command to burst address 7 (LDFF7) must be the last of 8 consecutive LDFF commands, as it effectively loads the data into the FIFO and results in a FIFO pointer increment. Consecutive LDFF commands have to be spaced by at least tLTLTR, and at least tLTL7TR cycles are required after each LDFF command to burst address 7.

LDFF pattern may efficiently be replicated to the next FIFO stages by issuing consecutive LDFF commands to burst address 7 (with identical data pattern). The data pattern in the scratch memory for LDFF will be available until the first RDTR command.The DQ/ DBI output buffers remain in ODT state during LDFF. An amount of LDFF commands to burst address 7 greater than the FIFO depth is allowed and shall result in a looping of the FIFO's data input.

The total number of LDFF commands to burst address 7 modulo FIFO depth must equal the total number of RDTR commands modulo FIFO depth when used in conjunction with RDTR. No READ or WRITE commands are allowed between LDFF and RDTR.

The EDC hold pattern is driven on the EDC pins during LDFF (provided RDQS mode is not enabled).





RA: Row Address

CA: Column Address DON'T CARE

BA: Burst Address

EN AP: Enable Auto Precharge DIS AP: Disable Auto Precharge DQi: the DQ pin for the address output



Figure 22. LDFF Timing



## **READ Training (RDTR)**

A RDTR burst is initiated with a RDTR command as shown in Figure RDTR. No bank or column addresses are used as the data is read from the internal READ FIFO, not the array. The length of the burst initiated with a RDTR command is eight. There is no interruption nor truncation of RDTR bursts.

A RDTR command may only be issued when a bank is open or a refresh is in progress and bit A2 in MR5 is set to 0 to allow training during refresh.

RDBI and RDCRC must be enabled to read the DBI and EDC bits, respectively, with the RDTR command. If not set, the  $\overline{\rm DBI}$  pins will remain in ODT state, and the EDC pins will drive the EDC hold pattern.

In case of the RDQS mode, the EDC pin functions like with a normal READ in this mode. The  $\overline{\text{DBI}}$  pin behaves like a DQ, and no encoding with DBI is performed.

An amount of RDTR commands greater than the FIFO depth is allowed and shall result in a looping of the FIFO's data output. The FIFO depth from which the RDTR data is read must be a number as 6. The FIFO depth is read via the Vendor ID function.

During RDTR bursts, the first valid data-out element will be available after the CAS latency (CL). The latency is the same as for READ. The data on the EDC pins comes with additional CRC latency (tCRCRD) after the CL.

Upon completion of a burst, assuming no other RDTR command has been initiated, all DQ and  $\overline{DBI}$  pins will drive a value of '1' and the ODT will be enabled at a maximum of 1 tCK later. The drive value and termination value may be different due to separately defined calibration offsets. If the ODT is disabled, the pins will drive Hi-Z.

Data from any RDTR burst may be concatenated with data from a subsequent RDTR command. A continuous flow of data can be maintained. The first data element from the new burst follows the last element of a completed burst. The new RDTR command should be issued after the first RDTR command according to the tCCDS timing.

A WRTR can be issued any time after a RDTR command as long as the bus turn around time tRTW is met. The total number of RDTR commands modulo FIFO depth must be equal to total number of WRTR commands modulo FIFO depth when used in conjunction with WRTR. No READ or WRITE commands are allowed between WRTR and RDTR.





RA: Row Address CA: Column Address BA: Bank Address

DON'T CARE



Figure 23. RDTR Timing



## **GDDR5 SGRAM**

## 16.5 WRITE Training (WRTR)

Write training allows the memory controller to find the <u>data-eye</u> center (symbol training) and burst frame location (frame training) for each high-speed input of the GDDR5 SGRAM. Each pin (DQ0-DQ31, DBI0-DBI3) can be individually trained during this sequence.

For Write Training the following conditions must be true:

- at least one bank is active, or an auto refresh must be in progress and bit A2 in Mode Register 5 (MR5) is set to 0 to allow training during auto refresh (to disable this special REF enabling of the WCK clock tree an ACT command must be issued, or the device must be set into power-down or self refresh mode)
- the PLL/DLL must be locked, if enabled.
- · WCK2CK training should be complete
- · Read training should be complete
- RDBI and WDBI must be enabled prior to and during Write Training if the training shall include the DBI pins. RDCRC and WRCRC must be enabled prior to and during Write Training if the training shall include the EDC pins.

The following commands are associated with Write Training:

- WRTR to write a burst of data directly into the Read FIFO;
- RDTR to read a burst of data directly out of the Read FIFO.

Neither WRTR nor RDTR access the memory core. No MRS is required to enter Write Training.

#### **Data Training During AREF**

During Auto Refresh period, Read and Write training can be performed for periodic data training. The WCK/WCK clock tree must be enabled to perform RDTR and WRTR commands. When entering Auto Refresh, the clock tree is enabled within tMRD. However, LDFF does not depend on the WCK/WCK clock tree.



## **WRITE Training (WRTR)**

A WRTR burst is initiated with a WRTR command as shown in figure WRTR. No bank or column addresses are used as the data is written to the internal READ FIFO, not the array. The length of the burst initiated with a WRTR command is eight. There is no interruption nor truncation of WRTR bursts.

A WRTR command may only be issued when a bank is open or a refresh is in progress and bit A2 in MR5 is set to 0 to allow training during refresh.

WDBI and WRCRC must be enabled to write the DBI and EDC bits, respectively, with the WRTR command. If WDBI is not set, a '1' will be written to the DBI FIFO, and a '1' will be assumed for the  $\overline{\rm DBI}$  input in the CRC calculation. In contrast to a normal WRITE, no CRC is returned by the WRTR command and the EDC pins will drive the EDC hold pattern.

In case of the RDQS mode, the EDC pin functions like with a normal READ in this mode. Please note that RDCRC must be enabled to read the calculated CRC data with the RDTR command.

An amount of WRTR commands equal to the FIFO depth is required to fully load the FIFO; any number of WRTR commands greater than the FIFO depth is allowed and shall result in a looping of the FIFO's data input. The FIFO depth to which the WRTR data is written must be a number as 6. The FIFO depth is read via the Vendor ID function.

During WRTR bursts, the first valid data-in element must be available at the input latch after the Write Latency (WL). The Write Latency is the same as for WRITE.

Upon completion of a burst, assuming no other WRTR data is expected on the bus the GDDR5 SGRAM DQ and  $\overline{DBI}$  pins will be driven according to the ODT state. Any additional input data will be ignored.

Data from any WRTR burst may be concatenated with data from a subsequent WRTR command. A continuous flow of data can be maintained. The first data element from the new burst follows the last element of a completed burst. The new WRTR command should be issued after the previous WRTR command according to the tCCDS timing.

A RDTR can be issued any time after a WRTR command as long as the internal bus turn around time tRTWTR is met. The total number of WRTR commands modulo FIFO depth must equal the total number of RDTR commands modulo FIFO depth when used in conjunction with RDTR. No READ or WRITE commands are allowed between WRTR and RDTR.



RA: Row Address CA: Column Address

DON'T CARE

**BA: Bank Address** 



Figure 24. WRITE Training Timing



# 17. OPERATIONS

## 17.1 Deselect (DES)

The DESELECT function ( $\overline{\text{CS}}$ =HIGH) prevents new commands from being executed by the GDDR5 DRAM. The GDDR5 DRAM is effectively deselected. Operations already in progress are not affected.



# 17.2 No Operation (NOP)

The NO OPERATION (NOP) command is used to instruct the selected GDDR5 DRAM to perform a NOP ( $\overline{\text{CS}}$ =LOW). This prevents unwanted commands from being registered during idle or wait states. Operations already in progress are not affected.



# 17.3 Mode Register Set

The MODE REGISTER SET command is used to load the Mode Registers of the GDDR5 SGRAM. The bank address inputs BA0-BA3 select the Mode Register, and address puts A0-A11(A12) determine the op-code to be loaded. See MODE REGISTER for a register definition. The MODE REGISTER SET command can only be issued when all banks are idle and no bursts are in progress, and a subsequent executable command cannot be issued until tMRD is met.



**Mode Register Set Timings** 



OP: Bits to be set in MR

## 17.4 BANK/ROW Activation

Before any READ or WRITE commands can be issued to a banks within the GDDR5 SGRAM, a row in that bank must be "opened". This is accomplished via the ACTIVE command, which selects both the bank and the row to be activated. BA0-BA3 select the bank, and the address inputs select the row to be activated. Once a row is open, a READ or WRITE command could be issued to that row, subject to the tRCD specification.

tRCD(min) should be divided by the clock period and rounded up to the next whole number to determine the earliest clock edge after the ACTIVE command in which a READ or WRITE command can be entered. For example, a tRCD specification of 16ns with a 800MHz clock (1.25ns period) results in 12.8 clocks rounded to 13. This is reflected in below figure, which covers any case where 12<tRCD(min)/tCK≤13. (The same is true for other AC parameters).

A subsequent ACTIVE command to another row in the same bank can only be issued after the previous active row has been "closed"(precharged). The minimum time interval between two successive ACTIVE commands on the same bank is defined by tRC.

A subsequent ACTIVE command to another bank can be issued while the first bank is being accessed, which results in a reduction of total row access overhead. The minimum time interval between two successive ACTIVE commands on different banks is defined by tRRD.

The row remains active until a PRECHARGE command (or READ or WRITE with Auto Precharge) is issued to the bank. A PRECHARGE command (or READ or WRITE with Auto Precharge) must be issued before opening a different row in the same bank.

\*Note: Any system or application incorporating random access memory products should be properly designed, tested and qualified to ensure proper use or access of such memory products. Disproportionate, excessive and/or repeated access to a particular address or addresses may result in reduction of product life.

## **Row Activation**



RA: Row Address

CA: Column Address

DON'T CARE

**BA: Bank Address** 



Figure 25. Bank Activation Command Cycle

## 17.5 Bank Restrictions (tFAW)

For eight bank GDDR5 DRAM, there should be required to limit the number of ACTIVE commands in a rolling window to ensure that the instantaneous current supplying capability of the DRAM is not exceeded. To reflect the true capability of the DRAM instantaneous current supply, the parameter tFAW (four activate window) is defined. No more than 4 banks may be activated in a rolling tFAW window. Converting to clocks is done by dividing tFAW(ns) by tCK(ns) and rounding up to next integer value. As an example of the rolling window, if (tFAW/tCK) rounds up to 10 clocks, and an active command is issued in clock N, no more than three further activate commands may be issued in clocks N+1 through N+9.



Figure 26.  $t_{RDD}$  and  $t_{FAW}$ 



## 17.6 **READ**

A READ burst is initiated with a READ command as shown in Figure READ. The bank and column addresses are provided with the READ command and auto precharge is either enabled or disabled for that access with the A8 address. If auto precharge is enabled, the row being accessed is precharged at the completion of the burst after tRAS(min) has been met or after the number of clock cycles programmed in the RAS field of MR5 (bits A6-A11), depending on the implementation choice per DRAM vendor. The length of the burst initiated with a READ command is eight and the column address is unique for this burst of eight. There is no interruption nor truncation of READ bursts.

During READ bursts, the first valid data-out element will be available after the CAS latency (CL). The CAS Latency is defined as CLmrs \* tCK + tWCK2CKPIN + tWCK2CK + tWCK2DQO, where CLmrs is the number of clock cycles programed in MRO, tWCK2CKPIN is the phase offset between WCK and CK at the pins when phase aligned at phase detector, tWCK2CK is the alignment error between WCK and CK at the GDDR5 SGRAM phase detector, and tWCK2DQO is the WCK to DQ/DBI/EDC offset as measured at the DRAM pins. The total delay is relative to the data eye initial edge averaged over one double-byte. The maximum skew within a double-byte is defined by tDQDQO.

Upon completion of a burst, assuming no other READ command has been initiated, all DQ and  $\overline{DBI}$  pins will drive a value of '1' and the ODT will be enabled at a maximum of 1 tCK later. The drive value and termination value may be different due to separately defined calibration offsets. If the ODT is disabled, the pins will drive Hi-Z.

Data from any READ burst may be concatenated with data from a subsequent READ command. A continuous flow of data can be maintained. The first data element from the new burst follows the last element of a completed burst. The new READ command should be issued after the previous READ command according to the tCCD timing. If that READ command is to another bank then an ACTIVE command must precede the READ command and tRCDRD also must be met.

A WRITE can be issued any time after a READ command as long as the bus turn around time tRTW is met. If that WRITE command is to another bank, then an ACTIVE command must precede the second WRITE command and tRCDWR also must be met. A PRECHARGE can also be issued to the GDDR5 SGRAM with the same timing restriction as the new READ command if tRAS is met. After the PRECHARGE command, a subsequent command to the same bank cannot be issued until tRP is met. The data inversion flag is driven on the  $\overline{DBI}$  pin to identify whether the data is true or inverted data. If  $\overline{DBI}$  is HIGH, the data is not inverted, and if LOW it is inverted. READ Data Inversion can be enabled (A8=0) or disabled (A8=1) using RDBI in MR1. When enabled by the RDCRC flag in MR4, EDC data is returned to the controller with a latency of (CLmrs + CRCRL) \* tCK + tWCK2CKPIN + tWCK2CK + tWCK2DQO, where CRCRL is the CRC Read latency programmed in MR4.



RA: Row Address
CA: Column Address
BA: Bank Address

DON'T CARE



Figure 27. READ Timing





Figure 28. READ Timing

### NOTE:

1) CL<sub>MRS</sub> is the CAS latency programmed in Mode Register MR0.

- 2) Timings are shown with positive t<sub>WCK2CKPIN</sub> and t<sub>WCK2CK</sub> values. See WCK-to-CK timings for t<sub>WCK2CKPIN</sub> and t<sub>WCK2CK</sub> ranges.

  3) t<sub>WCK2DQO</sub> parameter values could be negative or positive numbers, depending on PLL-on-or PLL off mode operation and design implementation. They also vary across PVT. Data training is required to determine the actual twck2DQO value for stable READ operation.
- 4) t<sub>DQDQO</sub> defines the minimum to maximum variation of t<sub>WCK2DQO</sub> within a double byte(x32 mode) or a single byte (x16 mode). 5) t<sub>DQDQO</sub> also applies for CRC data from either WRITE or READ commands with CRC enabled, the EDC hold pattern, and the data strobe in RDQS mode.



MRA = Mode Register address and opcode; BA = bank address; CA = column address  $t_{WCK2CKPIN}$ ,  $t_{WCK2CK}$  and  $t_{WCK2DQO} = 0$  ns assumed

Figure 29. RDQS Mode Timings



Figure 30. Consecutive READ to READ Timing



Figure 31. Non-Consecutive READ to READ Timing

## **17.7 WRITE**

WRITE bursts are initiated with a WRITE command as shown in Figure WRITE. The bank and column addresses are provided with the WRITE command and auto precharge is either enabled or disabled for that access with the A8 pin. If auto precharge is enabled, the row being accessed is precharged at the completion of the burst after tRAS(min) has been met or after the number of clock cycles programmed in the RAS field of MR5 (bits A6-A11), depending on the implementation choice per DRAM vendor. The length of the burst initiated with a WRITE command is eight and the column address is unique for this burst of eight. There is no interruption nor truncation of WRITE bursts.

During WRITE bursts, the first valid data-in element must be available at the input latch after the Write Latency (WL). The Write Latency is defined as WLmrs \* tCK + tWCK2CKPIN + tWCK2CK + tWCK2DQI, where WLmrs is the number of clock cycles programed in MR0, tWCK2CKPIN is the phase offset between WCK and CK at the pins when phase aligned at phase detector, tWCK2CK is the alignment error between WCK and CK at the GDDR5 SGRAM phase detector, and tWCK2DQI is the WCK to DQ/DBI offset as measured at the DRAM pins to ensure concurrent arrival at the latch. The total delay is relative to the data eye center averaged over one double-byte. The maximum skew within a double-byte is defined by tDQDQI.

The data input valid window, tDIVW, defines the time region when input data must be valid for reliable data capture at the receiver for any one worst-case channel. It accounts for jitter between data and clock at the latching point introduced in the path between the DRAM pads and the latching point. Any additional jitter introduced into the source signals (i.e. within the system before the DRAM pad) must be accounted for in the final timing budget together with the chosen PLL/DLL mode and bandwidth. tDIVW is measured at the pins. tDIVW is defined for the PLL/DLL off and on mode separately. In the case of PLL on, tDIVW must be specified for each supported bandwidth. In general tDIVW is smaller than tDIPW.

The data input pulse width, tDIPW, defines the minimum positive or negative input pulse width for any one worst-case channel required for proper propagation of an external signal to the receiver. tDIPW is measured at the pins. tDIPW is independent of the PLL/DLL mode. In general tDIPW is larger than tDIVW.

Upon completion of a burst, assuming no other WRITE data is expected on the bus the GDDR5 SGRAM DQ and DBI pins will be driven according to the ODT state. Any additional input data will be ignored. Data for any WRITE burst may not be truncated with a subsequent WRITE command.

Data from any WRITE burst may be concatenated with data from a subsequent WRITE command. A continuous flow of data can be maintained. The first data element from the new burst follows the last element of a completed burst. The new WRITE command should be issued after the previous WRITE command according to the tCCD timing. If that WRITE command is to another bank then an ACTIVE command must precede the WRITE command and tRCDWR also must be met.

A READ can be issued any time after a WRITE command as long as the internal turn around time tWTR is met. If that READ command is to another bank, then an ACTIVE command must precede the READ command and tRCDRD also must be met.

A PRECHARGE can also be issued to the GDDR5 SGRAM with the same timing restriction as the new WRITE command if tRAS is met. After the PRECHARGE command, a subsequent command to the same bank cannot be issued until tRP is met.

The data inversion flag is received on the  $\overline{DBI}$  pin to identify whether to store the true or inverted data. If  $\overline{DBI}$  is LOW, the data will be stored after inversion inside the GDDR5 SGRAM and not inverted if  $\overline{DBI}$  is HIGH. WRITE Data Inversion can be enabled (A9=0) or disabled (A9=1) using WDBI in MR1.

When enabled by the WRCRC flag in MR4, EDC data are returned to the controller with a latency of (WLmrs + CRCWL) \* tCK + tWCK2CKPIN + tWCK2CK + tWCK2DQO, where CRCWL is the CRC Write latency programmed in MR4 and tWCK2DQO is the WCK to DQ/DBI/EDC phase offset at the DRAM pins.

### WRITE(WOM/WSM/WDM)



RA: Row Address
CA: Column Address

DON'T CARE

BA: Bank Address



Figure 32. WRITE Timing





Figure 33. WRITE Timing

## NOTE:

- 1) WL<sub>MRS</sub> is the WRITE latency programmed in Mode Register MR0.
- 2) Timings are shown with positive  $t_{WCK2CKPIN}$  and  $t_{WCK2CK}$  values. See WCK-to-CK timings for  $t_{WCK2CKPIN}$  and  $t_{WCK2CK}$  ranges.
- 3) t<sub>WCK2DQI</sub> parameter values could be negative or positive numbers, depending on PLL-on-or PLL -off mode operation and design implementation. They also vary across PVT. Data training is required to determine the actual t<sub>WCK2DQI</sub> value for stable WRITE operation.
- 4) t<sub>DQDQI</sub> defines the minimum to maximum variation of t<sub>WCK2DQI</sub> within a double byte(x32 mode) or a single byte (x16 mode).
- 5) Cf. Data Read timings for CRC return timing from WRITE commands with CRC enabled.





Figure 34. WRITE with Double Byte Mask



Figure 35. WRITE with Single Byte Mask



Figure 36. Consecutive WRITE to WRITE Timing



Figure 37. Non-Consecutive WRITE to WRITE Timing

## **GDDR5 SGRAM**

## 17.8 WRITE Data Mask on Address Pins (DM)

The traditional method of using a DM pin for WRITE data mask must be abandoned for a new method. Due to the high data rate of GDDR5 SGRAMs, errors are expected on the interface and are not recoverable when they occur on the traditional

DM pin. In GDDR5 the DM is sent to the DRAM over the address bus during the NOPs between the WRITE command and the next command. The DM is used to mask the corresponding data according to the following table.

## [Table 16] DM State

| Function      | DM Value | DQ    |
|---------------|----------|-------|
| Write Enable  | 0        | Valid |
| Write Inhibit | 1        | X     |

Three WRITE commands are required for proper DM support:

WOM: WRITE Without Mask

1 cycle command which is equivalent to a WRITE command for non-GDDR5 where the address pins only carry the WRITE address;

WDM: WRITE-With-Doublebyte-Mask

2 cycle command where the 1st cycle carries address information and the 2nd cycle carries data mask information (2 byte granularity);

WSM: WRITE-With-Singlebyte-Mask

3 cycle command where the 1st cycle carries address information, the 2nd and 3rd cycle carry data mask information





Figure 38. WOM : WRITE without Mask



Figure 39. WDM: WRITE with Double Byte Mask



Figure 40. WSM: WRITE with Single Byte Mask



# **GDDR5 SGRAM**

[Table 17] WDM Mapping for mirrored and non-mirrored x32 Mode

|         | Byte and Burst Position Masked during WDM |             |         |                        |       |  |  |  |  |  |
|---------|-------------------------------------------|-------------|---------|------------------------|-------|--|--|--|--|--|
| Address | Address CK                                | rising edge | Address | Address CK rising edge |       |  |  |  |  |  |
| Address | Byte                                      | Burst       | Address | Byte                   | Burst |  |  |  |  |  |
| A10     | DQ[15:0]                                  | 0           | A0      | DQ[15:0]               | 4     |  |  |  |  |  |
| A9      | DQ[15:0]                                  | 1           | A1      | DQ[15:0]               | 5     |  |  |  |  |  |
| BA0     | DQ[15:0]                                  | 2           | A2      | DQ[15:0]               | 6     |  |  |  |  |  |
| BA3     | DQ[15:0]                                  | 3           | A3      | DQ[15:0]               | 7     |  |  |  |  |  |
| BA2     | DQ[31:16]                                 | 0           | A4      | DQ[31:16]              | 4     |  |  |  |  |  |
| BA1     | DQ[31:16]                                 | 1           | A5      | DQ[31:16]              | 5     |  |  |  |  |  |
| A11     | DQ[31:16]                                 | 2           | A6      | DQ[31:16]              | 6     |  |  |  |  |  |
| A8      | DQ[31:16]                                 | 3           | A7      | DQ[31:16]              | 7     |  |  |  |  |  |

## [Table 18] WDM Mapping for non-mirrored x16 Mode

|         | Byte and Burst Position Masked during WDM |             |         |                        |       |  |  |  |  |  |
|---------|-------------------------------------------|-------------|---------|------------------------|-------|--|--|--|--|--|
| Address | Address CK                                | rising edge | Address | Address CK rising edge |       |  |  |  |  |  |
| Address | Byte                                      | Burst       | Address | Byte                   | Burst |  |  |  |  |  |
| A10     | DQ[7:0]                                   | 0           | A0      | DQ[7:0]                | 4     |  |  |  |  |  |
| A9      | DQ[7:0]                                   | 1           | A1      | DQ[7:0]                | 5     |  |  |  |  |  |
| BA0     | DQ[7:0]                                   | 2           | A2      | DQ[7:0]                | 6     |  |  |  |  |  |
| BA3     | DQ[7:0]                                   | 3           | A3      | DQ[7:0]                | 7     |  |  |  |  |  |
| BA2     | DQ[23:16]                                 | 0           | A4      | DQ[23:16]              | 4     |  |  |  |  |  |
| BA1     | DQ[23:16]                                 | 1           | A5      | DQ[23:16]              | 5     |  |  |  |  |  |
| A11     | DQ[23:16]                                 | 2           | A6      | DQ[23:16]              | 6     |  |  |  |  |  |
| A8      | DQ[23:16]                                 | 3           | A7      | DQ[23:16]              | 7     |  |  |  |  |  |

## [Table 19] WDM Mapping for mirrored x16 Mode

| Byte and Burst Position Masked during WDM |            |             |         |            |             |  |  |  |  |
|-------------------------------------------|------------|-------------|---------|------------|-------------|--|--|--|--|
| A alalus = =                              | Address CK | rising edge | Adduses | Address CK | rising edge |  |  |  |  |
| Address                                   | Byte       | Burst       | Address | Byte       | Burst       |  |  |  |  |
| A10                                       | DQ[15:8]   | 0           | A0      | DQ[15:8]   | 4           |  |  |  |  |
| A9                                        | DQ[15:8]   | 1           | A1      | DQ[15:8]   | 5           |  |  |  |  |
| BA0                                       | DQ[15:8]   | 2           | A2      | DQ[15:8]   | 6           |  |  |  |  |
| BA3                                       | DQ[15:8]   | 3           | A3      | DQ[15:8]   | 7           |  |  |  |  |
| BA2                                       | DQ[31:24]  | 0           | A4      | DQ[31:24]  | 4           |  |  |  |  |
| BA1                                       | DQ[31:24]  | 1           | A5      | DQ[31:24]  | 5           |  |  |  |  |
| A11                                       | DQ[31:24]  | 2           | A6      | DQ[31:24]  | 6           |  |  |  |  |
| A8                                        | DQ[31:24]  | 3           | A7      | DQ[31:24]  | 7           |  |  |  |  |



# **GDDR5 SGRAM**

## [Table 20] WSM Mapping for mirrored and non-mirrored x32 Mode

|         | Byte and Burst Position Masked during WSM |                                                      |    |                            |       |     |           |                            |    |           |       |  |
|---------|-------------------------------------------|------------------------------------------------------|----|----------------------------|-------|-----|-----------|----------------------------|----|-----------|-------|--|
| Address |                                           | ddress CK 1st rising edge Address CK 1st rising edge |    | Address CK 2nd rising edge |       |     | Address   | Address CK 2nd rising edge |    |           |       |  |
|         | Byte                                      | Burst                                                |    | Byte                       | Burst |     | Byte      | Burst                      |    | Byte      | Burst |  |
| A10     | DQ[7:0]                                   | 0                                                    | A0 | DQ[7:0]                    | 4     | A10 | DQ[15:8]  | 0                          | A0 | DQ[15:8]  | 4     |  |
| A9      | DQ[7:0]                                   | 1                                                    | A1 | DQ[7:0]                    | 5     | A9  | DQ[15:8]  | 1                          | A1 | DQ[15:8]  | 5     |  |
| BA0     | DQ[7:0]                                   | 2                                                    | A2 | DQ[7:0]                    | 6     | BA0 | DQ[15:8]  | 2                          | A2 | DQ[15:8]  | 6     |  |
| BA3     | DQ[7:0]                                   | 3                                                    | A3 | DQ[7:0]                    | 7     | BA3 | DQ[15:8]  | 3                          | A3 | DQ[15:8]  | 7     |  |
| BA2     | DQ[23:16]                                 | 0                                                    | A4 | DQ[23:16]                  | 4     | BA2 | DQ[31:24] | 0                          | A4 | DQ[31:24] | 4     |  |
| BA1     | DQ[23:16]                                 | 1                                                    | A5 | DQ[23:16]                  | 5     | BA1 | DQ[31:24] | 1                          | A5 | DQ[31:24] | 5     |  |
| A11     | DQ[23:16]                                 | 2                                                    | A6 | DQ[23:16]                  | 6     | A11 | DQ[31:24] | 2                          | A6 | DQ[31:24] | 6     |  |
| A8      | DQ[23:16]                                 | 3                                                    | A7 | DQ[23:16]                  | 7     | A8  | DQ[31:24] | 3                          | A7 | DQ[31:24] | 7     |  |

## [Table 21] WSM Mapping for non-mirrored x16 Mode

|         | Byte and Burst Position Masked during WSM |                                       |    |                            |       |     |      |         |  |                                 |       |            |  |
|---------|-------------------------------------------|---------------------------------------|----|----------------------------|-------|-----|------|---------|--|---------------------------------|-------|------------|--|
| Address |                                           | Address CK 1st<br>rising edge Address |    | Address CK 1st rising edge |       | ~ . |      | Address |  | Address CK 2nd ris-<br>ing edge |       | Address Ch |  |
|         | Byte                                      | Burst                                 |    | Byte                       | Burst |     | Byte | Burst   |  | Byte                            | Burst |            |  |
| A10     | DQ[7:0]                                   | 0                                     | A0 | DQ[7:0]                    | 4     |     | -    |         |  | -                               |       |            |  |
| A9      | DQ[7:0]                                   | 1                                     | A1 | DQ[7:0]                    | 5     |     | -    |         |  | -                               |       |            |  |
| BA0     | DQ[7:0]                                   | 2                                     | A2 | DQ[7:0]                    | 6     |     | -    |         |  | -                               |       |            |  |
| BA3     | DQ[7:0]                                   | 3                                     | A3 | DQ[7:0]                    | 7     |     | -    |         |  | -                               |       |            |  |
| BA2     | DQ[23:16]                                 | 0                                     | A4 | DQ[23:16]                  | 4     |     | -    |         |  | -                               |       |            |  |
| BA1     | DQ[23:16]                                 | 1                                     | A5 | DQ[23:16]                  | 5     |     | -    |         |  | -                               |       |            |  |
| A11     | DQ[23:16]                                 | 2                                     | A6 | DQ[23:16]                  | 6     |     | -    |         |  | -                               |       |            |  |
| A8      | DQ[23:16]                                 | 3                                     | A7 | DQ[23:16]                  | 7     |     | -    |         |  | -                               |       |            |  |

## [Table 22] WSM Mapping for mirrored x16 Mode

|         | Byte and Burst Position Masked during WSM |       |         |                            |       |         |           |                                 |    |                |       |  |
|---------|-------------------------------------------|-------|---------|----------------------------|-------|---------|-----------|---------------------------------|----|----------------|-------|--|
| Address | Address<br>rising                         |       | Address | Address CK 1st rising edge |       | Address |           | Address CK 2nd ris-<br>ing edge |    | Address CK edg | -     |  |
|         | Byte                                      | Burst |         | Byte                       | Burst |         | Byte      | Burst                           |    | Byte           | Burst |  |
|         | -                                         |       |         | -                          |       | A10     | DQ[15:8]  | 0                               | A0 | DQ[15:8]       | 4     |  |
|         | -                                         |       |         | -                          |       | A9      | DQ[15:8]  | 1                               | A1 | DQ[15:8]       | 5     |  |
|         | ı                                         |       |         | -                          |       | BA0     | DQ[15:8]  | 2                               | A2 | DQ[15:8]       | 6     |  |
|         | -                                         |       |         | -                          |       | BA3     | DQ[15:8]  | 3                               | A3 | DQ[15:8]       | 7     |  |
|         | -                                         |       |         | -                          |       | BA2     | DQ[31:24] | 0                               | A4 | DQ[31:24]      | 4     |  |
|         | -                                         |       |         | -                          |       | BA1     | DQ[31:24] | 1                               | A5 | DQ[31:24]      | 5     |  |
|         | -                                         |       |         | -                          |       | A11     | DQ[31:24] | 2                               | A6 | DQ[31:24]      | 6     |  |
|         | -                                         |       |         | -                          |       | A8      | DQ[31:24] | 3                               | A7 | DQ[31:24]      | 7     |  |





## **WSM**

| Com | mand |     | Address B | urst Position |    |         |         |         | Data Burs | st Position |         |         |         |
|-----|------|-----|-----------|---------------|----|---------|---------|---------|-----------|-------------|---------|---------|---------|
| 0   | 1    | 2   | 3         | 4             | 5  | 0       | 1       | 2       | 3         | 4           | 5       | 6       | 7       |
|     |      | A10 |           |               |    | [7:0]   |         |         |           |             |         |         |         |
|     |      | A9  |           |               |    |         | [7:0]   |         |           |             |         |         |         |
|     |      | BA0 |           |               |    |         |         | [7:0]   |           |             |         |         |         |
|     |      | BA3 |           |               |    |         |         |         | [7:0]     |             |         |         |         |
|     |      | BA2 |           |               |    | [23:16] |         |         |           |             |         |         |         |
|     |      | BA1 |           |               |    |         | [23:16] |         |           |             |         |         |         |
|     |      | A11 |           |               |    |         |         | [23:16] |           |             |         |         |         |
|     |      | A8  |           |               |    |         |         |         | [23:16]   |             |         |         |         |
|     |      |     | A0        |               |    |         |         |         |           | [7:0]       |         |         |         |
|     |      |     | A1        |               |    |         |         |         |           |             | [7:0]   |         |         |
|     |      |     | A2        |               |    |         |         |         |           |             |         | [7:0]   |         |
| BA3 | A3   |     | А3        |               |    |         |         |         |           |             |         |         | [7:0]   |
| BA2 | A4   |     | A4        |               |    |         |         |         |           | [23:16]     |         |         |         |
| BA1 | A5   |     | A5        |               |    |         |         |         |           |             | [23:16] |         |         |
| A11 | A6   |     | A6        |               |    |         |         |         |           |             |         | [23:16] |         |
| BA0 | A2   |     | A7        |               |    |         |         |         |           |             |         |         | [23:16] |
| A10 | A0   |     |           | A10           |    | [15:8]  |         |         |           |             |         |         |         |
| A9  | A1   |     |           | A9            |    |         | [15:8]  |         |           |             |         |         |         |
| A8  | A7   |     |           | BA0           |    |         |         | [15:8]  |           |             |         |         |         |
|     |      |     |           | BA3           |    |         |         |         | [15:8]    |             |         |         |         |
|     |      |     |           | BA2           |    | [31:24] |         |         |           |             |         |         |         |
|     |      |     |           | BA1           |    |         | [31:24] |         |           |             |         |         |         |
|     |      |     |           | A11           |    |         |         | [31:24] |           |             |         |         |         |
|     |      |     |           | A8            |    |         |         |         | [31:24]   |             |         |         |         |
|     |      |     |           |               | A0 |         |         |         |           | [15:8]      |         |         |         |
|     |      |     |           |               | A1 |         |         |         |           |             | [15:8]  |         |         |
|     |      |     |           |               | A2 |         |         |         |           |             |         | [15:8]  |         |
|     |      |     |           |               | А3 |         |         |         |           |             |         |         | [15:8]  |
|     |      |     |           |               | A4 |         |         |         |           | [31:24]     |         |         |         |
|     |      |     |           |               | A5 |         |         | 1       |           |             | [31:24] |         |         |
|     |      |     |           |               | A6 |         |         | 1       |           |             |         | [31:24] |         |
|     |      |     |           |               | A7 |         |         | 1       |           |             |         |         | [31:24] |
| CA  | CA   | DM  | DM        | DM            | DM | DQ      | DQ      | DQ      | DQ        | DQ          | DQ      | DQ      | DQ      |

Figure 41. GDDR5 DM to DQ Mapping



# 17.9 Precharge (PRE)

The PRECHARGE command is used to deactivate the open row in a particular bank or the open row in all banks. The bank(s) will be available for a subsequent row access a specified time (tRP) after the PRECHARGE command is issued.

Input address, A8 determines whether one or all banks are to be precharged. In case where only one bank is to be precharged, inputs BA0-BA3 select the bank. Otherwise BA0-BA3 are treated as "Don't Care".

Once a bank has been precharged, it is in the idle state and must be activated prior to any READ or WRITE command being issued. A PRECHARGE command will be treated as a NOP if there is no open row in that bank, or if the previously open row is already in the process of precharging.

# 17.10 AUTO Precharge

Auto Precharge is a feature which performs the same individual bank precharge function as described below, but without requiring an explicit command. This is accomplished by using A8 (A8=HIGH), to enable Auto Precharge in conjunction with a specific READ or WRITE command. A precharge of the bank/row that is addressed with the READ or WRITE command is automatically performed upon completion of the read or write burst. Auto Precharge is non persistent in that it is either enabled or disabled for each individual READ or WRITE command.

Auto Precharge ensures that a precharge is initiated at the earliest valid stage within a burst. The user must not issue another command to the same bank until the precharging time (tRP) is completed. This is determined as if an explicit PRECHARGE command was issued at the earliest possible time.

#### **PRECHARGE**



RA: Row Address

CA: Column Address

DON'T CARE

BA: Bank Address



Figure 42. Active - Precharge Timings



Figure 43. t<sub>PPD</sub>



## 17.11 Power Down (PDN)

GDDR5 DRAM require  $\overline{\text{CKE}}$  to be active at all times that an access is in progress: from the issuing of a READ or WRITE command until completion of the burst. For READs, a burst completion is defined when the read postamble is satisfied; For WRITEs, a burst completion is defined when the write postamble is satisfied.

Power down mode is entered when  $\overline{\text{CKE}}$  is registered HIGH. If power down occurs when all banks are idle, this mode is referred to as precharge power-down; if power down occurs when there is a row active in any banks, this mode is referred to as active power-down. Entering power down mode deactivates the input and output buffers, excluding CK,  $\overline{\text{CK}}$ , WCK,  $\overline{\text{WCK}}$ , EDC pins, RESET, and  $\overline{\text{CKE}}$ . While in power down,  $\overline{\text{CKE}}$  HIGH and a stable clock signal must be maintained at the inputs of GDDR5 DRAM while all other input signals are "Don't Care."

For maximum power savings, the user has the option of disabling the PLL/DLL prior to entering POWER-DOWN. In that case, on exiting POWER-DOWN, WCK2CK training is required to set the internal synchronizers which will include the enabling of the PLL/DLL, PLL/DLL reset, and tLK clock cycles must occur before any READ or WRITE command can be issued

# CKE CMD AREF DON'T CARE

**Power Down** 

\* AREF with CKE HIGH is SELF REFRESH

While in power-down,  $\overline{\text{CKE}}$  HIGH and stable CK and WCK signals must be maintained at the device inputs. The EDC pins continuously drive the EDC hold pattern; if the controller does not require CDR, users may program the EDC hold pattern to '1111' prior to entering power-down mode. POWER-DOWN duration is limited by the refresh requirements of the device.

The POWER-DOWN state is synchronously exited when  $\overline{\text{CKE}}$  is registered LOW (in conjunction with a NOP or DESELECT command). A valid executable command may be applied tXPN cycles later. The min. power-down duration is specified by tPD.



Figure 44. Power-Down Entry and Exit

## 17.12 AUTO Refresh (AREF)

The REFRESH command is used during normal operation of the GDDR5 SGRAM. The command is non persistent, so it must be issued each time a refresh is required. A minimum time  $t_{\rm RFC}$  is required between two REFRESH commands. The same rule applies to any access command after the refresh operation. All banks must be precharged prior to the REFRESH command.

The refresh addressing is generated by the internal refresh controller. This makes the address bits "Don't Care" during a REFRESH command. The GDDR5 SGRAM requires REFRESH cycles at an average periodic interval of  $t_{REFI}(max)$ . To allow for improved efficiency in scheduling and switching between tasks, some flexibility in the absolute refresh interval is provided. A maximum of eight REFRESH commands can be posted to the GDDR5 SGRAM, and the maximum absolute interval between any REFRESH command and the next REFRESH command is  $9^*t_{REFI}$ .

During REFRESH, and when bit A2 in MR5 is set to 0, WRTR, RDTR, and LDFF commands are allowed at time  $t_{REFTR}$  after the REFRESH command, which enable (incremental) data training to occur in parallel with the internal refresh operation and thus without loss of performance on the interface. See READ Training and WRITE Training for details.

As impedance updates from the auto-calibration engine may occur with any REFRESH command, it is safe to only issue NOP commands during  $t_{\rm KO}$  period to prevent false command, address or data latching resulting from impedance updates.

#### **AUTO REFRESH**



RA: Row Address CA: Column Address

DON'T CARE

BA: Bank Address



Figure 45. Auto Refresh



## 17.13 Self-Refresh

Self-Refresh can be used to retain data in the GDDR5 SGRAM, even if the rest of the system is powered down. When in the Self-Refresh mode, the GDDR5 SGRAM retains data without external clocking. The SELF REFRESH ENTRY command is initiated like a REFRESH command except that  $\overline{\text{CKE}}$  is pulled HIGH. SELF REFRESH ENTRY is only allowed when all banks are precharged with  $t_{RP}$  satisfied, and when the last data element or CRC data element from a preceding READ or WRITE command have been pushed out( $t_{RDSRE}$  or  $t_{WRSRE}$ ). NOP commands are required until  $t_{CKSRE}$  is met after the entering Self-Refresh. The PLL/DLL is automatically disabled upon entering Self-Refresh and is automatically enabled and reset upon exiting Self-Refresh. If the GDDR5 SGRAM enters Self-Refresh with the PLL/DLL disabled, it will exit Self-Refresh with the PLL/DLL disabled.

Once the SELF REFRESH ENTRY command is registered,  $\overline{\text{CKE}}$  must be held HIGH to keep the device in Self-Refresh mode. When the device has entered the Self-Refresh mode, all external control signals, except  $\overline{\text{CKE}}$  and  $\overline{\text{RESET}}$  are "Don't care". For proper Self-Refresh operation, all power supply and reference pins (VDD, VDDQ, VSS, VSSQ, VREFC, VREFD) must be at valid levels. The GDDR5 SGRAM initiates a minimum of one internal refresh within  $t_{\text{CKE}}$  period once it enters Self-Refresh mode. The address, command, data and WCK pins are in ODT state, and the EDC pins drive a HIGH.

The clock is internally disabled during Self-Refresh operation to save power. The minimum time that the GDDR5 SGRAM must remain in Self-Refresh mode is  $t_{\text{CKE}}$ . The user may change the external clock frequency or halt the external CK and WCK clocks  $t_{\text{CKSRE}}$  after Self-Refresh entry is registered. However, the clocks must be restarted and stable  $t_{\text{CKSRX}}$  before the device can exit Self-Refresh operation.

The procedure for exiting Self-Refresh requires a sequence of events. First, the CK and WCK clocks must be stable prior to  $\overline{\text{CKE}}$  going back LOW.WCK clocks could be on or off at self refresh exit depending on the preferred method for resetting the WCK by two divider in WCK2CK training which is required upon self refresh exit. For frequency supported by each method, the vendor datasheet should be consulted. A delay of at least  $t_{XS}$  must be satisfied before a valid command can be issued to the device to allow for completion of any internal refresh in progress.

During self-Refresh the on-die termination (ODT) and driver will not be auto-calibrated. Therefore, it is recommended that the ODT and driver be recalibrated by the controller upon exiting Self-Refresh. Alternatively, if changes in voltage and temperature are tracked or known to be bounded then the vendor provided Voltage and Temperature Variation tables may be consulted to determine if recalibration is necessary.

Upon exit from Self-Refresh, the GDDR5 SGRAM can be put back into Self-Refresh mode after waiting at least  $t_{\rm XS}$  period and issuing one extra REFRESH command.

#### Self-Refresh



RA: Row Address CA: Column Address

DON'T CARE

BA: Bank Address



## A. SRE and SRX with only WCK clock stop



## B. SRX with WCK clock stop and phase Seach





## C. SRX without WCK clock stop



Figure 46. Self Refresh Entry and Exit

## [Table 23] Pin States During Self Refresh

| Pin                | State                           |
|--------------------|---------------------------------|
| EDC                | High                            |
| DQ/ <del>DBI</del> | ODT                             |
| ADR/CMD            | ODT                             |
| CKE                | ODT (Driven High by Controller) |
| WCK/WCK            | ODT                             |

## 17.14 Data Bus Inversion (DBI)

The GDDR5 SGRAM Data Bus Inversion (DBIdc) reduces the DC power consumption on data pins, as the number of DQ lines driving a low level can be limited to 4 within a byte. DBIdc is evaluated per byte.

There is one  $\overline{DBI}$  pin per byte:  $\overline{DBI0}$  is associated with DQ0-DQ7, DB11 with DQ8-DQ15,  $\overline{DBI2}$  with DQ16-DQ23 and  $\overline{DBI3}$  with DQ24-DQ31. The  $\overline{DBI}$  pins are bidirectional active Low double data rate (DDR) signals. For Writes, they are sampled by the GDDR5 SGRAM along with the DQ of the same byte. For Reads, they are driven by the GDDR5 SGRAM along with the DQ of the same byte.

Once enabled by the corresponding RDBI Mode Register bit, the GDDR5 SGRAM inverts read data and sets  $\overline{DBI}$  Low, when the number of '0' data bits within a byte is greater than 4; otherwise the GDDR5 SGRAM does not invert the read data and sets  $\overline{DBI}$  High.

Once enabled by the corresponding WDBI Mode Register bit, the GDDR5 SGRAM inverts write data received on the DQ inputs in case  $\overline{DBI}$  was sampled Low, or leaves the data non-inverted in case  $\overline{DBI}$  was sampled High



Figure 47. Example of Data Bus Inversion Logic for READs



Figure 48. Example of Data Bus Inversion Logic for WRITEs



The flow diagram in the following figure illustrates the DBIdc operation. In any case, the transmitter (the controller for WRITEs, the GDDR5 SGRAM for READs) decides whether to invert or not invert the data conveyed on the DQs. The receiver (the GDDR5 SGRAM for WRITEs, the controller for READs) has to perform the reverse operation based on the level on the DBI pin.

## 17.14.1 DBI Flow Diagram



Figure 49. DBI Flow Diagram

## 17.15 DATA Preamble

DQ preamble is an optional feature for GDDR5 SGRAMs that is used for READ data. DQ preamble conditions the DQs for better signal integrity on the initial data of a burst. Once enabled by bit 5 in MR7, the DQ preamble will precede all READ bursts, including non-consecutive READ bursts with a minimum gap of 1 tCK as shown in below Figure. When enabled, the DQ preamble pattern applies to all DQ and DBI pins in a byte, and the same pattern is used for all bytes as shown in DQ preable table. DQ preamble is enabled or disabled for all bytes. The EDC pin in each byte is not included in the DQ preamble. If ODT is enabled, the ODT is disabled 1 tCK before the start of the preamble pattern as shown in Figure 50.



Figure 50. DATA Preamble

## [Table 24] DQ Preamble pattern

| Byte0 | Byte1 | Byte2 | Byte3 |   | Id | le |   |   | Preamble |   |   | Burst |   |   |   |   |   |   |   |
|-------|-------|-------|-------|---|----|----|---|---|----------|---|---|-------|---|---|---|---|---|---|---|
| DQ7   | DQ15  | DQ23  | DQ31  | 1 | 1  | 1  | 1 | 0 | 1        | 0 | 1 | Х     | Х | Х | Х | Х | Х | Х | Х |
| DQ6   | DQ14  | DQ22  | DQ30  | 1 | 1  | 1  | 1 | 1 | 0        | 1 | 0 | Х     | Х | Х | Х | Х | Х | Х | Х |
| DQ5   | DQ13  | DQ21  | DQ29  | 1 | 1  | 1  | 1 | 0 | 1        | 0 | 1 | Х     | X | Х | X | X | Х | Х | Х |
| DQ4   | DQ12  | DQ20  | DQ28  | 1 | 1  | 1  | 1 | 1 | 0        | 1 | 0 | Х     | Х | Х | Х | Х | Х | Х | Х |
| DQ3   | DQ11  | DQ19  | DQ27  | 1 | 1  | 1  | 1 | 0 | 1        | 0 | 1 | Х     | Х | Х | Х | Х | Х | Х | Χ |
| DQ2   | DQ10  | DQ18  | DQ26  | 1 | 1  | 1  | 1 | 1 | 0        | 1 | 0 | Х     | X | Х | X | X | Х | Х | Х |
| DQ1   | DQ9   | DQ17  | DQ25  | 1 | 1  | 1  | 1 | 0 | 1        | 0 | 1 | Х     | X | Х | X | X | Х | Х | Х |
| DQ0   | DQ8   | DQ16  | DQ24  | 1 | 1  | 1  | 1 | 1 | 0        | 1 | 0 | Х     | Х | Х | Х | Х | Х | Х | Χ |
| DBI0  | DBI1  | DBI2  | DBI3  | 1 | 1  | 1  | 1 | 0 | 1        | 0 | 1 | Х     | X | Х | X | X | Х | Х | Х |
|       |       | Max   | s'0 x | 0 | 0  | 0  | 0 | 5 | 4        | 5 | 4 | 4     | 4 | 4 | 4 | 4 | 4 | 4 | 4 |

NOTE:

1) The number of Max's in the burst is 4 only if RDBI is enabled. Max 0°Æs is on a per byte basis and does not include the EDC pin.

2) x = Valid Data



## 17.16 Error Detection Code (EDC)

GDDR5 incorporates a unidirectional EDC algorithm for error detection on the DQ bus. The GDDR5 device generates the cyclic redundancy check, CRC data, for both READ and WRITE. The serial CRC data is then sent on the EDC pin in a per byte basis with 4 EDC pins per GDDR5 devices for the x32 and 2 EDC pins for the x16. Each EDC pin is used for an 8 bit CRC on 72 bits, this includes the 8 DQ pins and the data bit inversion pin, DBI pin.

The CRC polynomial used by the GDDR5 is an ATM-8 HEC,  $X^8+X^2+X+1$ . The following table shows the error types that are detectable and the detection rate. The starting seed value is set in hardware at "zero" in every READ and WRITE command.

### [Table 25] Error Correction Details

| Error Type        | Detection Rate |
|-------------------|----------------|
| Random Single Bit | 100%           |
| Random Double Bit | 100%           |
| Random Odd Count  | 100%           |
| Burst <= 8        | 100%           |

The bit ordering calculation for the CRC error detection is optimized for errors in the time burst direction. The following figure shows the bit orientation on a byte lane basis.





The EDC latency is based on the CAS latency for READ data and the WRITE latency for WRITE data. The following table shows the timing parameters associated with the EDC scheme.

Mode Register 4 is used to determine the functionality of the EDC pin. Register bits A9 and A10 control the GDDR5 SGRAM's CRC calculation independently for READ and WRITE. With CRC being off, the calculated CRC pattern will be replaced by the EDC hold pattern defined in Mode Register 4 bits A0..A3.

The EDC hold pattern is considered a background pattern transmitted on the EDC pins. The register shall be initialized to all 1's upon power-up. With MR4 register bit A11(EDC13 Inv) is set High, EDC1 and EDC3 will transmit the inverted EDC hold pattern. The output timing is the same as a read burst. Other pattern like the CRC bursts calculated from write or read bursts will replace the EDC hold pattern for the duration of that burst.

When RDQS mode is enabled, CRC pattern is replaced by RDQS pattern with 4UI(1010) pre-ambles. With MR4 register bit A11(EDC13 Inv) is set High in RDQS mode, RDQS pattern is inverted on EDC1 and EDC3 pin.



**GDDR5 SGRAM** 

The values of the EDC write latency is loaded into register 3 bits A4..A6. The values of EDC read latency is loaded into register 2 bits A7..A8.

## [Table 26] EDC Timing

| Description       | Parameter | Value    | Units |
|-------------------|-----------|----------|-------|
| EDC Read Latency  | tEDCRL    | CL+CRCRL | tCK   |
| EDC Write Latency | tEDCWL    | WL+CRCWL | tCK   |



Figure 51. EDC Timing



Figure 52. EDC WRITE Timing





Figure 55. RDQS+EDC13 Invert Mode

## 17.17 Cyclic Redundancy Code Generator

Below is an example implementation of a 72 bit parallel CRC calculation based on the given polynomial: X^8+X^2+X^1+1. The indices of reg D correspond to the positions

```
CRC[0] = D[69] ^ D[68] ^ D[67] ^ D[66] ^ D[64] ^ D[63] ^ D[60] ^ D[56] ^
          D[54] ^ D[53] ^ D[52] ^ D[50] ^ D[49] ^ D[48] ^ D[45] ^ D[43] ^
          D[40] ^ D[39] ^ D[35] ^ D[34] ^ D[31] ^ D[30] ^ D[28] ^ D[23] ^
          D[21] ^ D[19] ^ D[18] ^ D[16] ^ D[14] ^ D[12] ^ D[ 8] ^ D[ 7] ^
          D[ 6] ^ D[ 0];
CRC[1] = D[70] ^ D[66] ^ D[65] ^ D[63] ^ D[61] ^ D[60] ^ D[57] ^ D[56] ^
          D[55] ^ D[52] ^ D[51] ^ D[48] ^ D[46] ^ D[45] ^ D[44] ^ D[43] ^
          D[41] ^ D[39] ^ D[36] ^ D[34] ^ D[32] ^ D[30] ^ D[29] ^ D[28] ^
          D[24] ^ D[23] ^ D[22] ^ D[21] ^ D[20] ^ D[18] ^ D[17] ^ D[16] ^
          D[15] ^ D[14] ^ D[13] ^ D[12] ^ D[ 9] ^ D[ 6] ^ D[ 1] ^ D[ 0];
CRC[2] = D[71] ^ D[69] ^ D[68] ^ D[63] ^ D[62] ^ D[61] ^ D[60] ^ D[58] ^
          D[57] ^ D[54] ^ D[50] ^ D[48] ^ D[47] ^ D[46] ^ D[44] ^ D[43] ^
          D[42] ^ D[39] ^ D[37] ^ D[34] ^ D[33] ^ D[29] ^ D[28] ^ D[25] ^
          D[24] ^ D[22] ^ D[17] ^ D[15] ^ D[13] ^ D[12] ^ D[10] ^ D[ 8] ^
          D[ 6] ^ D[ 2] ^ D[ 1] ^ D[ 0];
CRC[3] = D[70] ^ D[69] ^ D[64] ^ D[63] ^ D[62] ^ D[61] ^ D[59] ^ D[58] ^
          D[55] ^ D[51] ^ D[49] ^ D[48] ^ D[47] ^ D[45] ^ D[44] ^ D[43] ^
          D[40] ^ D[38] ^ D[35] ^ D[34] ^ D[30] ^ D[29] ^ D[26] ^ D[25] ^
          D[23] ^ D[18] ^ D[16] ^ D[14] ^ D[13] ^ D[11] ^ D[ 9] ^ D[ 7] ^
          D[ 3] ^ D[ 2] ^ D[ 1];
CRC[4] = D[71] ^ D[70] ^ D[65] ^ D[64] ^ D[63] ^ D[62] ^ D[60] ^ D[59] ^
          D[56] ^ D[52] ^ D[50] ^ D[49] ^ D[48] ^ D[46] ^ D[45] ^ D[44] ^
          D[41] ^ D[39] ^ D[36] ^ D[35] ^ D[31] ^ D[30] ^ D[27] ^ D[26] ^
          D[24] ^ D[19] ^ D[17] ^ D[15] ^ D[14] ^ D[12] ^ D[10] ^ D[ 8] ^
          D[ 4] ^ D[ 3] ^ D[ 2];
CRC[5] = D[71] ^ D[66] ^ D[65] ^ D[64] ^ D[63] ^ D[61] ^ D[60] ^ D[57] ^
          D[53] ^ D[51] ^ D[50] ^ D[49] ^ D[47] ^ D[46] ^ D[45] ^ D[42] ^
          D[40] ^ D[37] ^ D[36] ^ D[32] ^ D[31] ^ D[28] ^ D[27] ^ D[25] ^
          D[20] ^ D[18] ^ D[16] ^ D[15] ^ D[13] ^ D[11] ^ D[ 9] ^ D[ 5] ^
          D[ 4] ^ D[ 3];
CRC[6] = D[67] ^ D[66] ^ D[65] ^ D[64] ^ D[62] ^ D[61] ^ D[58] ^ D[54] ^
          D[52] ^ D[51] ^ D[50] ^ D[48] ^ D[47] ^ D[46] ^ D[43] ^ D[41] ^
          D[38] ^ D[37] ^ D[33] ^ D[32] ^ D[29] ^ D[28] ^ D[26] ^ D[21] ^
          D[19] ^ D[17] ^ D[16] ^ D[14] ^ D[12] ^ D[10] ^ D[ 6] ^ D[ 5] ^
          D[ 4];
CRC[7] = D[68] ^ D[67] ^ D[66] ^ D[65] ^ D[63] ^ D[62] ^ D[59] ^ D[55] ^
          D[53] ^ D[52] ^ D[51] ^ D[49] ^ D[48] ^ D[47] ^ D[44] ^ D[42] ^
          D[39] ^ D[38] ^ D[34] ^ D[33] ^ D[30] ^ D[29] ^ D[27] ^ D[22] ^
          D[20] ^ D[18] ^ D[17] ^ D[15] ^ D[13] ^ D[11] ^ D[ 7] ^ D[ 6] ^
          D[ 5];
```

The initial value of D[0:71] is "0" on every READ and WRITE. The CRC[0:7] is the output burst pattern on the EDC pin. The burst order is from CRC[0] to CRC[7].



## 17.18 CLOCK FREQUENCY CHANGE SEQUENCE

- Step 1) Wait until all commands have finished, all banks are idle.
- Step 2) Send NOP or DESELECT (must meet setup/hold relative to clock while clock is changing) to GDDR5 SGRAM for the entire sequence unless stated to do otherwise. The user must take care of refresh requirements.
- Step 3) If the new desired clock frequency is below the min frequency supported by PLL/DLL on mode, turn the PLL/DLL off via an MRS command.
- Step 4) Change the clock frequency and wait until clock is stabilized.
- Step 5) If new clock frequency is within the PLL/DLL on range and the PLL/DLL on state is desired, enable the PLL/DLL via an MRS Command if it is not already enabled.
- Step 6) Perform address training if required.
- $Step \ 7) \ Perform \ WCK2CK \ training. \ As \ defined \ in \ the \ WCK2CK \ training \ process, \ if \ the \ PLL/DLL \ is \ enabled,$

then complete steps 7a and 7b:

- 7a) Reset the PLL/DLL by writing to the MRS register.
- 7b) Wait tLK clock cycles before issuing any commands to the GDDR5 SGRAM.
- Step 8) Exit WCK2CK training.
- Step 9) Perform READ and WRITE training, if required.
- Step 10) GDDR5 SGRAM is ready for normal operation after any necessary interface training.

## 17.19 DYNAMIC VOLTAGE SWITCHING (DVS)

GDDR5 SGRAM's allow the supply voltage to be changed during the course of normal operation using the GDDR5 Dynamic Voltage Switching (DVS) feature. By using DVS the GDDR5 SGRAM's power consumption can be reduced whenever only a fraction of the maximum available bandwidth is required by the current work load.

DVS requires the GDDR5 SGRAM to be properly placed into self refresh before the voltage is changed from the existing stable voltage, V<sub>original</sub> to the new desired voltage V<sub>new</sub>. The DVS procedure may also require changes to the VDD Range mode register using MR7 bits A8 and A9, depending on whether the feature is supported. The DRAM vendor's datasheet shall be consulted regarding the supported supply voltages for DVS, and any dependencies of AC timing parameters on the selected supply voltage. Clock frequency changes can also take place before or after entering self refresh mode using the standard Clock Frequency Change procedure. A clock frequency change in conjunction with DVS is required if tCK is less than tCKmin supported by V<sub>new</sub>. In this case normal device operation including self refresh exit is not guaranteed without a frequency change. Changing the frequency while in self refresh is the most safe procedure.

Once self refresh is entered, tCKSRE must be met before the supply voltage is allowed to transition from  $V_{original}$  to  $V_{new}$ . After VDD and VDDQ are stable at  $V_{new}$ , tVS must be met to allow for internal voltages in the GDDR5 SGRAM to stabilize before self refresh mode may be exited. During the voltage transition the voltage must not go below  $V_{min}$  of the lower voltage of either  $V_{original}$  or  $V_{new}$  in order to prevent false chip reset.  $V_{min}$  is the minimum voltage allowed by VDD or VDDQ in the DC operating conditions table. VREF shall continue to track VDDQ.

#### DVS Procedure

- Step 1) Complete all operations and precharge all banks.
- Step 2) Issue an MRS command to set VDD Range to proper values for V<sub>new</sub>. This step is only required when the VDD Range mode register field is supported by the GDDR5 SGRAM. The DRAM vendor's datasheet should be consulted to verify if the feature is supported.
- Step 3) Enter self refresh mode. Self refresh entry procedure must be met.
- Step 4) Wait required time tCKSRE before changing voltage to V<sub>new</sub>
- Step 5) Change VDD and VDDQ to V<sub>new</sub>.
- Step 6) Wait required time tVS for voltage stabilization.
- Step 7) Exit self refresh. The self refresh exit procedure must be met.
- Step 8) Issue MRS commands to adjust mode register settings as desired (e.g. latencies, PLL/DLL on/off, CRC on/off, RDQS mode on/off).
- Step 9) Perform any interface training as required.
- Step 10) Continue normal operation.



# 17.20 DVS Sequence





# 17.21 Pseudo-Open Drain (POD) On Chip Driver

128Mx32 GDDR5 driver and termination scheme.





### 17.22 ZQ Auto Calibration



ZQ auto calibration makes pull-up impedance, pull-down impedance and ODT impedance accurate with respect to external ZQ resistance. GDDR5 DRAM has 120ohm ZQ resistance and the internal reference voltage where calibration is made is the half of VDDQ. The offset is applied to the final code which is generated from ZQ auto calibration logic.



### 17.23 On Die Termination

GDDR5 SGRAM supports multiple termination modes for its high speed input signals. When the termination is enabled for a receiver, an impedance defined for that termination mode is applied between that input receiver and the VDDQ supply rail. This is commonly referred to as VDDQ termination. Registers have been defined to control the termination modes.

Address/Command Termination determines the termination impedance value for the command and address signals.

#### [Table 27] Address/Command Termination Impedance

| A5@MR1 | A4@MR1 | ADDR/CMD Termination                                               |
|--------|--------|--------------------------------------------------------------------|
| 0      | 0      | Impedance selected by the state of CKE on the rising edge of RESET |
| 0      | 1      | ZQ/2                                                               |
| 1      | 0      | ZQ                                                                 |
| 1      | 1      | disabled                                                           |

 $DQ/\overline{DBI}$  Termination determines the termination impedance for the DQ and  $\overline{DBI}$  signals

#### [Table 28] DQ/DBI Termination Impedance

| A3@MR1 | A2@MR1 | DQ/DBI Termination |  |  |  |  |  |  |
|--------|--------|--------------------|--|--|--|--|--|--|
| 0      | 0      | disabled           |  |  |  |  |  |  |
| 0      | 1      | ZQ/2               |  |  |  |  |  |  |
| 1      | 0      | ZQ                 |  |  |  |  |  |  |
| 1      | 1      | Reserved           |  |  |  |  |  |  |

WCK/ $\overline{\text{WCK}}$  Termination determines the termination impedance for the WCK and  $\overline{\text{WCK}}$  signals.

#### [Table 29] WCK/WCK Termination Mode

| A9@MR3 | A8@MR3 | WCK/WCK Termination |
|--------|--------|---------------------|
| 0      | 0      | disabled            |
| 0      | 1      | ZQ/2                |
| 1      | 0      | ZQ                  |
| 1      | 1      | Reserved            |



#### K4G80325FC

## datasheet

The following table has all the high speed GDDR5 SGRAM signals which include on die termination to VDDQ and whether their termination can be disabled by MRS.

[Table 30] Signals Affected by Termination Control Registers

| Cianal       | ADD/CMD | Termination | DQ/DBI To | ermination | WCK/WCK Termination |            |  |
|--------------|---------|-------------|-----------|------------|---------------------|------------|--|
| Signal       | x32     | x16 (MF=0)  | x32       | x16 (MF=0) | x32                 | x16 (MF=0) |  |
| RAS          | Yes     | Yes         | No        | No         | No                  | No         |  |
| CAS          | Yes     | Yes         | No        | No         | No                  | No         |  |
| WE           | Yes     | Yes         | No        | No         | No                  | No         |  |
| CS           | Yes     | Yes         | No        | No         | No                  | No         |  |
| CKE          | Yes     | Yes         | No        | No         | No                  | No         |  |
| BA3/A3       | Yes     | Yes         | No        | No         | No                  | No         |  |
| BA2/A4       | Yes     | Yes         | No        | No         | No                  | No         |  |
| BA1/A5       | Yes     | Yes         | No        | No         | No                  | No         |  |
| BA0/A2       | Yes     | Yes         | No        | No         | No                  | No         |  |
| A12/A13      | Yes     | Yes         | No        | No         | No                  | No         |  |
| A11/A6       | Yes     | Yes         | No        | No         | No                  | No         |  |
| A10/A0       | Yes     | Yes         | No        | No         | No                  | No         |  |
| A9/A1        | Yes     | Yes         | No        | No         | No                  | No         |  |
| A8/A7        | Yes     | Yes         | No        | No         | No                  | No         |  |
| ABI          | Yes     | Yes         | No        | No         | No                  | No         |  |
| DQ[7:0]      | No      | No          | Yes       | Yes        | No                  | No         |  |
| DQ[15:8]     | No      | Disabled    | Yes       | Disabled   | No                  | Disabled   |  |
| DQ[23:16]    | No      | No          | Yes       | Yes        | No                  | No         |  |
| DQ[31:24]    | No      | Disabled    | Yes       | Disabled   | No                  | Disabled   |  |
| DBI0         | No      | No          | Yes       | Yes        | No                  | No         |  |
| DBI1         | No      | Disabled    | Yes       | Disabled   | No                  | Disabled   |  |
| DBI2         | No      | No          | Yes       | Yes        | No                  | No         |  |
| DBI3         | No      | Disabled    | Yes       | Disabled   | No                  | Disabled   |  |
| WCK01, WCK01 | No      | No          | No        | No         | Yes                 | Yes        |  |
| WCK23, WCK23 | No      | No          | No        | No         | Yes                 | Yes        |  |



### 17.23.1 On-Die Termination On/Off Timing

In GDDR5 SGRAM, on-die termination is required to be controlled when READ command is issued in order to turn off the termination and turn on the onchip driver. In READ mode the on-die termination for DQ pins are disabled CL+tWCK2CKPIN+tWCK2CK+ tWCK2DQO-1clock after the READ command and stays off for a duration of BL/4+1.5 clocks. The on-die termination is turned off one clock cycle before DQ is driven and turn on half of clock cycle after DQ is off. There is no bus snoop in GDDR5 unlike GDDR4 since dual load configuration is not allowed in GDDR5.



Figure 56. Data Termination Disable Timing

#### NOTE

1) tWCK2CKPIN+tWCK2CK+tWCK2DQO and tWCK2CKPIN+tWCK2CK+tWCK2DQI are asynchronous due to internal WCK clock tree and buffers.



### 17.24 Boundary Scan Function



Figure 57. Boundary Scan Block Diagram

The GDDR5 SGRAM incorporates a modified boundary scan test mode. This mode does not operate in accordance with IEEE Standard 1149.-1990. To save the current GDDR5 SGRAM's ball-out, this mode will scan the parallel data input and output the scanned data on EDC0 located at C-2 controlled by an add-on pin, SEN which is located at J-10 of the 170 ball package. Scan mode is entered directly after power-up while the device is in reset state. This ensures that no unwanted access commands are being executed prior to scan mode. For normal device operation, i.e. after scan mode operation, it is required that device reinitialization occurs through device power-down and then power-up.

It is possible to operate the GDDR5 SGRAM without using the boundary scan feature. SEN should be tied Low to prevent the device from entering the boundary scan mode. The other pins which are used for scan mode ( $\overline{RESET}$ , MF, EDC0 and  $\overline{CS}$ ) will be operating as normal when SEN is deasserted. In boundary scan mode, mirror function is ignored.



#### [Table 31] Boundary Scan Exit Order

| Bit | BALL | NAME    | Bit | BALL | NAME   | Bit | Ball | NAME | Bit | BALL | NAME   | Bit | Ball | NAME |
|-----|------|---------|-----|------|--------|-----|------|------|-----|------|--------|-----|------|------|
| 1   | D-5  | WCK01   | 13  | J-3  | CKE    | 25  | T-2  | DQ27 | 37  | M-11 | DQ22   | 49  | E-13 | DQ13 |
| 2   | D-4  | WCK01   | 14  | K-4  | A8/A7  | 26  | T-4  | DQ26 | 38  | M-13 | DQ23   | 50  | E-11 | DQ12 |
| 3   | D-2  | DBI0    | 15  | K-5  | A11/A6 | 27  | V-2  | DQ25 | 39  | L-12 | WE     | 51  | D-13 | DBI1 |
| 4   | E-4  | DQ4     | 16  | L-3  | CAS    | 28  | V-4  | DQ24 | 40  | K-10 | BA1/A5 | 52  | C-13 | EDC1 |
| 5   | E-2  | DQ5     | 17  | M-2  | DQ31   | 29  | V-11 | DQ16 | 41  | K-11 | BA2/A4 | 53  | B-13 | DQ11 |
| 6   | F-4  | DQ6     | 18  | M-4  | DQ30   | 30  | V-13 | DQ17 | 42  | J13  | ZQ     | 54  | B-11 | DQ10 |
| 7   | F-2  | DQ7     | 19  | N-2  | DQ29   | 31  | T-11 | DQ18 | 43  | J12  | CK     | 55  | A-13 | DQ9  |
| 8   | G-3  | RAS     | 20  | N-4  | DQ28   | 32  | T-13 | DQ19 | 44  | J11  | CK     | 56  | A-11 | DQ8  |
| 9   | H-5  | A9/A1   | 21  | P-2  | DBI3   | 33  | R-13 | EDC2 | 45  | H-11 | BA0/A2 | 57  | A-4  | DQ0  |
| 10  | H-4  | A10/A0  | 22  | P-4  | WCK23  | 34  | P-13 | DBI2 | 46  | H-10 | BA3/A3 | 58  | A-2  | DQ1  |
| 11  | J-5  | A12/A13 | 23  | P-5  | WCK23  | 35  | N-11 | DQ20 | 47  | F-13 | DQ15   | 59  | B-4  | DQ2  |
| 12  | J-4  | ABI     | 24  | R-2  | EDC3   | 36  | N-13 | DQ21 | 48  | F-11 | DQ14   | 60  | B-2  | DQ3  |

#### [Table 32] Scan pin description

| Package<br>Ball | Symbol | Normal<br>Function | Туре   | Description                                                                                                                                                                                                                                                                        |
|-----------------|--------|--------------------|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| J-2             | SSH    | RESET              | Input  | Scan Shift: capture the data input from the pad at logic LOW and shift the data on the chain at logic HIGH.                                                                                                                                                                        |
| G-12            | SCK    | CS                 | Input  | Scan Clock. Not a true clock, could be a single pulse or series of pulses. All scan inputs will be referenced to the rising edge of the scan clock.                                                                                                                                |
| C-2             | SOUT   | EDC0               | Output | Scan Output.                                                                                                                                                                                                                                                                       |
| J-10            | SEN    | RFU                | Input  | Scan Enable: logic HIGH enables scan mode. Scan mode is disabled at logic LOW. Must be tied to GND when not in use.                                                                                                                                                                |
| J-1             | SOE    | MF                 | Input  | Scan Output Enable: enables (registered LOW) and disables (registered HIGH) SOUT data. This pin will be tied to VDD or GND through a resistor (typically 1KOhm) for normal operation. Tester needs to overdrive this pin to guarantee the required input logic level in scan mode. |

#### NOTE:

#### [Table 33] Electrical Input Characteristics in Scan mode

| Parameter/condition          | Symbol | Min      | Max | Units | NOTE    |
|------------------------------|--------|----------|-----|-------|---------|
| Input High (Logic 1) Voltage | VIH    | VDDQ-0.3 | -   | V     | 1, 2, 3 |
| Input Low (Logic 0) Voltage  | VIL    | -        | 0.3 | V     | 1, 2, 3 |

#### NOTE:

- The parameter applies only when SEN is asserted.
   All voltages referenced to GND.
   VREF must be applied and stable within the valid range.



<sup>1)</sup> When the device is in scan mode, mirror function is disabled and none of the pins are remapped.

<sup>1)</sup> When SEN is asserted, no commands are to be executed by the GDDR5 SGRAM. This applies to both user commands and manufacturing commands which may exist while RESET is deasserted.

<sup>2)</sup> All scan functionality is valid only after the appropriate power-up and initialization sequence.

<sup>3)</sup> In scan mode, all ODT will be disabled. It is not necessary for the termination to be calibrated.

#### 17.24.1 Boundary Scan Exit Order

Normal Package (Top View)



Figure 58. GDDR5 Boundary Scan Exit Order (MF=0)

## **GDDR5 SGRAM**

#### [Table 34] Scan AC Electrical Characteristics

| Parameter/Condition                           | Symbol           | Min | Max | Units | NOTE |
|-----------------------------------------------|------------------|-----|-----|-------|------|
| Clock                                         |                  |     |     |       |      |
| Clock cycle time                              | t <sub>SCK</sub> | 40  | -   | ns    | 1    |
| Scan Command Time                             | _                |     |     |       |      |
| Scan enable setup time                        | t <sub>SES</sub> | 20  | -   | ns    | 1    |
| Scan enable Hold time                         | t <sub>SEH</sub> | 20  | -   | ns    | 1    |
| Scan command setup time for SSH, SOE and SOUT | t <sub>scs</sub> | 14  | -   | ns    | 1    |
| Scan command hold time for SSH, SOE and SOUT  | t <sub>SCH</sub> | 14  | -   | ns    | 1    |
| Scan Capture Time                             |                  |     |     |       |      |
| Scan capture setup Time                       | t <sub>SDS</sub> | 10  | -   | ns    | 1    |
| Scan capture hold Time                        | t <sub>SDH</sub> | 10  | -   | ns    | 1    |
| Scan Shift Time                               |                  |     |     |       |      |
| Scan clock to valid scan output               | t <sub>SAC</sub> | -   | 6   | ns    | 1    |
| Scan clock to scan output hold                | t <sub>soн</sub> | 1.5 | -   | ns    | 1    |

#### NOTE:

<sup>1)</sup> The parameter applies only when SEN is asserted.



Figure 59. 1 Scan Capture Timing

Pins under test

Power-up VDD stable

RESET at power up



Figure 61. Scan Initialization Sequence

**Boundary Scan Mode** 

tSDS tSDH

Valid



bit1

Don't care

## **GDDR5 SGRAM**

### 17.25 LOW FREQUENCY MODES

GDDR5 SGRAM's have been designed to operate over a wide range of frequencies. GDDR5 must support a contiguous frequency range from tCK=20ns (200Mbps) to the maximum rated speed of the device.

Features such as PLL/DLL off mode, RDQS mode, Termination control bits, temperature sensor and the low power mode MR bits, such as MR5 bits A0-A3 and MR7 bit A3, have been developed for low power or frequency operation. Many of the low power features are optional therefore DRAM vendor datasheets should be consulted for features supported and frequency ranges supported for each feature.

A suggested frequency vs. features table is shown in Table for reference only.

#### [Table 35] Example of Frequency Modes

|              | Rai     | Range   |          | RD data clock | IO training                                     | Towningtion | Low power bit | Low From bit  |  |
|--------------|---------|---------|----------|---------------|-------------------------------------------------|-------------|---------------|---------------|--|
|              | Min     | Max     | PLL mode | RD data clock | IO training                                     | Termination | Low power bit | Low Freq. bit |  |
| High Freq.   | 2Gbps   | 5Gbps   | PLL off  | CDR           | Full training                                   | Full        | off           | off           |  |
| Medium Freq. | 0.7Gbps | 2Gbps   | PLL off  | RDQS          | Full training                                   | Full/Half   | off/on        | off/on        |  |
| Low Freq.    | 200Mbps | 0.7Gbps | PLL off  | RDQS          | No training<br>(Static offset btw.<br>DQ & WCK) | Half/off    | on            | on            |  |



### **17.26 RDQS MODE**

For device operation at lower clock frequencies the GDDR5 SGRAM may be set into RDQS mode in which a READ DATA STROBE (RDQS) in the style of GDDR4 will be sent on the EDC pins along with the READ data. The controller will use the RDQS to latch the READ data.

RDQS mode is entered by setting the RDQS Mode bit A5 in Mode Register 3 (MR3). When the bit is set, the GDDR5 SGRAM will asynchronously terminate any EDC hold pattern and drive a logic HIGH after tMRD at the latest. All features controlled by MR4 are ignored by RDQS mode.

READ commands are executed as in normal mode regarding command to data out delay and programmed READ latencies. A fixed clock-like pattern as shown in Figure 78 is driven on EDC pins in phase (edge aligned) with the DQ. Prior to the first valid data element, this fixed clock-like pattern or READ preamble is driven for 2 tWCK.

No CRC is calculated in RDQS mode, neither for READs nor for WRITEs. The CRC engine is effectively disabled, and the corresponding WRCRC and RDCRC Mode Register bits are ignored. The PLL/DLL may be on or off with RDQS mode, depending on system considerations and the PLL/DLL's minimum clock frequency.

There is no equivalent WDQS mode; WRITE commands to the GDDR5 SGRAM are not affected by RDQS mode.

RDQS mode is exited by resetting the RDQS Mode bit. In this case the GDDR5 SGRAM will asynchronously start driving the EDC hold pattern after tMRD.

The WCK2CK training should be performed prior to entering RDQS mode. No WCK2CK training can be done when the RDQS mode is active.



Figure 62. RDQS Mode Timings

#### NOTE:

- 1) MRA = Mode Register address and opcode; BA = bank address; CA = column address
- 2) WCK and CK are shown aligned (tWCK2CKPIN=0, tWCK2CK=0) for illustration purposes. WCK2CK training determines the needed offset between WCK and CK.
- 3) Before the READ command, an ACTIVE (ACT) command is required to be issued to the GDDR5 SGRAM and tRCDRD must be met.
- 4) tWCK2DQO = 0 is shown for illustration purposes.

As an optional feature of RDQS mode, EDC1 and EDC3 can be treated as pseudo-differential to EDC0 and EDC2 respectively, by setting the EDC13Inv field, bit A11 in MR4, as shown in Table If the feature is not supported, then EDC13Inv is ignored.

#### [Table 36] EDC pin behavior in RDQS mode including optional pseudo-differential RDQS

| MRS Set   |                 |              | READ                        | /RDTR         | NOP<br>(except RD/RDTR/PDN/SRF) | POWER DOWN<br>/SELF REFRESH |  |
|-----------|-----------------|--------------|-----------------------------|---------------|---------------------------------|-----------------------------|--|
| RDQS Mode | WCK2CK Training | EDC13 Invert | EDC02 Output   EDC13 Output |               | EDC0123 Output                  | EDC0123 Output              |  |
| On        | Off             | Off          | RDQS                        | RDQS          | 1111                            | High                        |  |
| JII       | <b>3</b> 11     | On           | RDQS                        | Inverted RDQS | 1111                            | High                        |  |



### 18. OPERATING CONDITIONS

### 18.1 Absolute Maximum Ratings

#### [Table 37] Absolute Maximum Ratings

| Parameter                              | Symbol                             | Value                          | Unit |
|----------------------------------------|------------------------------------|--------------------------------|------|
| Voltage on any pin relative to Vss     | V <sub>IN</sub> , V <sub>OUT</sub> | -0.5 ~ V <sub>DDQ</sub> + 0.5V | V    |
| Voltage on VDD supply relative to Vss  | $V_{DD}$                           | -0.5 ~ 2.0V                    | V    |
| Voltage on VDDQ supply relative to Vss | $V_{DDQ}$                          | -0.5 ~ 2.0V                    | V    |
| Storage temperature                    | TSTG                               | -55 ~ +150                     | °C   |
| Short Circuit Output Current           | IOS                                | 50mA                           | mA   |

(VDD=1.5V, TA= 25°C)

#### [Table 38] Capacitance

| Parameter                                     | Symbol | Min  | Max  | Unit |
|-----------------------------------------------|--------|------|------|------|
| Delta Input/Output Capacitance: DQs, DBI, EDC | DCio   | -0.1 | +0.1 | pF   |
| Delta Input Capacitance: Command and Address  | DCi1   | -0.1 | +0.1 | pF   |
| Delta Input Capacitance: CK, CK               | DCi2   | -0.1 | +0.1 | pF   |
| Delta Input Capacitance: WCK, WCK             | DCi4   | -0.1 | +0.1 | pF   |
| Input/Output Capacitance: DQs, DBI, EDC       | CiO    | 1.1  | 1.7  | pF   |
| Input Capacitance: Command and Address        | Ci1    | 1.0  | 1.4  | pF   |
| Input Capacitance: CK, CK                     | Ci2    | 1.0  | 1.4  | pF   |
| Input Capacitance: CKE                        | Сіз    | 1.0  | 1.4  | pF   |
| Input/Output Capacitance: WCK, WCK            | Ci4    | 0.9  | 1.3  | pF   |

#### [Table 39] Thermal Characteristics

| Parameter | Description                            | Value | Units | NOTE    |
|-----------|----------------------------------------|-------|-------|---------|
| Theta_JA  | Thermal resistance junction to ambient | 28.9  | °C/W  | 1,2,3,5 |
| Tj_MAX    | Maximum operating junction temperature | 91.2  | °C    | 4       |
| Tc_MAX    | Maximum operating case temperature     | 85    | °C    | 4       |
| Theta_JC  | Thermal resistance junction to case    | 4.7   | °C/W  | 1,6     |
| Theta_JB  | Thermal resistance junction to board   | 13.1  | °C/W  | 1,2,6   |

#### NOTE

- 1) Measurement procedures for each parameter must follow standard procedures defined in the current JEDEC JESD-51 standard.
- 2) Theta\_JA and Theta\_JB must be measured with the high effective thermal conductivity test board defined in JESD51-7
- 3) Airflow information must be documented for Theta\_JA.
- 4) TJ\_MAX and TC\_MAX are documented for normal operation in this table. These are not intended to reflect reliability limits.
- 5) Theta\_JA should only be used for comparing the thermal performance of single packages and not for system related junction temperature prediction.
- 6) Theta\_JB and Theta\_JC are derived through a package thermal simulation.
  7) Values are guaranteed by design but not tested in production



<sup>1)</sup> Stresses greater than those listed "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only, and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum conditions for extended periods may affect reliability.

<sup>1)</sup> DCi = Ci - (min(Ci) + max(Ci))/2

### 18.2 AC & DC Characteristics

Recommended operating conditions (Temp condition:  $0^{\circ}C \leq Tc \leq 85^{\circ}C$ )

#### [Table 40] DC Operating Conditions

|                                                                                    |           |             | POD15 |             |             | POD135 |             |      |       |
|------------------------------------------------------------------------------------|-----------|-------------|-------|-------------|-------------|--------|-------------|------|-------|
| Parameter                                                                          | Symbol    | Min         | Тур   | Max         | Min         | Тур    | Max         | Unit | NOTE  |
| Device Supply voltage                                                              | VDD       | 1.455       | 1.5   | 1.545       | 1.3095      | 1.35   | 1.3905      | V    | 1     |
| Output Supply voltage                                                              | VDDQ      | 1.455       | 1.5   | 1.545       | 1.3095      | 1.35   | 1.3905      | V    | 1     |
| Reference Voltage for DQ and DBI pins                                              | VREFD     | 0.69*VDDQ   |       | 0.71*VDDQ   | 0.69*VDDQ   |        | 0.71*VDDQ   | ٧    | 2,3   |
| Reference Voltage for DQ and DBI pins                                              | VREFD2    | 0.49*VDDQ   |       | 0.51*VDDQ   | 0.49*VDDQ   |        | 0.51*VDDQ   | ٧    | 2,3,4 |
| External Reference Voltage for address and command                                 | VREFC     | 0.69*VDDQ   |       | 0.71*VDDQ   | 0.69*VDDQ   |        | 0.71*VDDQ   | ٧    | 5     |
| DC Input Logic HIGH Voltage for address and command                                | VIHA(DC)  | VREFC+0.15  |       |             | VREFC+0.135 |        |             | ٧    |       |
| DC Input Logic Low Voltage for address and command                                 | VILA(DC)  |             |       | VREFC-0.15  |             |        | VREFC-0.135 | ٧    |       |
| DC Input Logic HIGH Voltage for DQ and DBI pins with VREFD                         | VIHD(DC)  | VREFD+0.10  |       |             | VREFD+0.09  |        |             | ٧    |       |
| DC Input Logic Low Voltage for DQ and DBI pins with VREFD                          | VILD(DC)  |             |       | VREFD-0.10  |             |        | VREFD-0.09  | ٧    |       |
| DC Input Logic HIGH Voltage for DQ and DBI pins with VREFD2                        | VIHD2(DC) | VREFD2+0.30 |       |             | VREFD2+0.27 |        |             | ٧    |       |
| DC Input Logic Low Voltage for DQ and DBI pins with VREFD2                         | VILD2(DC) |             |       | VREFD2-0.30 |             |        | VREFD2-0.27 | ٧    |       |
| Input Logic HIGH Voltage for RESET, SEN, MF                                        | VIHR      | VDDQ-0.50   |       |             | VDDQ-0.50   |        |             | ٧    |       |
| Input Logic Low Voltage for RESET, SEN, MF                                         | VILR      |             |       | 0.30        |             |        | 0.30        | ٧    |       |
| Input Logic HIGH Voltage for EDC1/2(X16 mode detect)                               | VIHX      | VDDQ-0.3    |       |             | VDDQ-0.3    |        |             |      | 8     |
| Input Logic Low Voltage for EDC1/2(X16 mode detect)                                | VILX      |             |       | 0.3         |             |        | 0.3         | ٧    | 8     |
| Input Leakage Current Any Input 0V ≤ Vin ≤ VDDQ (All other pins not under test=0V) | IL        | -5          |       | 5           |             |        |             | uA   |       |
| Output Leakage Current (DQs are disabled; $0V \le Vout \le VDDQ$ )                 | loz       | -5          |       | 5           |             |        |             | uA   |       |
| Output Logic Low voltage                                                           | VOL(DC)   |             |       | 0.62        |             | -      | 0.56        | V    |       |

#### NOTE

- 1) GDDR5 SGRAMs are designed to tolerate PCB designs with separate VDD and VDDQ power regulators.
  2) AC noise in the system is estimated at 50mV pk-pk for the purpose of DRAM design.
  3) Source of Reference Voltage and control of Reference Voltage for DQ and DBI pins is determined by VREFD, Half VREFD, Auto, VREFD, VREFD MERGE and VREFD Offsets mode registers.
- 4) VREFD Offsets are not supported with VREFD2.
- 5) External VREFC is to be provided by the controller as there is no other alternative supply.
- 6) DQ/DBI input slew rate must be greater than or equal to 3V/ns for POD15 and 2.7V/ns for POD135. The slew rate is measured between VREFD crossing and VIHD(AC) or VILD2(AC) or VILD2(AC) or VILD2(AC).

  7) ADR/CMD input slew rate must be greater than or equal to 3V/ns. The slew rate is measured between VREFD crossing and VIHD2(AC).

- 8) VIHX and VILX define the voltage levels for the receiver that detects x32 or x16 mode with RESET going High.



#### NOTE:

1) Outputs measured into equivalent load of 1.5pF at a driver impedance of 40 ohm (pull-down) and 60ohm (pull-up).



## **GDDR5 SGRAM**

Recommended operating conditions (Temp condition:  $0^{\circ}C \leq Tc \leq 85^{\circ}C$ ) [Table 41] AC Operating Conditions

| Dovementor                                                                    | Cumbal    | POD15       |     |             |             | POD135 | 5           | l lmi4 | NOTE |
|-------------------------------------------------------------------------------|-----------|-------------|-----|-------------|-------------|--------|-------------|--------|------|
| Parameter                                                                     | Symbol    | Min         | Тур | Max         | Min         | Тур    | Max         | Unit   | NOTE |
| AC Input Logic HIGH Voltage for address and command                           | VIHA(AC)  | VREFC+0.20  |     |             | VREFC+0.18  |        |             | >      |      |
| AC Input Logic Low Voltage for address and command                            | VILA(AC)  |             |     | VREFC-0.20  |             |        | VREFC-0.18  | >      |      |
| AC Input Logic HIGH Voltage for DQ and DBI pins with VREFD                    | VIHD(AC)  | VREFD+0.15  |     |             | VREFD+0.135 |        |             | ٧      |      |
| AC Input Logic LOW Voltage for DQ and $\overline{\mbox{DBI}}$ pins with VREFD | VILD(AC)  |             |     | VREFD-0.15  |             |        | VREFD-0.135 | ٧      |      |
| AC Input Logic HIGH Voltage for DQ and DBI pins with VREFD2                   | VIHD2(AC) | VREFD2+0.40 |     |             | VREFD2+0.36 |        |             | ٧      |      |
| AC Input Logic LOW Voltage for DQ and DBI pins with VREFD2                    | VILD2(AC) |             |     | VREFD2-0.40 |             |        | VREFD2-0.38 | ٧      |      |



Figure 63. Voltage Waveform



#### NOTE:

1) Outputs measured into equivalent load of 1.5pF at a driver impedance of 40 ohm (pull-down) and 60ohm (pull-up).



### **GDDR5 SGRAM**

Recommended operating conditions ( $0^{\circ}C \le Tc \le 85^{\circ}C$ )

#### [Table 42] Clock Input Operating Conditions

| Demonstrat Constitution                                                                                 | Oh . I     | РО         | D15        | POI         | 0135        | 1114 | NOTE     |
|---------------------------------------------------------------------------------------------------------|------------|------------|------------|-------------|-------------|------|----------|
| Parameter/ Condition                                                                                    | Symbol     | Min        | Max        | Min         | Max         | Unit | NOTE     |
| Clock Input Mid-Point Voltage; CK and CK                                                                | VMP(DC)    | VREFC-0.10 | VREFC+0.10 | VREFC-0.10  | VREFC+0.10  | >    | 1, 6     |
| Clock Input Differential Voltage; CK and CK                                                             | VIDCK(DC)  | 0.22       |            | 0.198       |             | ٧    | 4. 6     |
| Clock Input Differential Voltage; CK and CK                                                             | VIDCK(AC)  | 0.40       |            | 0.36        |             | V    | 2,4,6    |
| Clock Input Differential Voltage; WCK and WCK                                                           | VIDWCK(DC) | 0.20       |            | 0.18        |             | V    | 5,7      |
| Clock Input Differential Voltage; WCK and WCK                                                           | VIDWCK(AC) | 0.30       |            | 0.27        |             |      | 2,5,7    |
| Clock Input Voltage Level; CL and $\overline{\text{CK}}$ , WCK and $\overline{\text{WCK}}$ single ended | VIN        | -0.30      | VDDQ+0.30  | -0.30       | VDDQ+0.30   |      |          |
| CK/CK Single ended slew rate                                                                            | CKslew     | 3          |            | 2.7         |             | V/ns | 9        |
| WCK/WCK Single ended slew rate                                                                          | WCKSlew    | 3          |            | 2.7         |             | V/ns | 10       |
| Clock Input Crossing point Voltage;CK and CK                                                            | VIXCK(AC)  | VREFC-0.12 | VREFC+0.12 | VREFC-0.108 | VREFC+0.108 | V    | 2,3,6    |
| Clock Input Crossing point Voltage;WCK and WCK                                                          | VIXWCK(AC) | VREFD-0.10 | VREFD+0.10 | VREFD-0.09  | VREFD+0.09  | V    | 2,3,7,8  |
| Allowed time before ringback of CK/WCK below VIDCK/WCK(AC)                                              | tDVAC      |            |            |             |             | ps   | 11,12,13 |

#### NOTE:

- 1) This provides a minimum of 0.9V to a maximum of 1.2V, and is nominally 70% of VDDQ with POD15. If POD135, this provides a minimum of 0.845V to a maximum of 1.045V, and is nominally 70% of VDDQ. DRAM timings relative to CK cannot be guaranteed if these limits are exceeded.
- 2) For AC operations, all DC clock requirements must be satisfied as well.
- 3) The value of VIXCK and VIXWCK is expected to equal 70% VDDQ for the transmitting device and must track variations in the DC level of the same. In case VREFD=0.5xVDDQ, either {VREFD-0.10 ≤ VIXWCK(AC) ≤ VREFD+0.10} or (0.7xVDDQ-0.10 ≤ VIXWCK(AC) ≤ 0.7xVDDQ+0.10} is allowed. In case VREFC=0.5xVDDQ, either {VREFC-0.12 ≤ VIXCK(AC) ≤ VREFC+0.12} or (0.7xVDDQ-0.12 ≤ VIXCK(AC) ≤ 0.7xVDDQ+0.12} is allowed.
- 4) VIDCK is the magnitude of the difference between the input level in CK and the input level on  $\overline{\text{CK}}$ . The input reference level for signals other than CK and  $\overline{\text{CK}}$  is VREFC.
- 5) VIDWCK is the magnitude of the difference between the input level in WCK and the input level on WCK. The input reference level for signals other than WCK and WCK is either VREFD, VREFD2 or the internal VREFD.
- 6) The CK and  $\overline{\text{CK}}$  input reference level (for timing referenced to CK and  $\overline{\text{CK}}$ ) is the point at which CK and  $\overline{\text{CK}}$  cross. Please refer to the applicable timings in the AC timings table (Table 32).
- 7) The WCK and WCK input reference level (for timing referenced to WCK and WCK) is the point at which WCK and WCK cross. Please refer to the applicable timings in the AC Timings table
- 8) VREFD is either VREFD, VREFD2 or the internal VREFD.
- 9) The slew rate is measured between VREFC crossing and VIXCK(AC).
- 10) The slew rate is measured between VREFD crossing and VIXWCK(AC).
- 11) Figure 64 illustrates the exact relationship between (CK/ $\overline{\text{CK}}$ ) or (WCK/ $\overline{\text{WCK}}$ ) and VID(AC), VID(DC) and tDVAC
- 12) Ringback below VID(DC) is not allowed.
- 13) tDVAC is not measured in and of itself as a compliance specification, but is relied upon in measurement of clock operating conditions and clock related parameters.



Figure 64. Clock Waveform



 $(0^{\circ}C \leq Tc \leq 85^{\circ}C)$ 

#### [Table 43] IDD Specification and Test Conditions @VDD&VDDQ=1.5V+ 0.045V for 7/8Gbps

|                                             |        | - 10 ""                                                                                                                                                                                                                                                                                                                                                              | x32 mode |      |
|---------------------------------------------|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|------|
| Parameter                                   | Symbol | Test Condition                                                                                                                                                                                                                                                                                                                                                       | HC25     | Unit |
| One Bank Activate Pre-<br>charge Current    | IDD0   | tCK = tCK(min); tWCK = tWCK(min); tRC = tRC(min); CKE = LOW; DQ, DBI are HIGH; random bank and row addresses (4 address inputs set LOW) with ACT command                                                                                                                                                                                                             | 310      | mA   |
| One Bank Activate<br>Read Precharge Current | IDD1   | tCK = tCK (min); tWCK = tWCK(min); tRC = tRC(min); \( \overline{CKE} = LOW; \) one bank activated; single read burst with 50% data toggle on each data transfer, with 4 outputs per data byte driven LOW; otherwise DQ, \( \overline{DBI} \) are HIGH; random bank, row and column addresses (4 address inputs set LOW) with ACT and READ commands; IOUT = 0mA       | 340      | mA   |
| Precharge Power down<br>Current             | IDD2P  | tCK = tCK (min); tWCK = tWCK(min); all banks idle; $\overline{\text{CKE}}$ = HIGH; all other inputs are HIGH; PLL/DLLs are off                                                                                                                                                                                                                                       | 170      | mA   |
| Precharge Standby<br>Current                | IDD2N  | tCK = tCK (min); tWCK = tWCK(min); all banks idle; $\overline{\text{CKE}}$ = LOW; all other inputs are HIGH                                                                                                                                                                                                                                                          | 220      | mA   |
| Active Power down<br>Current                | IDD3P  | tCK = tCK (min); tWCK = tWCK(min); one bank active; $\overline{\text{CKE}}$ = HIGH; all other inputs are HIGH                                                                                                                                                                                                                                                        | 180      | mA   |
| Active Standby Current                      | IDD3N  | tCK = tCK (min); tWCK = tWCK(min); one bank active; $\overline{\text{CKE}}$ = LOW; all other inputs are HIGH                                                                                                                                                                                                                                                         | 290      | mA   |
| Read Burst Current                          | IDD4R  | tCK = tCK (min); tWCK = tWCK(min); $\overline{\text{CKE}}$ = LOW; one bank in each of the 4 bank groups activated; continuous read burst across bank groups with 50% data toggle on each data transfer, with 4 outputs per data byte driven LOW; random bank and column addresses (4 address inputs set LOW) with READ command; IOUT = 0mA                           | 790      | mA   |
| Write Burst Current                         | IDD4W  | tCK = tCK (min); tWCK = tWCK(min); CKE = LOW; one bank in each of the 4 bank groups activated; continuous write burst across bank groups with 50% data toggle on each data transfer, with 4 inputs per data byte set LOW; random bank and column addresses (4 address inputs set LOW) with WRITE command; no data mask                                               | 830      | mA   |
| Refresh Current                             | IDD5   | tCK = tCK (min); tWCK = tWCK(min); tRFC =tRFC(min); CKE = LOW;DQ, DBI are HIGH; address inputs are HIGH                                                                                                                                                                                                                                                              | 1010     | mA   |
| Self Refresh Current                        | IDD6   | CKE = HIGH; all other inputs are HIGH                                                                                                                                                                                                                                                                                                                                | 100      | mA   |
| 4Bank Interleave Read<br>Current            | IDD7   | tCK = tCK(min); tWCK = tWCK(min); CKE = LOW; one bank in each of the 4 bank groups activated and precharged at tRC(min); continuous read burst across bank groups with 50% data toggle on each data transfer, with 4 outputs per data byte driven LOW; random bank, row and column addresses (4 address inputs set LOW) with ACT and READ/READA commands; IOUT = 0mA | 950      | mA   |

#### NOTE:

- 1) Measured with outputs open and ODT off
- 2) Refresh period is 32ms.
- 3) Min tRC or tRFC for IDD measurements is the smallest multiple of tCK that meets the minimum of the absolute value for the respective parameter.
- 4) Min tRC or tRFC for IDD measurements is the smallest multiple of tCK that meets the minimum of the absolute value for the respective parameter.

#### Common Test conditions

- 1) Device is configured to x32 mode
- 2) ABI and DBI are enabled 3) All ODTs are enabled with ZQ/2
- 4) Optional PLL/DLLs are disabled
- 5) CRC is enabled for READs and WRITEs, and the EDC hold pattern is programmed to '1010'
- 6) Bank groups are enabled if required for device operation at tCK(min) 7) Address inputs include ABI pin
- 8) Each data byte consists of eight DQs and one DBI pin
  9) DESELECT condition during idle command cycles



## **GDDR5 SGRAM**

 $(0^{\circ}C \leq Tc \leq 85^{\circ}C)$ 

#### [Table 44] IDD Specification and Test Conditions @ VDD=1.35V ± 0.0405V, VDDQ=1.35V ± 0.0405V

| D (                                         | o      | T-10- ""                                                                                                                                                                                                                                                                                                                                                                                 | x32  |      |      |
|---------------------------------------------|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|
| Parameter                                   | Symbol | Test Condition                                                                                                                                                                                                                                                                                                                                                                           | HC25 | HC22 | Unit |
| One Bank Activate Pre-<br>charge Current    | IDD0   | tCK = tCK(min); tWCK = tWCK(min); tRC = tRC(min); CKE = LOW; DQ, DBI are HIGH; random bank and row addresses (4 address inputs set LOW) with ACT command                                                                                                                                                                                                                                 | 260  | 260  | mA   |
| One Bank Activate<br>Read Precharge Current | IDD1   | tCK = tCK (min); tWCK = tWCK(min); tRC = tRC(min); \( \overline{CKE} = LOW; \) one bank activated; single read burst with 50% data toggle on each data transfer, with 4 outputs per data byte driven LOW; otherwise DQ, \( \overline{DBI} \) are HIGH; random bank, row and column addresses (4 address inputs set LOW) with ACT and READ commands; IOUT = 0mA                           | 280  | 290  | mA   |
| Precharge Power down<br>Current             | IDD2P  | tCK = tCK (min); tWCK = tWCK(min); all banks idle; $\overline{\text{CKE}}$ = HIGH; all other inputs are HIGH; PLL/DLLs are off                                                                                                                                                                                                                                                           | 140  | 140  | mA   |
| Precharge Standby<br>Current                | IDD2N  | tCK = tCK (min); tWCK = tWCK(min); all banks idle; $\overline{\text{CKE}}$ = LOW; all other inputs are HIGH                                                                                                                                                                                                                                                                              | 180  | 190  | mA   |
| Active Power down<br>Current                | IDD3P  | tCK = tCK (min); tWCK = tWCK(min); one bank active; $\overline{\text{CKE}}$ = HIGH; all other inputs are HIGH                                                                                                                                                                                                                                                                            | 150  | 150  | mA   |
| Active Standby Current                      | IDD3N  | tCK = tCK (min); tWCK = tWCK(min); one bank active; $\overline{\text{CKE}}$ = LOW; all other inputs are HIGH                                                                                                                                                                                                                                                                             | 240  | 250  | mA   |
| Read Burst Current                          | IDD4R  | tCK = tCK (min); tWCK = tWCK(min); $\overline{\text{CKE}}$ = LOW; one bank in each of the 4 bank groups activated; continuous read burst across bank groups with 50% data toggle on each data transfer, with 4 outputs per data byte driven LOW; random bank and column addresses (4 address inputs set LOW) with READ command; IOUT = 0mA                                               | 620  | 730  | mA   |
| Write Burst Current                         | IDD4W  | tCK = tCK (min); tWCK = tWCK(min); CKE = LOW; one bank in each of the 4 bank groups activated; continuous write burst across bank groups with 50% data toggle on each data transfer, with 4 inputs per data byte set LOW; random bank and column addresses (4 address inputs set LOW) with WRITE command; no data mask                                                                   | 650  | 760  | mA   |
| Refresh Current                             | IDD5   | tCK = tCK (min);tWCK = tWCK(min); tRFC =tRFC(min);  CKE = LOW;DQ, DBI are HIGH; address inputs are HIGH                                                                                                                                                                                                                                                                                  | 900  | 910  | mA   |
| Self Refresh Current                        | IDD6   | CKE = HIGH; all other inputs are HIGH                                                                                                                                                                                                                                                                                                                                                    | 100  | 100  | mA   |
| 4Bank Interleave Read<br>Current            | IDD7   | tCK = tCK(min); tWCK = tWCK(min); $\overline{\text{CKE}}$ = LOW; one bank in each of the 4 bank groups activated and precharged at tRC(min); continuous read burst across bank groups with 50% data toggle on each data transfer, with 4 outputs per data byte driven LOW; random bank, row and column addresses (4 address inputs set LOW) with ACT and READ/READA commands; IOUT = 0mA | 790  | 830  | mA   |

#### NOTE:

- 1) Measured with outputs open and ODT off
- 2) Refresh period is 32ms.
- 3) Min tRC or tRFC for IDD measurements is the smallest multiple of tCK that meets the minimum of the absolute value for the respective parameter.
- 4) Min tRC or tRFC for IDD measurements is the smallest multiple of tCK that meets the minimum of the absolute value for the respective parameter.

#### Common Test conditions :

- 1) Device is configured to x32 mode
- 2) ABI and DBI are enabled
- 3) All ODTs are enabled with ZQ/2
- 4) Optional PLL/DLLs are enabled unless otherwise noted
  5) CRC is enabled for READs and WRITEs, and the EDC hold pattern is programmed to '1010'
  6) Bank groups are enabled if required for device operation at tCK(min)
  7) Address inputs include ABI pin

- 8) Each data byte consists of eight DQs and one DBI pin
  9) DESELECT condition during idle command cycles



## **GDDR5 SGRAM**

 $(0^{\circ}C \leq Tc \leq 85^{\circ}C)$ 

#### [Table 45] IDD Specification and Test Conditions @VDD&VDDQ=1.5V+ 0.045V for 7/8Gbps

|                                             |        |                                                                                                                                                                                                                                                                                                                                                                                          | x16 mode |      |
|---------------------------------------------|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|------|
| Parameter                                   | Symbol | Test Condition                                                                                                                                                                                                                                                                                                                                                                           | HC25     | Unit |
| One Bank Activate Pre-<br>charge Current    | IDD0   | tCK = tCK(min); tWCK = tWCK(min); tRC = tRC(min); CKE = LOW; DQ, DBI are HIGH; random bank and row addresses (4 address inputs set LOW) with ACT command                                                                                                                                                                                                                                 | 270      | mA   |
| One Bank Activate<br>Read Precharge Current | IDD1   | tCK = tCK (min); tWCK = tWCK(min); tRC = tRC(min); $\overline{\text{CKE}}$ = LOW; one bank activated; single read burst with 50% data toggle on each data transfer, with 4 outputs per data byte driven LOW; otherwise DQ, $\overline{\text{DBI}}$ are HIGH; random bank, row and column addresses (4 address inputs set LOW) with ACT and READ commands; IOUT = 0mA                     | 280      | mA   |
| Precharge Power down<br>Current             | IDD2P  | tCK = tCK (min); tWCK = tWCK(min); all banks idle; $\overline{\text{CKE}}$ = HIGH; all other inputs are HIGH; PLL/DLLs are off                                                                                                                                                                                                                                                           | 150      | mA   |
| Precharge Standby<br>Current                | IDD2N  | tCK = tCK (min); tWCK = tWCK(min); all banks idle; $\overline{\text{CKE}}$ = LOW; all other inputs are HIGH                                                                                                                                                                                                                                                                              | 200      | mA   |
| Active Power down<br>Current                | IDD3P  | tCK = tCK (min); tWCK = tWCK(min); one bank active; $\overline{\text{CKE}}$ = HIGH; all other inputs are HIGH                                                                                                                                                                                                                                                                            | 150      | mA   |
| Active Standby Current                      | IDD3N  | tCK = tCK (min); tWCK = tWCK(min); one bank active; $\overline{\text{CKE}}$ = LOW; all other inputs are HIGH                                                                                                                                                                                                                                                                             | 240      | mA   |
| Read Burst Current                          | IDD4R  | tCK = tCK (min); tWCK = tWCK(min); \( \overline{CKE} = LOW; \) one bank in each of the 4 bank groups activated; continuous read burst across bank groups with 50% data toggle on each data transfer, with 4 outputs per data byte driven LOW; random bank and column addresses (4 address inputs set LOW) with READ command; IOUT = 0mA                                                  | 610      | mA   |
| Write Burst Current                         | IDD4W  | tCK = tCK (min); tWCK = tWCK(min); CKE = LOW; one bank in each of the 4 bank groups activated; continuous write burst across bank groups with 50% data toggle on each data transfer, with 4 inputs per data byte set LOW; random bank and column addresses (4 address inputs set LOW) with WRITE command; no data mask                                                                   | 680      | mA   |
| Refresh Current                             | IDD5   | tCK = tCK (min); tWCK = tWCK(min); tRFC =tRFC(min); CKE = LOW;DQ, DBI are HIGH; address inputs are HIGH                                                                                                                                                                                                                                                                                  | 970      | mA   |
| Self Refresh Current                        | IDD6   | CKE = HIGH; all other inputs are HIGH                                                                                                                                                                                                                                                                                                                                                    | 100      | mA   |
| 4Bank Interleave Read<br>Current            | IDD7   | tCK = tCK(min); tWCK = tWCK(min); $\overline{\text{CKE}}$ = LOW; one bank in each of the 4 bank groups activated and precharged at tRC(min); continuous read burst across bank groups with 50% data toggle on each data transfer, with 4 outputs per data byte driven LOW; random bank, row and column addresses (4 address inputs set LOW) with ACT and READ/READA commands; IOUT = 0mA | 750      | mA   |

#### NOTE:

- 1) Measured with outputs open and ODT off
- 2) Refresh period is 32ms.

  3) Min tRC or tRFC for IDD measurements is the smallest multiple of tCK that meets the minimum of the absolute value for the respective parameter.
- 4) Min tRC or tRFC for IDD measurements is the smallest multiple of tCK that meets the minimum of the absolute value for the respective parameter.

#### Common Test conditions :

- 1) Device is configured to x16 mode
- 2) ABI and DBI are enabled
- 3) All ODTs are enabled with ZQ/2
- 4) Optional PLL/DLLs are enabled unless otherwise noted
  5) CRC is enabled for READs and WRITEs, and the EDC hold pattern is programmed to '1010'
  6) Bank groups are enabled if required for device operation at tCK(min)
  7) Address inputs include ABI pin

- 8) Each data byte consists of eight DQs and one DBI pin
  9) DESELECT condition during idle command cycles



## **GDDR5 SGRAM**

 $(0^{\circ}C \leq Tc \leq 85^{\circ}C)$ 

#### [Table 46] IDD Specification and Test Conditions @ VDD=1.35V ± 0.0405V, VDDQ=1.35V ± 0.0405V

| D                                           | o      | T                                                                                                                                                                                                                                                                                                                                                                                        | x16  | l lmi4 |      |
|---------------------------------------------|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|--------|------|
| Parameter                                   | Symbol | Test Condition                                                                                                                                                                                                                                                                                                                                                                           | HC25 | HC22   | Unit |
| One Bank Activate Pre-<br>charge Current    | IDD0   | tCK = tCK(min); tWCK = tWCK(min); tRC = tRC(min); CKE = LOW; DQ, DBI are HIGH; random bank and row addresses (4 address inputs set LOW) with ACT command                                                                                                                                                                                                                                 | 220  | 220    | mA   |
| One Bank Activate<br>Read Precharge Current | IDD1   | tCK = tCK (min); tWCK = tWCK(min); tRC = tRC(min); \( \overline{CKE} = LOW; \) one bank activated; single read burst with 50% data toggle on each data transfer, with 4 outputs per data byte driven LOW; otherwise DQ, \( \overline{DBI} \) are HIGH; random bank, row and column addresses (4 address inputs set LOW) with ACT and READ commands; IOUT = 0mA                           | 230  | 240    | mA   |
| Precharge Power down<br>Current             | IDD2P  | tCK = tCK (min); tWCK = tWCK(min); all banks idle; $\overline{\text{CKE}}$ = HIGH; all other inputs are HIGH; PLL/DLLs are off                                                                                                                                                                                                                                                           | 120  | 120    | mA   |
| Precharge Standby<br>Current                | IDD2N  | tCK = tCK (min); tWCK = tWCK(min); all banks idle; $\overline{\text{CKE}}$ = LOW; all other inputs are HIGH                                                                                                                                                                                                                                                                              | 160  | 160    | mA   |
| Active Power down<br>Current                | IDD3P  | tCK = tCK (min); tWCK = tWCK(min); one bank active; $\overline{\text{CKE}}$ = HIGH; all other inputs are HIGH                                                                                                                                                                                                                                                                            | 130  | 130    | mA   |
| Active Standby Current                      | IDD3N  | tCK = tCK (min); tWCK = tWCK(min); one bank active; $\overline{\text{CKE}}$ = LOW; all other inputs are HIGH                                                                                                                                                                                                                                                                             | 200  | 210    | mA   |
| Read Burst Current                          | IDD4R  | tCK = tCK (min); tWCK = tWCK(min); $\overline{\text{CKE}}$ = LOW; one bank in each of the 4 bank groups activated; continuous read burst across bank groups with 50% data toggle on each data transfer, with 4 outputs per data byte driven LOW; random bank and column addresses (4 address inputs set LOW) with READ command; IOUT = 0mA                                               | 500  | 570    | mA   |
| Write Burst Current                         | IDD4W  | tCK = tCK (min); tWCK = tWCK(min); $\overline{\text{CKE}}$ = LOW; one bank in each of the 4 bank groups activated; continuous write burst across bank groups with 50% data toggle on each data transfer, with 4 inputs per data byte set LOW; random bank and column addresses (4 address inputs set LOW) with WRITE command; no data mask                                               | 540  | 620    | mA   |
| Refresh Current                             | IDD5   | tCK = tCK (min); tWCK = tWCK(min); tRFC =tRFC(min); CKE = LOW;DQ, DBI are HIGH; address inputs are HIGH                                                                                                                                                                                                                                                                                  | 860  | 880    | mA   |
| Self Refresh Current                        | IDD6   | CKE = HIGH; all other inputs are HIGH                                                                                                                                                                                                                                                                                                                                                    | 100  | 100    | mA   |
| 4Bank Interleave Read<br>Current            | IDD7   | tCK = tCK(min); tWCK = tWCK(min); $\overline{\text{CKE}}$ = LOW; one bank in each of the 4 bank groups activated and precharged at tRC(min); continuous read burst across bank groups with 50% data toggle on each data transfer, with 4 outputs per data byte driven LOW; random bank, row and column addresses (4 address inputs set LOW) with ACT and READ/READA commands; IOUT = 0mA | 620  | 680    | mA   |

#### NOTE:

- 1) Measured with outputs open and ODT off
- 2) Refresh period is 32ms.
- 3) Min tRC or tRFC for IDD measurements is the smallest multiple of tCK that meets the minimum of the absolute value for the respective parameter.
- 4) Min tRC or tRFC for IDD measurements is the smallest multiple of tCK that meets the minimum of the absolute value for the respective parameter.

#### Common Test conditions :

- 1) Device is configured to x16 mode
- 2) ABI and DBI are enabled
- 3) All ODTs are enabled with ZQ/2
- 4) Optional PLL/DLLs are enabled unless otherwise noted
  5) CRC is enabled for READs and WRITEs, and the EDC hold pattern is programmed to '1010'
  6) Bank groups are enabled if required for device operation at tCK(min)
  7) Address inputs include ABI pin

- 8) Each data byte consists of eight DQs and one DBI pin
  9) DESELECT condition during idle command cycles



[Table 47] AC Timings @ VDD&VDDQ=1.5V  $\pm$  0.045V for 7/8Gbps

| PARAMETER 1), 2)                                                                   | Symbol                  | Valu                                            | Unit | NOTE |                 |
|------------------------------------------------------------------------------------|-------------------------|-------------------------------------------------|------|------|-----------------|
| PARAMETER 19,21                                                                    | Symbol                  | Min                                             | Max  | Unit | NOTE            |
| CK and WCK timings                                                                 |                         |                                                 |      |      |                 |
| CK Clock cycle time                                                                | t <sub>CK</sub>         | 0.5                                             | 20   | ns   | 1               |
| CK clock high-level width                                                          | t <sub>CH</sub>         | 0.45                                            | 0.55 | tCK  | 3               |
| CK clock low-level width                                                           | t <sub>CL</sub>         | 0.45                                            | 0.55 | tCK  | 3               |
| Min. CK clock half period                                                          | t <sub>HP</sub>         | min(tCH, tCL)                                   | -    | tCK  |                 |
| Max. CK clock frequency with bank groups disabled                                  | f <sub>CKBG</sub>       | -                                               | 2000 | MHz  | 4               |
| Max. CK clock frequency with bank groups enabled and tCCDL=3*tCK                   | f <sub>CKBG4</sub>      | -                                               | 2000 | MHz  | 4               |
| Max. CK clock frequency with WCK2CK alignment at pins                              | f <sub>CKPIN</sub>      | -                                               | 500  | MHz  | 5               |
| Max. CK clock frequency in RDQS Mode                                               | f <sub>CKRDQS</sub>     | -                                               | 500  | MHz  | 6               |
| Max. CK clock frequency for WCK to CK auto synchronization in WCK2CK training mode | f <sub>CKAUTOSYNC</sub> | -                                               | 500  | MHz  | 8               |
| Max. CK clock frequency for device operation with Low Frequency Mode enabled       | f <sub>CKLF</sub>       | -                                               | 500  | MHz  | 10              |
| WCK clock cycle time                                                               | $t_{WCK}$               | 0.22                                            | 10   | ns   | 11              |
| WCK clock high-level width                                                         | t <sub>WCKH</sub>       | 0.45                                            | 0.55 | tWCK | 12,13           |
| WCK clock low-level width                                                          | $t_{WCKL}$              | 0.45                                            | 0.55 | tWCK | 12,13           |
| Min. WCK clock half period                                                         | twckhp                  | Min<br>(t <sub>WCKH</sub> , t <sub>WCKL</sub> ) | -    | tWCK |                 |
| Command and Address Input Timings                                                  |                         |                                                 |      |      |                 |
| Command Input setup time                                                           | $t_{CMDS}$              | 0.15                                            | -    | ns   | 14,15           |
| Command Input hold time                                                            | t <sub>CMDH</sub>       | 0.15                                            | -    | ns   | 14,15           |
| Command Input pulse width                                                          | $t_{CMDPW}$             | 0.3                                             | -    | ns   | 14,15,1         |
| Address Input setup time                                                           | t <sub>AS</sub>         | 0.08                                            | -    | ns   | 14,15,1         |
| Address Input hold time                                                            | t <sub>AH</sub>         | 0.08                                            | -    | ns   | 14,15,1         |
| Address Input pulse width                                                          | t <sub>APW</sub>        | 0.16                                            | -    | ns   | 14,15,<br>16,17 |
| WCK-to-CK Timings                                                                  |                         |                                                 |      |      |                 |
| WCK stop to MRS delay for entering WCK-to-CK training                              | t <sub>WCK2MRS</sub>    | 3tCK+10ns                                       | -    | ns   |                 |
| MRS to WCK restart delay after entering WCK-to-CK training                         | t <sub>MRSTWCK</sub>    | 3tCK+10ns                                       | -    | ns   | 18              |
| WCK start to WCK phase movement delay                                              | t <sub>WCK2TR</sub>     | 10                                              | -    | tCK  |                 |
| WCK Phase change to phase detector out delay                                       | t <sub>WCK2PH</sub>     | 10                                              | -    | ns   |                 |
| WCK clock high-level width during WCK-to-CK training                               | t <sub>WCKHTR</sub>     | 0.43                                            | 0.57 | tWCK | 12,13,1         |
| WCK clock low-level width during WCK to CK training                                | twckltr                 | 0.43                                            | 0.57 | tWCK | 12,13,1         |
| WCK-to-CK offset when zero offset at phase detector                                | twck2ckpin              | -0.2                                            | 0.2  | ns   | 20              |
| WCK-to-CK phase offset upon WCK-to-CK training exit                                | twck2cksync             | -0.2                                            | 0.2  | tCK  | 21              |
| WCK-to-CK Timings                                                                  |                         |                                                 |      |      |                 |
| WCK-to-CK phase offset                                                             | t <sub>WCK2CK</sub>     | -0.4                                            | 0.4  | tCK  | 22              |
| Data Input and Output Timings                                                      |                         |                                                 |      |      |                 |
| WCK to DQ/DBI offset for Input data                                                | t <sub>WCK2DQI</sub>    | 0.1                                             | 1.1  | ns   | 23              |
| WCK to DQ/DBI/EDC offset for output data                                           | t <sub>WCK2DQO</sub>    | 0.4                                             | 1.4  | ns   | 24,25           |
| DQ/DBI Input pulse width                                                           | t <sub>DIPW</sub>       | 120                                             | _    | ps   | 26,27,2         |



[Table 47] AC Timings @ VDD&VDDQ=1.5V  $\pm$  0.045V for 7/8Gbps

|                                                                       | 1) 2)                | Symbol             |       | Va                 | 11:014 | NOTE |         |
|-----------------------------------------------------------------------|----------------------|--------------------|-------|--------------------|--------|------|---------|
| PARAMETER 1                                                           | 1), 2)               | Syn                | lodi  | Min                | Unit   | NOTE |         |
|                                                                       |                      |                    | 8Gbps | 70                 | -      | ps   | 26,27,2 |
| DQ/DBI data Input valid window                                        |                      | $t_{DIVW}$         | 7Gbps | 85                 | -      | ps   | 26,27,2 |
|                                                                       |                      |                    | 6Gbps | 100                | -      | ps   | 26,27,2 |
| DQ/DBI input skew within double                                       | byte                 | t <sub>DQ</sub>    | DQI   | -100               | 100    | ps   | 30      |
| DQ/DBI/EDC output Skew within Double byte                             |                      | t <sub>DQI</sub>   | DQO   | -125               | 125    | ps   | 31      |
| Row Access Timings                                                    |                      |                    |       |                    |        |      |         |
| Active to Active command period                                       |                      | t <sub>F</sub>     | RC    | 44                 | -      | ns   |         |
| Active to Precharge command pe                                        | riod                 | t <sub>R.</sub>    | AS    | 30                 | -      | ns   | 32      |
| Active to Read command delay                                          |                      | t <sub>RCI</sub>   | DRD   | 15                 | -      | ns   |         |
| Active to Write command delay                                         |                      | t <sub>RCI</sub>   | OWR   | 9                  | -      | ns   |         |
| Active to RDTR command delay                                          |                      | t <sub>RCE</sub>   | ORTR  | 1tCK+4             | -      | ns   |         |
| Active to WRTR command delay                                          |                      | t <sub>RCD</sub>   | )WTR  | 1tCK+8             | -      | ns   |         |
| Active to LDFF command delay                                          |                      | t <sub>RCI</sub>   |       | 1tCK+4             | -      | ns   |         |
| Refresh to RDTR or WRTR comm                                          | nand delay           | t <sub>RE</sub>    | FTR   | 1tCK+12            | -      | ns   |         |
| Active Bank A to Active Bank B co                                     | ommand delay         | t <sub>RF</sub>    |       | 4                  | -      | ns   | 33      |
| Active Bank A to Active Bank B command delay Different Bank Group     |                      | t <sub>RRDS</sub>  |       | 4                  | -      | ns   | 34      |
| Four Bank Activate Window                                             |                      | t <sub>F</sub> ,   | AW    | 4*t <sub>RRD</sub> | -      | ns   | 35      |
| Thirty two Bank Activate Window                                       |                      | t <sub>32</sub>    | AW    | 8*t <sub>FAW</sub> | -      | ns   | 36      |
| Read to Precharge command delay same Bank<br>With Bank Groups enabled |                      | t <sub>RTPL</sub>  |       | 4                  | -      | tCK  | 37      |
| Read to Precharge command dela<br>or With Bank Groups disabled        | ay other Bank        | t <sub>RTPS</sub>  |       | 2                  | -      | tCK  | 38      |
| Precharge to Precharge comman                                         | d delay              | t <sub>PPD</sub>   |       | 0.7                | -      | ns   |         |
| Precharge command period                                              |                      | t <sub>RP</sub>    |       | 14                 | -      | ns   |         |
| Write recovery time                                                   |                      | t <sub>WR</sub>    |       | 14                 | -      | ns   |         |
| Auto precharge write recovery + p                                     | orecharge time       | t <sub>D</sub> .   | AL    | 28 -               |        | ns   | 39      |
| Column Access Timings                                                 |                      |                    |       |                    |        |      |         |
| Can lateracy                                                          | DBI off              | 0                  | :L    | -                  | -      |      | 52      |
| Cas latency                                                           | DBI on               |                    | ·L    | -                  | -      | ns   |         |
| RD/WR Bank A to RD/WR Bank                                            | MR3A11/A10=1/1       | <b>t</b>           |       | 3                  | -      | tCK  | 33      |
| B command delay Same Bank<br>Group                                    | MR3A11/A10=1/0       | t <sub>CC</sub>    | CDL   | 4                  | -      | ICK  | 33      |
| RD/WR Bank A to RD/WR Bank E<br>Different Bank Groups                 | 3 command delay      | t <sub>CC</sub>    | CDS   | 2                  | -      | tCK  | 34,41   |
| LDFF to LDFF command cycle tin                                        | ne                   | t <sub>LTI</sub>   | LTR   | 4                  | -      | tCK  |         |
| LDFF(111) to LDFF command cyc                                         | cle time             | t <sub>LTL</sub>   | .7TR  | 4                  | -      | tCK  | 42      |
| LDFF(111) to RDTR command de                                          | elay                 | t <sub>LTF</sub>   | RTR   | 4                  | -      | tCK  |         |
| Read or RDTR to LDFF command delay                                    |                      | t <sub>RDTLT</sub> |       | CLmrs+5            | -      | tCK  |         |
| Write to LDFF command delay                                           |                      | t <sub>WRTLT</sub> |       | WLmrs+6            | -      | tCK  |         |
| WRTR to RDTR command delay                                            |                      | t <sub>WTRTR</sub> |       | WLmrs+4            | -      | tCK  |         |
| Write to WRTR command delay                                           |                      | twrwtr             |       | 2                  | -      | tCK  |         |
| Internal Write to Read command of Groups                              | delay Same Bank      | t <sub>WTRL</sub>  |       | 4tCK+4             | -      | ns   | 33      |
| Internal Write to Read command of Groups                              | delay Different Bank | t <sub>W1</sub>    | rrs   | 2tCK+4             | -      | ns   | 34      |



## **GDDR5 SGRAM**

### [Table 47] AC Timings @ VDD&VDDQ=1.5V $\pm$ 0.045V for 7/8Gbps

|                                                       | 1) 2)              | O. mah al            | Val                                                  | ue        | l lmi4 | NOTE |
|-------------------------------------------------------|--------------------|----------------------|------------------------------------------------------|-----------|--------|------|
| PARAMETER                                             | 1), 2)             | Symbol               | Min                                                  | Max       | Unit   | NOTE |
| Read or RDTR to Write or WRTR                         | command delay      | t <sub>RTW</sub>     | CLmrs+BL/4 - WLmrs +(bus turn-<br>around time)/tCK+3 | -         | tCK    | 43   |
| Write Latency                                         |                    | $t_WL$               | 2~7                                                  | -         | tCK    | 44   |
| Power-Down and Refresh Timir                          | ngs                |                      |                                                      |           |        |      |
| CKE min. high and low pulse wid                       | :h                 | t <sub>CKE</sub>     | 10                                                   | -         | tCK    |      |
| Valid CK clocks required after sel                    | f refresh entry    | t <sub>CKSRE</sub>   | 10                                                   | -         | tCK    |      |
| Valid CK clocks required before s                     | elf refresh exit   | t <sub>CKSRX</sub>   | 10                                                   | -         | tCK    |      |
| Read to Self refresh entry or Pow mand delay          | er down Entry com- | t <sub>RDSRE</sub>   | CLmrs+CRCRL+6                                        | -         | tCK    | 45   |
| Write to Self refresh entry or Pow mand delay         | er down Entry com- | t <sub>WRSRE</sub>   | WLmrs+ max(tDAL/<br>tCK+6, CRCWL+6)                  | -         | tCK    | 46   |
| Refresh command period                                |                    | t <sub>RFC</sub>     | 110                                                  | -         | ns     |      |
| Exit self refresh to non-Read/Writ                    | e command delay    | t <sub>XS</sub>      | tRFC                                                 | -         | tCK    | 47   |
| Refresh period                                        |                    | t <sub>REF</sub>     | -                                                    | 32        | ms     |      |
| Average periodic refresh interval                     | 8K rows            | t                    | -                                                    | -         |        | 48   |
|                                                       | 16K rows           | t <sub>REFI</sub>    | -                                                    | 1.9       | us     | 40   |
| Min. power down entry to exit tim                     | е                  | t <sub>PD</sub>      | 10                                                   | 19*tREFI  | ns     |      |
| Nop/Deselect commands required and self refresh entry | d upon power down  | t <sub>CPDED</sub>   | 4                                                    | -         | tCK    |      |
| Power-down exit time                                  |                    | t <sub>XPN</sub>     | 12                                                   | -         | tCK    |      |
| Miscellaneous Timings                                 |                    |                      |                                                      |           |        |      |
| Mode Register Set command per                         | iod                | t <sub>MRD</sub>     | max(10ns/tCK,10)                                     | -         | tCK    |      |
| DVS voltage stabilization time                        |                    | t <sub>VS</sub>      | -                                                    | -         | us     |      |
| Refresh to calibration update com                     | plete delay        | t <sub>KO</sub>      | -                                                    | 1tCK+12ns | tCK+ns |      |
| Active termination setup time                         |                    | t <sub>ATS</sub>     | 10                                                   | -         | ns     |      |
| Active termination hold time                          |                    | t <sub>ATH</sub>     | 10                                                   | -         | ns     |      |
| Read to data out delay in address                     | s training mode    | t <sub>ADR</sub>     | -                                                    | 2tCK+10ns | tCK+ns | 18   |
| Address training exit to DQ in OD                     | T state delay      | t <sub>ADZ</sub>     | -                                                    | 1tCK+10ns | tCK+ns |      |
| Vendor ID On                                          |                    | t <sub>WRIDON</sub>  | -                                                    | 1tCK+10ns | tCK+ns |      |
| Vendor ID off                                         |                    | t <sub>WRIDOFF</sub> | -                                                    | 1tCK+10ns | tCK+ns |      |
| Temperature sensor enable delay                       | ,                  | t <sub>TSEN</sub>    | -                                                    | -         | us     |      |



[Table 48] AC Timings @ VDD=1.35V  $\pm$  0.0405V, VDDQ=1.35V  $\pm$  0.0405V

| PARAMETER 1), 2)                                                                   | Symbol                  | Valu                  | Value |      |                 |
|------------------------------------------------------------------------------------|-------------------------|-----------------------|-------|------|-----------------|
| PARAMETER "" = "                                                                   | Symbol                  | Min                   | Max   | Unit | NOTE            |
| CK and WCK timings                                                                 |                         |                       |       |      |                 |
| CK Clock cycle time                                                                | t <sub>CK</sub>         | 0.61                  | 20    | ns   | 1               |
| CK clock high-level width                                                          | $t_{CH}$                | 0.45                  | 0.55  | tCK  | 3               |
| CK clock low-level width                                                           | t <sub>CL</sub>         | 0.45                  | 0.55  | tCK  | 3               |
| Min. CK clock half period                                                          | t <sub>HP</sub>         | min(tCH, tCL)         | -     | tCK  |                 |
| Max. CK clock frequency with bank groups disabled                                  | f <sub>CKBG</sub>       | -                     | 1500  | MHz  | 4               |
| Max. CK clock frequency with bank groups enabled and tCCDL=3*tCK                   | f <sub>CKBG4</sub>      | -                     | 1500  | MHz  | 4               |
| Max. CK clock frequency with WCK2CK alignment at pins                              | f <sub>CKPIN</sub>      | -                     | 500   | MHz  | 5               |
| Max. CK clock frequency in RDQS Mode                                               | f <sub>CKRDQS</sub>     | -                     | 500   | MHz  | 6               |
| Max. CK clock frequency for WCK to CK auto synchronization in WCK2CK training mode | f <sub>CKAUTOSYNC</sub> | -                     | 500   | MHz  | 8               |
| Max. CK clock frequency for device operation with Low Frequency Mode enabled       | f <sub>CKLF</sub>       | -                     | 500   | MHz  | 10              |
| WCK clock cycle time                                                               | t <sub>WCK</sub>        | 0.305                 | 10    | ns   | 11              |
| WCK clock high-level width                                                         | t <sub>WCKH</sub>       | 0.45                  | 0.55  | tWCK | 12,13           |
| WCK clock low-level width                                                          | t <sub>WCKL</sub>       | 0.45                  | 0.55  | tWCK | 12,13           |
| Min. WCK clock half period                                                         | twckhp                  | min<br>(tWCKL, tWCKH) | -     | tWCK |                 |
| Command and Address Input Timings                                                  |                         |                       |       |      |                 |
| Command Input setup time                                                           | $t_{CMDS}$              | 0.2                   | -     | ns   | 14,15           |
| Command Input hold time                                                            | t <sub>CMDH</sub>       | 0.2                   | -     | ns   | 14,15           |
| Command Input pulse width                                                          | $t_{CMDPW}$             | 0.56                  | -     | ns   | 14,15,1         |
| Address Input setup time                                                           | t <sub>AS</sub>         | 0.1                   | -     | ns   | 14,15,1         |
| Address Input hold time                                                            | t <sub>AH</sub>         | 0.1                   | -     | ns   | 14,15,1         |
| Address Input pulse width                                                          | t <sub>APW</sub>        | 0.28                  | -     | ns   | 14,15,<br>16,17 |
| WCK-to-CK Timings                                                                  |                         |                       |       |      |                 |
| WCK stop to MRS delay for entering WCK-to-CK training                              | t <sub>WCK2MRS</sub>    | 3tCK+11ns             | -     | ns   |                 |
| MRS to WCK restart delay after entering WCK-to-CK training                         | t <sub>MRSTWCK</sub>    | 3tCK+11ns             | -     | ns   | 18              |
| WCK start to WCK phase movement delay                                              | t <sub>WCK2TR</sub>     | 10                    | -     | tCK  |                 |
| WCK Phase change to phase detector out delay                                       | t <sub>WCK2PH</sub>     | 11                    | -     | ns   |                 |
| WCK clock high-level width during WCK-to-CK training                               | twckhtr                 | 0.43                  | 0.57  | tWCK | 12,13,1         |
| WCK clock low-level width during WCK to CK training                                | t <sub>WCKLTR</sub>     | 0.43                  | 0.57  | tWCK | 12,13,1         |
| WCK-to-CK offset when zero offset at phase detector                                | t <sub>WCK2CKPIN</sub>  | -0.2                  | 0.2   | ns   | 20              |
| WCK-to-CK phase offset upon WCK-to-CK training exit                                | twck2cksync             | -0.2                  | 0.2   | tCK  | 21              |
| WCK-to-CK Timings                                                                  |                         |                       |       |      |                 |
| WCK-to-CK phase offset                                                             | t <sub>WCK2CK</sub>     | -0.4                  | 0.4   | tCK  | 22              |
| Data Input and Output Timings                                                      |                         |                       |       |      |                 |
| WCK to DQ/DBI offset for Input data                                                | t <sub>WCK2DQI</sub>    | 0.1                   | 1.1   | ns   | 23              |
| WCK to DQ/DBI/EDC offset for output data                                           | t <sub>WCK2DQO</sub>    | 0.4                   | 1.4   | ns   | 24,25           |
| DQ/DBI Input pulse width                                                           | t <sub>DIPW</sub>       | 132                   | _     | ps   | 26,27,2         |



## **GDDR5 SGRAM**

[Table 48] AC Timings @ VDD=1.35V  $\pm$  0.0405V, VDDQ=1.35V  $\pm$  0.0405V

| D. D. 1117                                                        | 1) 2)                | C                 | nhal    | Va      | alue | l lmi4 | NOTE    |
|-------------------------------------------------------------------|----------------------|-------------------|---------|---------|------|--------|---------|
| PARAMETER                                                         | 1), 2)               | Symbol            |         | Min Max |      | Unit   | NOTE    |
|                                                                   |                      |                   | 6.5Gbps | 110     | -    | ps     | 26,27,2 |
| DQ/DBI data Input valid window                                    |                      | t <sub>DIVW</sub> | 6Gbps   | 120     | -    | ps     | 26,27,2 |
|                                                                   |                      |                   | 5Gbps   | 140     | -    | ps     | 26,27,2 |
| DQ/DBI input skew within double                                   | byte                 | t <sub>DC</sub>   | DQI     | -100    | 100  | ps     | 30      |
| DQ/DBI/EDC output Skew within Double byte                         |                      | $t_{DQ}$          | DQO     | -125    | 125  | ps     | 31      |
| Row Access Timings                                                |                      |                   |         |         |      |        |         |
| Active to Active command period                                   |                      | t <sub>F</sub>    | RC      | 50      | -    | ns     |         |
| Active to Precharge command pe                                    | eriod                | t <sub>R</sub>    | AS      | 34      | -    | ns     | 32      |
| Active to Read command delay                                      |                      | t <sub>RC</sub>   | DRD     | 17      | -    | ns     |         |
| Active to Write command delay                                     |                      | t <sub>RCI</sub>  | DWR     | 13      | -    | ns     |         |
| Active to RDTR command delay                                      |                      | t <sub>RCI</sub>  | ORTR    | 1tCK+5  | -    | ns     |         |
| Active to WRTR command delay                                      |                      |                   | OWTR    | 1tCK+10 | -    | ns     |         |
| Active to LDFF command delay                                      |                      |                   | DLTR    | 1tCK+5  | -    | ns     |         |
| Refresh to RDTR or WRTR comm                                      | nand delay           |                   | FTR     | 1tCK+12 | -    | ns     |         |
| Active Bank A to Active Bank B c Same Bank Group                  | ommand delay         |                   | RDL     | 6       | -    | ns     | 33      |
| Active Bank A to Active Bank B command delay Different Bank Group |                      | t <sub>RF</sub>   | RDS     | 6       | -    | ns     | 34      |
| Four Bank Activate Window                                         |                      | t <sub>F</sub> ,  | AW      | 4*tRRD  | -    | ns     | 35      |
| Thirty-two Bank Activate Window                                   |                      | t <sub>32</sub>   | 2AW     | 8*tFAW  | -    | ns     | 36      |
| Read to Precharge command del<br>With Bank Groups enabled         | ay same Bank         | t <sub>R</sub> -  | TPL     | 4       | -    | tCK    | 37      |
| Read to Precharge command del or With Bank Groups disabled        | ay other Bank        | t <sub>R1</sub>   | ГPS     | 2       | -    | tCK    | 38      |
| Precharge to Precharge comman                                     | d delay              | t <sub>P</sub>    | PD      | 1       | -    | ns     |         |
| Precharge command period                                          |                      | t <sub>F</sub>    | ₹P      | 16      | -    | ns     |         |
| Write recovery time                                               |                      | t <sub>V</sub>    | VR      | 16      | -    | ns     |         |
| Auto precharge write recovery + p                                 | precharge time       | t <sub>D</sub>    | AL      | 32      | -    | ns     | 39      |
| Column Access Timings                                             |                      |                   |         |         |      |        |         |
| Caalatanay                                                        | DBI off              | _                 | CL      | -       | -    | 200    | 52      |
| Cas latency                                                       | DBI on               |                   | ,L      | -       | -    | ns     | 52      |
| RD/WR Bank A to RD/WR Bank                                        | MR3A11/A10=1/1       |                   |         | 3       | -    | 401/   | 33      |
| B command delay Same Bank<br>Group                                | MR3A11/A10=1/0       | Ç                 | CDL     | 4       | -    | tCK    | 33      |
| RD/WR Bank A to RD/WR Bank I<br>Different Bank Groups             | B command delay      | tCC               | CDS     | 2       | -    | tCK    | 34,41   |
| LDFF to LDFF command cycle tir                                    | ne                   | t <sub>LT</sub>   | LTR     | 5       | -    | tCK    |         |
| LDFF(111) to LDFF command cy                                      | cle time             | t <sub>LTL</sub>  | .7TR    | 5       | -    | tCK    | 42      |
| LDFF(111) to RDTR command de                                      | elay                 | t <sub>LT</sub>   | RTR     | 5       | -    | tCK    |         |
| Read or RDTR to LDFF comman                                       | d delay              | t <sub>RD</sub>   | OTLT    | CLmrs+6 | -    | tCK    |         |
| Write to LDFF command delay                                       |                      | t <sub>WF</sub>   | RTLT    | WLmrs+7 | -    | tCK    |         |
| WRTR to RDTR command delay                                        |                      |                   | RTR     | WLmrs+5 | -    | tCK    |         |
| Write to WRTR command delay                                       |                      | _                 | WTR     | 3       | -    | tCK    |         |
| Internal Write to Read command Groups                             | delay Same Bank      |                   | TRL     | 4tCK+4  | -    | ns     | 33      |
| Internal Write to Read command Groups                             | delay Different Bank | t <sub>W</sub> -  | TRS     | 2tCK+4  | -    | ns     | 34      |



## **GDDR5 SGRAM**

### [Table 48] AC Timings @ VDD=1.35V $\pm$ 0.0405V, VDDQ=1.35V $\pm$ 0.0405V

| PARAMETER                                            | 1) 2)              | Symbol               | Symbol Value Ur                                       |            | Unit   | NOTE |
|------------------------------------------------------|--------------------|----------------------|-------------------------------------------------------|------------|--------|------|
| PARAMETER                                            | -,, -,             | Symbol               | Min                                                   | Max        | Onit   | NOTE |
| Read or RDTR to Write or WRTR                        | command delay      | t <sub>RTW</sub>     | CLmrs+BL/4-<br>WLmrs+(bus turn-<br>around time)/tCK+3 | -          | tCK    | 43   |
| Write Latency                                        |                    | t <sub>WL</sub>      | 2~7                                                   | -          | tCK    | 44   |
| Power-Down and Refresh Timi                          | ngs                |                      |                                                       |            |        |      |
| CKE min. high and low pulse wid                      | th                 | t <sub>CKE</sub>     | 10                                                    | -          | tCK    |      |
| Valid CK clocks required after sel                   | f refresh entry    | t <sub>CKSRE</sub>   | 10                                                    | -          | tCK    |      |
| Valid CK clocks required before s                    | elf refresh exit   | t <sub>CKSRX</sub>   | 10                                                    | -          | tCK    |      |
| Read to Self refresh entry or Pow mand delay         | er down Entry com- | t <sub>RDSRE</sub>   | CLmrs+CRCRL+6                                         | -          | tCK    | 45   |
| Write to Self refresh entry or Pow mand delay        | er down Entry com- | t <sub>WRSRE</sub>   | WLmrs+ max(tDAL/<br>tCK+6, CRCWL+6)                   | -          | tCK    | 46   |
| Refresh command period                               |                    | t <sub>RFC</sub>     | 110                                                   | -          | ns     |      |
| Exit self refresh to non-Read/Writ                   | e command delay    | t <sub>XS</sub>      | tRFC                                                  | -          | tCK    | 47   |
| Refresh period                                       |                    | t <sub>REF</sub>     | -                                                     | 32         | ms     |      |
| Average periodic refresh interval                    | 8K rows            | torr                 | -                                                     | -          | us     | 48   |
|                                                      | 16K rows           | <sup>t</sup> REFI    | -                                                     | 1.9        | us     | 40   |
| Min. power down entry to exit tim                    | е                  | t <sub>PD</sub>      | 10                                                    | 19*tREFI   | ns     |      |
| Nop/Deselect commands require and self refresh entry | d upon power down  | t <sub>CPDED</sub>   | 4                                                     | -          | tCK    |      |
| Power-down exit time                                 |                    | t <sub>XPN</sub>     | 12                                                    | -          | tCK    |      |
| Miscellaneous Timings                                |                    |                      |                                                       |            |        |      |
| Mode Register Set command per                        | iod                | t <sub>MRD</sub>     | max(10ns/tCK,10)                                      | -          | tCK    |      |
| DVS voltage stabilization time                       |                    | t <sub>VS</sub>      | -                                                     | -          | us     |      |
| Refresh to calibration update con                    | nplete delay       | t <sub>KO</sub>      | -                                                     | 1tCK+12ns  | tCK+ns |      |
| Active termination setup time                        |                    | t <sub>ATS</sub>     | 12                                                    | -          | ns     |      |
| Active termination hold time                         |                    | t <sub>ATH</sub>     | 12                                                    | -          | ns     |      |
| Read to data out delay in address                    | s training mode    | t <sub>ADR</sub>     | -                                                     | 2*tCK+12ns | tCK+ns | 18   |
| Address training exit to DQ in OD                    | T state delay      | t <sub>ADZ</sub>     | -                                                     | 1*tCK+12ns | tCK+ns |      |
| Vendor ID On                                         |                    | t <sub>WRIDON</sub>  | -                                                     | 1*tCK+12ns | tCK+ns |      |
| Vendor ID off                                        |                    | t <sub>WRIDOFF</sub> | -                                                     | 1*tCK+12ns | tCK+ns |      |
| Temperature sensor enable delay                      | <u> </u>           | t <sub>TSEN</sub>    | -                                                     | -          | us     |      |



### **GDDR5 SGRAM**

#### NOTE:

- 1) All parameters assume proper device initialization. And tCK max of PLL off is design target for 20ns.
- 2) Tests for AC timing may be conducted at nominal supply voltage levels, but the related specifications and device operation are guaranteed for the full voltage and temperature range specified.
- 3) CK an CK single-ended input slew rate must be greater than or equal to 3V/ns. The slew rate is measured between VREFC crossing and VIXCK(AC).
  4) Parameter fCKBG4 is required for those devices supporting both 3\*tCK and 4\*tCK settings for Bank Groups. Devices supporting only 3\*tCK or 4\*tCK need only to specify
- 5) Parameter fCKPIN applies when the alignment point in MR6, bit A0 is set to "at pins", the phase difference between the WCK and CK clocks at the DRAM pins is within tWCK2CKSYNC or tWCK2CK for pin mode, and no phase search in WCK2CK training is performed.
- 6) Parameter fCKRDQS applies when RDQS Mode is enabled in MR3, bit A5
- 7) Parameter fCKVREFD2 applies when the data input reference voltage in MR7, bit A7 (Half VREFD) is set to VREFD2. Half VREFD is optional.

  8) Parameter fCKAUTOSYNC applies when WCK2CK Auto Synchronization is enabled in MR7, bit A4. WCK2CK Auto Synchronization is optional.

  9) Parameter fCKLP1 applies when Low Power Mode LP1 is enabled in MR5, bit A0. LP1 is optional.
- 10) Parameter fCKLF applies when Low Frequency Mode is enabled in MR7, bit A3. Low Frequency Mode is optional.
- 11) By definition the nominal WCK clock cycle time always is 1/2 of the CK clock cycle time (not including jitter).
- 12) WCK and WCK single-ended input slew rate must be greater than or equal to 3V/ns. The slew rate is measured between VREFD crossing and Vixwck(AC).
- 13) The phase relationship between WCK/WCK and CK/CK clocks must meet the tWCK2CK specification.
- 14) Command and address input timings are referenced to VREFC.
  15) Command and address input slew rate must be 3V/ns. The slew rate is measured between VREFC crossing and VIHA(AC) or VILA(AC).
- 16) Command and address input pulse widths are design targets. The values will be characterized but not tested on each device.
- 17) Address input timings are only valid with ABI being enabled and a maximum of 4 address inputs driven LOW.
- 18) Parameter may be specified as a combination of tCK and ns.
- 19) Parameters tWCKHTR and tWCKLTR specify the max. allowed WCK clock-to-clock phase shift during WCK-to-CK training. For READ and WRITE bursts use tWCKH and tWCKL
- 20) Parameter tWCK2CKPIN defines the WCK-to-CK phase offset range at the CK and WCK pins for ideal (phase = 0°) clock alignment at the DRAM's phase detector (when the alignment point in MR6, bit A0 is set to "at phase detector"), or at the WCK and CK pins (when the alignment point in MR6, bit A0 is set to "at phase detector"), or at the WCK and CK pins (when the alignment point in MR6, bit A0 is set to "at phase detector"), or at the WCK and CK pins (when the alignment point in MR6, bit A0 is set to "at phase detector"), or at the WCK and CK pins (when the alignment point in MR6, bit A0 is set to "at phase detector"), or at the WCK and CK pins (when the alignment point in MR6, bit A0 is set to "at phase detector"), or at the WCK and CK pins (when the alignment point in MR6, bit A0 is set to "at phase detector"), or at the WCK and CK pins (when the alignment point in MR6, bit A0 is set to "at phase detector"), or at the WCK and CK pins (when the alignment point in MR6, bit A0 is set to "at phase detector"), or at the WCK and CK pins (when the alignment point in MR6, bit A0 is set to "at phase detector"), or at the WCK and CK pins (when the alignment point in MR6, bit A0 is set to "at phase detector"), or at the WCK and CK pins (when the alignment point in MR6, bit A0 is set to "at phase detector"), or at the WCK and CK pins (when the alignment point in MR6, bit A0 is set to "at phase detector"), or at the WCK and CK pins (when the alignment point in MR6, bit A0 is set to "at phase detector").
- 21) Parameter tWCK2CKSYNC defines the max. phase offset from the ideal (phase = 0°) clock alignment at the DRAM's phase detector (when the alignment point in MR6, bit A0 is set to "at phase detector"), or at the WCK and CK pins (when the alignment point in MR6, bit A0 is set to "at pins"), where the internal logic synchronizes the CK and WCK clocks; it is expected to be a fraction of tWCK2CK.
- 22) Parameter tWCK2CK defines the max. phase offset from the ideal (phase = 0°) clock alignment at the DRAM's phase detector (when the alignment point in MR6, bit A0 is set to "at phase detector"), or at the WCK and CK pins (when the alignment point in MR6, bit A0 is set to "at pins"), for stable device operation.

  23) Parameter tWCK2DQI defines the WCK to DQ/DBI time delay range for WRITEs for PLL-on and PLL-off modes. The minimum and maximum values could be negative or positive numbers, depending on design implementation and PLL-on or PLL-off mode. They also vary across PVT. Data training is required to determine the actual tWCK2DQI value for reliable WRITE operation.
- 24) Parameter tWCK2DQO defines the WCK to DQ/DBI time delay range for READs for PLL-on and PLL-off modes. The minimum and maximum values could be negative or positive numbers, depending on design implementation and PLL-on or PLL-off mode. They also vary across PVT. Data training is required to determine the actual tWCK2DQO value for reliable READ operation.

  25) Outputs measured with equivalent load (vendor specific) terminated with 60 Ohms to VDDQ.

  26) DQ/DBI input timings are valid only with DBI being enabled and a maximum of 4 data inputs per byte driven LOW.

- 27) Data input slew rate must be \$ 3V/ns. The slew rate is measured between VREFD crossing and VIHD(AC) or VILD(AC).
- 28) The data input pulse width, tDIPW, defines the minimum positive or negative input pulse width for any one worst-case channel required for proper propagation of an external signal to the receiver. tDIPW is measured at the pins. tDIPW is independent of the PLL/DLL mode. In general tDIPW is larger than tDIVW.
- 29) The data input valid window, tDIVW, defines the time region where input data must be valid for reliable data capture at the receiver for any one worst case channel. It accounts for jitter between data and clock at the latching point introduced in the path between the DRAM pads and the latching point. Any additional jitter introduced into the source signals (e.g. within the system before the DRAM pad) must be accounted for in the final timing budget together with the chosen PLL/DLL mode and bandwidth. tDIVW is measured at the pins. tDIVW is defined for PLL/DLL off and on mode separately. In the case of PLL/DLL on, tDIVW must be specified for each supported bandwidth. In general tDIVW is smaller than tDIPW.
- 30) tDQDQI defines the maximum skew among all DQ/DBI inputs of a double byte (when configured to x32 mode) or a single byte (when configured to x16 mode) under worst case conditions. Parameter tWCK2DQI defines the mean value of the earliest and latest DQ/DBI pin, tDQDQI(min) the negative offset to tWCK2DQI for the earliest DQ/DBI pin and tDQDQI(max) the positive offset to tWCK2DQI for the latest DQ/DBI pin.
- 31) tDQDQO defines the maximum skew among all DQ/DBI outputs of a double byte (when configured to x32 mode) or a single byte (when configured to x16 mode) under worst case conditions. Parameter tWCK2DQO defines the mean value of the earliest and latest DQ/DBI/EDC pin, tDQDQO(min) the negative offset to tWCK2DQO for the earliest DQ/DBI/EDC pin and tDQDQO(max) the positive offset to tWCK2DQO for the latest DQ/DBI/EDC pin.
- 32) For READs and WRITEs with AUTO PRECHARGE enabled the device will hold off the internal PRECHARGE until tRAS(min) has been satisfied.
- 33) Parameter applies when bank groups are enabled and consecutive commands access the same bank group.
- 34) Parameter applies when bank groups are disabled or consecutive commands access different bank groups.
- 35) Not more than 4 ACTIVE commands are allowed within period.
  36) Not more than 32 ACTIVE commands are allowed within t32AW period. The parameter need not to be specified in case t32AW(min) would not be greater than 8 \* tFAW(min).
- 37) Parameter applies when bank groups are enabled and READ and PRECHARGE commands access the same bank.
- 38) Parameter applies when bank groups are disabled or READ and PRECHARGE commands access different banks.
- 39) tDAL = (tWR/tCK) + (tRP/tCK). For each of the terms, if not already an integer, round up to the next integer
- 40) tCCDL is either for gapless consecutive READ or gapless consecutive WRITE commands.
  41) tCCDS is either for gapless consecutive READ or RDTR (any combination), gapless consecutive WRITE, or gapless consecutive WRTR commands.
- 42) The min. value is vendor specific and does not exceed 8 tCK
- 43) tRTW is not a device limit but determined by the system bus turnaround time. The difference between tWCK2DQO and tWCK2DQI shall be considered in the calculation of the bus turnaround time.
- 44) The WRITE latency WLmrs can be set to 3.. 7 clocks. When the WRITE latency is set to small values (e.g. 3 or 4 clocks), the input buffers are always on, reducing the latency but adding power. When the WRITE latency is set to larger values (e.g. 6 or 7 clocks) the input buffers are turned on with the WRITE command, thus saving power. Vendor specifications should be checked for value(s) of WL supported and the specific value(s) of WL where the input receivers are always on or only turn on when the WRITE command is registered.
- 45) Read data including CRC data must have been clocked out before entering self refresh or power-down mode.
  46) Write data must have been written to the memory core, and CRC data must have been clocked out before entering self refresh or power-down mode.
- 47) Time for WCK2CK training and data training not included.
- 48) A maximum of 8 consecutive REFRESH commands can be posted to a GDDR5 SGRAM device, meaning that the maximum absolute interval between any REFRESH command and the next REFRESH command is 9 \* tREFI.
   49) Replaces parameter tLK when PLL Fast Lock has been enabled prior to the PLL/DLL enable or reset.

- 50) Replaces parameter tLK when PLL Standby has been enabled and the WCK clock frequency has not changed while in standby mode.
  51) The PLL standby time tSTDBY is measured from self refresh entry until after self refresh exit a subsequent PLL/DLL reset is given (with PLL Standby enabled).
- 52) CAS latecy(CL) and CRC latency(CRCWL, CRCRL) are described based on speed bin on the Table 11 on page 47.



### 18.3 CLOCK-TO-DATA TIMING SENSITIVITY

The availability of clock-to-data (WCK2DQ) timing sensitivity information provides the controller the opportunity to anticipate the impact to timings from variations in environmental conditions (such as changes in voltage or temperature) allowing the controller to take corrective action if necessary (e.g. realigning WCK and DQ). Variations in relative timing between WCK and data are reported for READ and WRITE paths. This specification calls out one zone each for VDDQ, VDD, and Tcase temperature over a specified range. Vendors may choose to provide information for additional zones covering, in total, a wider range or a finer granularity or both.

However, within a given zone if an approximated value (i.e. the specified slope) deviates from the characterized slope to such a degree that the approximated WCK-to-DQ time delay would be in error by more than 5% of one UI relative to the characterized delay then the splitting of this zone into more than one zone is required. All zones and their associated specified slopes must form a continuous piece-wise-linear curve such that, after calibration during normal operation, traversing the approximated curve (i.e. the set of specified slopes) does not lead to time delay errors in excess of the 5% of one UI.

Table 49, Table 50 and Table 51 below describe the minimum set of defined zones

#### [Table 49] VDDQ Voltage Zones

|          | VDDQ High | VDDQ Low  | NOTE |
|----------|-----------|-----------|------|
| Zone_VQ1 | VDDQ(max) | VDDQ(min) | 1    |

#### NOTE

#### [Table 50] VDD Voltage Zones

|          | VDD High | VDD Low  | NOTE |
|----------|----------|----------|------|
| Zone_VD1 | VDD(max) | VDD(min) | 1    |

#### NOTE

#### [Table 51] Tcase Temperature Zones

|         | Tcase High | Tcase Low | NOTE |
|---------|------------|-----------|------|
| Zone_T1 | Tcase(max) | 10°C      | 1    |

#### NOTE



<sup>1)</sup> VDDQ(max) is the maximum specified operating voltage. VDDQ(min) is the minimum specified operating voltage.

<sup>1)</sup> VDD(max) is the maximum specified operating voltage. VDD(min) is the minimum specified operating voltage.

<sup>1)</sup> Tcase(max) is the maximum specified operating temperature.

### GDDR5 SGRAM

As noted, variations in relative timing are reported for READ and WRITE paths. Table 52, Table 53 and Table 54 below provide information for READ timings while Table 55, Table 56 and Table 57 provide information for WRITE timings.

#### [Table 52] WCK-to-Data READ Timing Sensitivity to VDDQ

| Parameter                                              | Symbol                  | Values | Units | NOTE |
|--------------------------------------------------------|-------------------------|--------|-------|------|
| WCK2DQO Sensitivity to variations in VDDQ for zone_VQ1 | t <sub>O2VQSensZ1</sub> | 300    | ps/V  | 1, 2 |

#### NOTE

1) Calculation of tO2VQSensZ1 is performed as follows:

 $tO2VQSensZ1\ equals\ the\ quantity\ (tWCK2DQO(Zone\_VQ1(max))\ -\ tWCK2DQO(Zone\_VQ1(min)))\ divided\ by\ (VDDQ(Zone\_VQ1(max))\ -\ VDDQ(Zone\_VQ1(min)))$ 

= (tWCK2DQO(VDDQ(max)) - tWCK2DQO(VDDQ(min))) / (VDDQ(max) - VDDQ(min)).

2) VDD=1.5V, Tcase = 85°C, worst-case process corner.

#### [Table 53] WCK-to-Data READ Timing Sensitivity to VDD

| Parameter                                             | Symbol                  | Values | Units | NOTE |
|-------------------------------------------------------|-------------------------|--------|-------|------|
| WCK2DQO Sensitivity to variations in VDD for zone_VD1 | t <sub>O2VDSensZ1</sub> | 100    | ps/V  | 1, 2 |

#### NOTE

1) Calculation of tO2VDSensZ1 is performed as follows:

 $tO2VDSensZ1\ equals\ the\ quantity\ (tWCK2DQO(Zone\_VD1(max))\ -\ tWCK2DQO(Zone\_VD1(min)))$ 

divided by (VDD(Zone\_VD1(max)) - VDD(Zone\_VD1(min)))

= (tWCK2DQO(VDD(max)) - tWCK2DQO(VDD(min))) / (VDD(max) - VDD(min)).

2) VDDQ=1.5V, Tcase = 85°C, worst-case process corner.

#### [Table 54] WCK-to-Data READ Timing Sensitivity to Tcase

| Parameter                                              | Symbol                 | Values | Units | NOTE |
|--------------------------------------------------------|------------------------|--------|-------|------|
| WCK2DQO Sensitivity to variations in Tcase for zone_T1 | t <sub>O2TSensZ1</sub> | 0.6    | ps/°C | 1, 2 |

#### NOTE

1) Calculation of tO2TSensZ1 is performed as follows:

tO2TSensZ1 equals the quantity (tWCK2DQO(Zone\_T1(max)) - tWCK2DQO(Zone\_T1(min))) divided by (Tcase(Zone\_T1(max)) - Tcase(Zone\_T1(min)))

(tWCK2DQO(Tcase(max)) - tWCK2DQO(Tcase(min))) / (Tcase(max) - Tcase(min)).

2) VDDQ=1.5V, VDD(typ), worst-case process corner.

Table, Table and Table below provide information for WRITE timings.

#### [Table 55] WCK-to-Data WRITE Timing Sensitivity to VDDQ

| Parameter                                              | Symbol                  | Values | Units | NOTE |
|--------------------------------------------------------|-------------------------|--------|-------|------|
| WCK2DQI Sensitivity to variations in VDDQ for zone_VQ1 | t <sub>I2VQSensZ1</sub> | 140    | ps/V  | 1, 2 |

#### NOTE:

1) Calculation of tl2VQSensZ1 is performed as follows:

tl2VQSensZ1 equals the quantity (tWCK2DQI(Zone\_VQ1(max)) - tWCK2DQI(Zone\_VQ1(min)))

divided by (VDDQ(Zone\_VQ1(max)) - VDDQ(Zone\_VQ1(min))) = (tWCK2DQI(VDDQ(max)) - tWCK2DQI(VDDQ(min))) / (VDDQ(max) - VDDQ(min)).

2) VDD=1.5V, Tcase = 85°C, worst-case process corner.

#### [Table 56] WCK-to-Data WRITE Timing Sensitivity to VDD

| Parameter                                             | Symbol                  | Values | Units | NOTE |
|-------------------------------------------------------|-------------------------|--------|-------|------|
| WCK2DQI Sensitivity to variations in VDD for zone_VD1 | t <sub>I2VDSensZ1</sub> | 100    | ps/V  | 1, 2 |

#### NOTE

1) Calculation of tO2VDSensZ1 is performed as follows:

tit2VDSensZ1 equals the quantity (tWCK2DQl(Zone\_VD1(max)) - tWCK2DQl(Zone\_VD1(min))) divided by (VDD(Zone\_VD1(max)) - VDD(Zone\_VD1(min)))

= (tWCK2DQl(VDD(max)) - tWCK2DQl(VDD(min))) / (VDD(max) - VDD(min)).
2) VDDQ=1.5V, Tcase = 85°C, worst-case process corner.

#### [Table 57] WCK-to-Data WRITE Timing Sensitivity to Tcase

| Parameter                                              | Symbol                 | Values | Units | NOTE |
|--------------------------------------------------------|------------------------|--------|-------|------|
| WCK2DQI Sensitivity to variations in Tcase for zone_T1 | t <sub>I2TSensZ1</sub> | 0.4    | ps/°C | 1, 2 |

#### NOTE

1) Calculation of tO2TSensZ1 is performed as follows:

tO2TSensZ1 equals the quantity (tWCK2DQO(Zone\_T1(max)) - tWCK2DQO(Zone\_T1(min)))

divided by (Tcase(Zone T1(max)) - Tcase(Zone T1(min)))

= (tWCK2DQO(Tcase(max)) - tWCK2DQO(Tcase(min))) / (Tcase(max) - Tcase(min))

2) VDDQ=1.5V, VDD(typ), worst-case process corner.



### 170-FCFBGA-12.0X14.0



