```
NV41/42/G70-P317, 256bit, 4M/8Mx32bit DDR3
     Page Overview
      Page1: Overview
      Page2: PCI Express 1.0
      Page3: MEMORY: GPU Partition A/B
      Page4: MEMORY: GPU Partition C/D
      Page5: FrameBuffer: Partition A 8Mx32 BGA144 DDR3
      Page6: FrameBuffer: Partition A Decoupling
      Page7: FrameBuffer: Partition B 8Mx32 BGA144 DDR3
      Page8: FrameBuffer: Partition B Decoupling
      Page9: FrameBuffer: Partition C 8Mx32 BGA144 DDR3
      Page10: FrameBuffer: Partition C Decoupling
      Page11: FrameBuffer: Partition D 8Mx32 BGA144 DDR3
      Page12: FrameBuffer: Partition D Decoupling
      Page13: DACA Interface
      Page14: DACC Interface
      Page15: IFP A/B and C/D Interface
      Page16: DACB Interface/Framelock
      Page17: Video Capture (Philips 7115)
      Page18: Multi-use IO(MIO) Interface
      Page19: PEX: Zero Delay Buffer
      Page 20: MISC: GPIO, I2C, THERMAL, BIOS, XTAL
      Page 21: Strapping Configuration
      Page22: Power/GND and Decoupling
      Page23: Power Supply I: TMDS/MIOA/DACB Alternate Supplies
      Page24: Power Supply II: 5V and A3V3
      Page25: Power Supply III: FBVDDQ and PEX VDD
      Page26: Power Supply IV: External 12V + NVVDD VID Control
      Page27: Power Supply V: NVVDD
      Page 28: Mechanical: Bracket/Thermal Solution
                                                                                                                                                                   NVIDIA CORPORATION
                                                                                                                                                                    701 SAN TOMAS EXPRESSWAY
                                                                                                                                                                    SANTA CLARA. CA 95050. USA
                                                                                                                                                                         600-10317-0002-100
LL NYIDIA DESIGN SPECIFICATIONS, REFERENCE SPECIFICATIONS, REFERENCE BOARDS, FILES, DRAMINGS, DIAGNOSTICS, LISTS AND OTHER DOCUMENTS OR INFORMATION (TOGETHER AND SEPARATELY, ONTAIN KNOWN AND UNKNOWN VIOLATIONS OR DEVIATIONS OF INDUSTRY STANDARDS AND SPECIFICATIONS. NVIDIA MAKES NO WARRANTIES, EXPRESSED, IMPLIED, STATUTORY OR OTHERWISE WITH RESPECT MELED ARRANTIES INCLUDING, WITHOUT LIMITATION, THE WARRANTIES OF DESIGN, OF NOWINFRINGEMENT, MERCHANTABILITY OR FITNESS FOR A PARTICULAR PURPOSE, OR ARISING FROM A COURSE OF
```











































## 23 Power Supply I: TMDS/MIOA/DACB Alternate Supplies







Vout = Vref \* (1+Rtop/Rbot)
Vout = 2.5V \* (1+OR/NO STUFF) = 2.5V

Vout = VRef \* (1+Rtop/Rbot) 3.31V = 1.175V \* (1+1820/1000)

## TMDS PLL Supply



Vout = VRef \* (1+Rtop/Rbot) 2.8V = 1.175V \* (1+1400/1000) 3.31V = 1.175V \* (1+1820/1000)

## TMDS IOVDD Backdrive Prevention



NVIDIA CORPORATION 2701 SAN TOMAS EXPRESSWAY

600-10317-0002-100

NLL NVIDIA DESIGN SPECIFICATIONS, REFERENCE SPECIFICATIONS, REFERENCE BOARDS, FILES, DRAWINGS, DIAGNOSTICS, LISTS AND OTHER DOCUMENTS OR INFORMATION (TOGETHER AND SEPARATELY, 'MATERIALS') ARE BEING PROVIDED 'AS IS'. THE MATERIALS MAY
CONTAIN KNOWN AND UNKNOWN VIOLATIONS OR DEVIATIONS OF INDUSTRY STANDARDS AND SPECIFICATIONS. NVIDIA MAKES NO WARRANTIES, EXPRESSED, IMPLIED, STATUTORY OR OTHERWISE WITH RESPECT TO THE MATERIALS OR OTHERWISE, AND EXPRESSLY DISCLAIMS ALL
MPLIED WARRANTIES INCLUDING, WITHOUT LIMITATION, THE WARRANTIES OF DESIGN, OF NONINFRINGEMENT, MERCHANTABILITY OR FITNESS FOR A PARTICULAR PURPOSE, OR ARISING FROM A COURSE OF DEALING, TRADE USAGE, TRADE PRACTICE, OR INDUSTRY STANDARDS









