#### Cedar

VGA(header) +HDMI + DVI

## **PCI-EXPRESS EDGE CONNECTOR**

+12<u>V\_BUS</u>



GND#B80 PRSNT2#B81 RSVD#B82

PRESENCE











### (2) Cedar PCIE Interface NOTE: some of the PCIE testpoints will be available through via on traces. PART 1 OF 10 1 PETp0\_GFXRp0 1 PETp0 GFXRp0 AE29 AD28 PCIE\_RX1P PCIE\_RX1N 1 PETp1\_GFXRp1 1 PETn1\_GFXRn1 GFXTp1\_PERp1 GFXTn1\_PERn1 AD30 PCIE\_RX2P PCIE\_RX2N 1 PETp2\_GFXRp2 1 PETn2\_GFXRn2 AC29 PCIE\_RX3P PCIE\_RX3N 1 PETp3\_GFXRp3 1 PETn3\_GFXRn3 GFXTp3\_PERp3 GFXTn3\_PERn3 PCI-EXPRESS 1 PETp4\_GFXRp4 1 PETn4\_GFXRn4 GFXTp4\_PERp4 GFXTn4\_PERn4 1 PETp6\_GFXRp6 1 PETn6\_GFXRn6 GFXTp6\_PERp6 GFXTn6\_PERn6 W29 V28 PCIE\_RX7P PCIE\_RX7N 1 PETp7\_GFXRp7 1 PETn7\_GFXRn7 GFXTp7\_PERp7 GFXTn7\_PERn7 V30 PCIE\_RX8P PCIE\_RX8N 1 PETp8\_GFXRp8 1 PETn8\_GFXRn8 U29 T28 PCIE\_RX9P PCIE\_RX9N 1 PETp9\_GFXRp9 1 PETn9\_GFXRn9 T30 PCIE\_RX10P PCIE\_RX10N 1 PETp10\_GFXRp10 1 PETn10\_GFXRn10 1 PETp11\_GFXRp11 1 PETn11\_GFXRn11 GFXTp11\_PERp11 GFXTn11\_PERn11 P30 N31 PCIE\_RX12P PCIE\_RX12N 1 PETp12\_GFXRp12 1 PETn12\_GFXRn12 GFXTp12\_PERp12 1 GFXTn12\_PERn12 1 N29 PCIE\_RX13P PCIE\_RX13N 1 PETp13\_GFXRp13 1 PETn13\_GFXRn13 M30 L31 PCIE\_RX14P PCIE\_RX14N 1 PETp14\_GFXRp14 X 1 PETn14\_GFXRn14 GFXTp14\_PERp14 1 GFXTn14\_PERn14 1 K30 PCIE\_RX15P PCIE\_RX15N 1 PETp15\_GFXRp15 1 PETn15\_GFXRn15 GFXTp15\_PERp15 1 GFXTn15\_PERn15 1 AK30 PCIE\_REFCLKP PCIE\_REFCLKN AA22 PCIE\_CALRN PCIE\_CALRI 1 PCIE\_REFCLKP 1 PCIE\_REFCLKN Y22 PCIE\_CALRP 1.27K AL27 PERSTB 1,22 PERST#\_buf >> **AMD** Commerce Valley Drive East Markham, Ontario Tuesday, February 19, 2013

et 2 of 23

Title Cedar DDR3 2GB 8pcs 128Mx16







(06) Cedar TMDP E&F LVTMDP INTERFACE U1G Part 7 of 10 AK24 AJ23 DPF RSVD#6 RSVD#4 AG19 NC\_DPF\_PVDD –>>T2X5P −>>T2X5M T2X5P\_DPF0P 20 20 T2X5M\_DPF0N ->>T2X4P ->>T2X4M NC\_DPF\_PVSS T2X4P DPF1P T2X4M\_DPF1N 20 ->>T2X3P ->>T2X3M 20 AG17 DPF\_VDD18#2 DPF\_VDD18#1 T2X3P\_DPF2P T2X3M\_DPF2N T2XCFP\_DPF3P T2XCFM\_DPF3N AM22 AM24 DPF VSSR#4 DPF\_VSSR#5 DPF\_VSSR#2
DPF\_VSSR#1
AF23
AM20 AG23 DPF\_VDD10#2 DPF\_VDD10#1 DPF\_VSSR#3 AL19 AK18 DPE RSVD#7 RSVD#5 ->>T2X2P ->>T2X2M T2X2P\_DPE0P T2X2M DPE0N +1.8V AJ17 20 BR1500\_\_\_ AG18 DPE\_PVDD ->>T2X1P ->>T2X1M T2X1P\_DPE1P T2X1M\_DPE1N C1509 C1502 1uF\_6.3V ->>T2X0P ->>T2X0M 20 20 T2X0P\_DPE2P T2X0M\_DPE2N DPE\_PVSS ->>T2XCEP ->>T2XCEM T2XCEP\_DPE3P T2XCEM\_DPE3N +1.8V DPE\_VSSR#3
DPE\_VSSR#2
DPE\_VSSR#1
AM14
AH14
AG14
AG14
AM16
AM16 DPE\_VDD18#2 DPE\_VDD18#1 C1510 C1505 1uF\_6.3V 100nF AM18 DPE\_VSSR#5 +1<u>V</u> CALIBRATION DPE\_VDD10#2 DPE\_VDD10#1 B1503 \_\_\_\_\_ BLM15BD121SN1 +DPE\_VDD10 AF17 DPEF\_CALR 150R R1500 DPEF\_CALR C1511+ RV710 A11 HF MVD FT1 BIN1 C1506 4.7uF\_6.3V C1508 1uF\_6.3V CONFIDENTIAL & PROPRIETARY TO ADVANCED MICRO DEVICES INC CONFIDENTIAL & PROPRIETARY TO ADVANCED MICRO DEVICES IN 2007 Advanced Micro Devices This AMD Board schematic and design is the exclusive property of AMD, and is provided only to entities under a non-disclosure agreement with AMD for evaluation purposes. Further distribution or disclosure is strictly prohibited. Use of this schematic and design for any purpose other than evaluation requires a Board Technology License Agreement with AMD. AMD makes no representations or warranties of any kind regarding this schematic and design, including, not limited to, any implied warranty of merchantifility of thress for a particular purpose, and disclaims responsibly from concequences resulting turns use of the information included herein. Advanced Micro Devices Inc. **AMD** 1 Commerce Valley Drive East Markham, Ontario Date: Tuesday, February 19, 2013 Sheet 6 of

Title Cedar DDR3 2GB 8pcs 128Mx16















# (13) Linear Regulators



LDO #1: Vin = 3.00V to 3.60V (3.3V +/- 9%) Vout = +1.8V +/- 2%; lout = 1.6A (TBV) RMS MAX PCB: 50 to 70mm sq. copper area for cooling

Regulators for +5V\_VESA





LDO #2: Vin =  $\pm 1.32$ V to  $\pm 1.84$ VMAX Vout =  $\pm 1.01$ V +/- 2% lout =  $\pm 1.7$ A (TBV) RMS MAX PCB: 50 to 70mm sq. copper area for cooling

| 1.0V WORST-CASE REQUIREMENT |              |  |  |  |  |
|-----------------------------|--------------|--|--|--|--|
| Display Config              | Est. Current |  |  |  |  |
| DVI+HDMI+DP                 | 1560mA       |  |  |  |  |





## (14) Power Management

#### Power up/down Sequencing

Power Sequence Circuit to ensure SMPS\_EN is released after +12V\_BUS and +3.3V\_BUS are both in regulation.





#### Power Play

#### VDDC Voltage Settings Using GPIOs

|                      |                      | Output Voltage (V) |   |              |              |                  |
|----------------------|----------------------|--------------------|---|--------------|--------------|------------------|
| PWRCNTL_1<br>GPIO_20 | PWRCNTL_0<br>GPIO_15 | Rf1=<br>Rf2=       |   | Rf1=<br>Rf2= | Rf1=<br>Rf2= |                  |
| GF10_20              | GF10_15              | RIZ-               |   | RL2-         | RL2-         |                  |
| 0                    | 0                    |                    |   |              |              |                  |
| 0                    | 1                    |                    |   |              |              |                  |
| 1                    | 0                    |                    |   |              |              |                  |
| 1                    | 1                    | 1                  | 0 | 1            |              | Power-up Default |



#### MVDD Voltage Settings Using GPIOs

|           | Output Voltage (V) |   |      |      |                  |  |
|-----------|--------------------|---|------|------|------------------|--|
| PWRCNTL_2 |                    |   | Rf1= | Rf1= |                  |  |
| GPIO_6    | R£2=               |   | Rf2= | Rf2= |                  |  |
| 0         |                    |   |      |      |                  |  |
|           |                    |   |      | 1    |                  |  |
|           |                    |   | _    |      |                  |  |
| 1         | 1                  | 0 | 1    | 1    | Power-up Default |  |

11.32k-ohm (3160113200G). Vout = 1.507V

### MVDDC\_FB 12

R4

R710

R710

R710

R710

R710

R711

CONPIDENTIAL A PROPRIETANT TO ADVANCED MICRO DEVICES NC.
TODAY Advanced Micro Devices
TODAY Advanced Micro Devices
TODAY Advanced Micro Devices
Today Advanced Micro Devices
Today Advanced Micro Micro Micro Micro Micro
And So provided only to entitles under a non-disclosure agreement
with AMAD for advancine proposes. Further dischlosure of destinate
of the first enduration regions is flowed? Technology Literate Agreement
with AMAD. AMD makes no representations or warrested and yet
of a specific place and or depicy, including, not limited to,
purpose, and defining responsibility foreign consequences resulting
Today purpose, and defining responsibility foreign consequences resulting
Today Technology Company Company Company Company
Technology Compa

Advanced Micro Devices Inc.
1 Commerce Valley Drive East
Matriham, Ontario.

10c: Tuesday, February 19, 2013

Rev 2

10ct 14 of 23

Title Cedar DDR3 2GB 8pcs 128Mx16

Doc No.









# (19) DAC2 OUTPUT

## DAC 2 OUTPUT

20

Place close to Connector

Pseudo differential RGB signals should be routed from the ASIC to the display connector without switching reference plane or running over split plane



SYNC and DDC should be routed from the ASIC to the display connector without switching reference plane or running over split plane



## (20) DVI OUTPUT

### **DPE / DPF OUTPUT**







CONFIDENTIAL & PROPRIETANT TO ADVANCED MICRO DEVICES NC.
TOTAL AND Depart behavior and design is the exchance property of AND,
sin AND Development on ord design is the exchance property of AND,
sin AND Development or every development or an extensive property of AND,
sin AND Development or every development or every purpose
sin AND AND Manaters on representation or war-series of any build
represently the schematics and design, handders, on the instead to,
purpose, and disclaims representably invary consequences essenting
from use of the information included house.

Table Cectar DDR3 2GB 8pcs 128MX16

Tele Cectar DDR3 2GB 8pcs 128MX16



