





















CONFIDENTIAL & PROPRIETARY TO ADVANCED MICRO DEVICES INC.
72007 Advanced Micro Devices
This AMB Dead schematic and design is the exclusive property of AMD,
and is provided only to entities under a non-deciouser agreement
with AMB. To revealuration purpose, Firther destribution or disclosure
and the provided only to entities under a non-deciouser agreement
with AMB. AMD makes no representations or waternative and
with AMB. AMD makes no representations or waternative and vary land
regarding this schematic and design, including, not limited to,
any implied waternaty of mechanishing or fitness for a particular
purpose, and disclaims responsibility formy consequences resulting
Title RH CEDAR DDR3 1GB VGA+HDMI/DP+dDVI

Doc No.
105-C026XX-00D



## **Linear Regulators**

LDO #1: Vin = 3.00V to 3.60V (3.3V +/- 9%) Vout = +1.8V +/- 2%; lout = 1.6A (TBV) RMS MAX PCB: 50 to 70mm sq. copper area for cooling

Vout=0.8V \* ( 1+ R957 / R955 )

LDO #2: Vin = +1.32V to 1.84VMAX Vout = +1.01V +/- 2% lout = 1.7A (TBV) RMS MAX PCB: 50 to 70mm sq. copper area for cooling

| 1.8V WORST-CASE REQUIREMENT |              |  |  |
|-----------------------------|--------------|--|--|
| Display Config              | Est. Current |  |  |
| DVI+HDMI+DP                 | 1330mA       |  |  |

|   | 1.0V WORST-CASE REQUIREMENT |              |  |  |  |
|---|-----------------------------|--------------|--|--|--|
| • | Display Config              | Est. Current |  |  |  |
|   | DVI+HDMI+DP                 | 1560mA       |  |  |  |



Vout=0.8V \* ( 1+ R956 / R954 )



Regulators for +5V, +5V\_VESA and +5V\_VESA2

COMPRENINA & PROPRIETARY TO ADVANCED MICHO DEVICES NC.
The AMIC Device for many continues and design in the exclusive propage of AMO, and a promited or the orienties under a more facilities agreement in a storily problemed. Use of the schemeline of the design for any propage as a storily problemed. Use of the schemeline and design, for any propage and the AMIC AMIC states or implementation of surface and analysis, including, and femiliar for any propage and the AMIC AMIC states or implementation of surface and continues of surface and continues of the schemeline and design, including, and femiliar for any propage and the schemeline and probabilities of the schemeline schemeline and the sc









|       | A          | MC  | 5          | Title RH CEDAR DDR3 1GB VGA+HDMI/DP+dDVI       |                                                                | Schematic No.<br>105-C026XX-00D                                                                                                         | Date:<br>Tuesday, March                             | 09, 2010 |
|-------|------------|-----|------------|------------------------------------------------|----------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------|----------|
| AMD   |            |     |            | REVISION HISTORY  NOTE: This so For SturPlease | chematic represent<br>uffing options (com<br>contact AMD repre | s the PCB, it does not represent any specific ponent values, DNI, ? please consult the presentative to obtain latest BOM closest to the | SKU.<br>oduct specific BOM.<br>application desired. | Rev P03  |
| ט     | Sch<br>Rev |     |            |                                                |                                                                |                                                                                                                                         |                                                     | J. J.    |
|       | 00         | 00A | 2009/03/23 |                                                |                                                                |                                                                                                                                         |                                                     |          |
|       | 01         | 00B | 2009/07/3  |                                                |                                                                |                                                                                                                                         |                                                     |          |
|       | 02         | 00C | 2009/08/12 | Initial Cedar schematic                        |                                                                |                                                                                                                                         |                                                     |          |
| C B B | 03         | 00D | 2009/09/24 | Change DDC line configuration  4 3             | R<br>が<br>の                                                    |                                                                                                                                         |                                                     | В<br>В   |