**REDWOOD PCI-EXPRESS EDGE CONNECTOR ROGUE** PCIe RESET Buffered +12<u>V\_BUS</u> x16 PCle +3.3V\_BUS R106 47K DNI PRSNT1#A1 +12V#A2 +12V#A3 GND#A4 JTAG2 JTAG3 JTAG4 JTAG5 +3.3V#A9 +3.3V#A10 PERST# B2 B3 B4 × B5 × B6 × B7 B8 × B9 × B10 × B11 R102 10K R11-4532T12RW98532T12-W08 System JTAG TDI and TDO are hard មានិគឺ p. 20 for GPU JTAG C11-1042312-M09 (13) +1V\_LDO\_POK >> R103 0R NC7SZ08P5X\_NL >>> PERST#\_buf (2,16) R11-0000012-Y0 WAKE# PERST# U100 RSVD#B12 GND#A12 REFCLK-REFCLK-GND#A15 PERDO PERDO GND#A15 GND#A25 PERDO PCIE\_REFCLKP (2)
PCIE\_REFCLKN (2) T70-7SZ0810-F01 R104 OR DNI Place these caps as close to the PCIE GND#B18 PETp1 PETn1 Place R104 in U100 onnector as possible GND#B21 GND#B22 C157 CAP CER 10UF 20% 16V X5R 10UF (1206)1.8MM H MAX +12V BUS GND#A37 GND#A38 PERD5 PERD5 GND#A41 GND#A42 PERD6 PERD6 PERD7 PERD7 GND#A46 GND#A46 GND#A46 GND#A46 GND#A46 GND#A46 GND#A46 GND#A55 PERD9 PERD1 GND#A55 PERD1 GND#A55 PERD1 FERD1 FE C151 C152 = 150nF\_16V = 150nF\_16V C11-1542513-S02C11-1542513-S02 CAP CER 10UF 10% 6.3V X5R (0805)1.4MM MAX THICK change to 10UF 10% 6.3V X5R C153 10uF\_X5R (1206)1.6MM MAX THICK C11-1067327-M09 +3.3V\_BUS C156 C154 100nF\_6.3V GND#A6
PER91.
PER91.
GND#A7'
PER91.
GND#A7'
PER91.
GND#A7'
PER91.
GND#A7'
PER91.
GND#A7'
PER91.
GND#A7'
GND#A7'
GND#A7'
GND#A7'
FR91.
GND#A8'  $\dot{\uparrow}$ BUO BRING UP **AMD** Commerce Valley Drive East Markham, Ontario e: Friday, October 15, 2010 TURKS DDR3 1GB rVGA+HDMI/DP+DVI\_LP Doc No. 105-C241xx-00b























## (13) Linear Regulators

LDO #1: Vin = 3.00V to 3.60V (3.3V +/- 9%) Vout = +1.8V +/- 2%; lout = 1.6A (TBV) RMS MAX

PCB: 50 to 70mm sq. copper area for cooling



1.8V WORST-CASE REQUIREMENT

Display Config Est. Current

DVI+HDMI+DP 1330mA



Vout=0.8V \* (1+ R957 / R955)

 $1.7960 = 0.8 \times (1+12.7 \text{K}/10.2 \text{K})$  $1.8160 = 0.8 \times (1+12.7 \text{K}/10.\text{K})$ 

|                                | [                                       | >>>+1V | _LDO_POK {1} |   | ~~                                                                                             | $\checkmark$ |                                     |
|--------------------------------|-----------------------------------------|--------|--------------|---|------------------------------------------------------------------------------------------------|--------------|-------------------------------------|
| +M/V_                          | DD +3.3V_BUS  ER22 2R2  R11-022AT13-W08 | 1 POK  | VCTRL 4      | 6 |                                                                                                | 1            | +1V                                 |
| C962 = 10uF_XSR C11-1097314M09 | C963<br>10uF_XSR<br>C11-1067314         | 3 VIN  | Q Q FB       |   | R956<br>3.3K<br>R11-0332712-W08<br>T0uF_XSR<br>C11-087314-M08<br>R954<br>0K<br>R11-9103712-W08 |              | C965<br>10uF_X5R<br>C11-1067314-M09 |

| 1.0V WORST-CASE REQUIREMENT |              |  |  |  |  |
|-----------------------------|--------------|--|--|--|--|
| Display Config              | Est. Current |  |  |  |  |
| DVI+HDMI+DP                 | 1560mA       |  |  |  |  |

Vout=0.8V \* (1+ R956 / R954) 1.0000 = 0.8 x (1+2.5k/10k) 1.0640 = 0.8 x (1+3.3k/10k)

## Regulators for +5V, +5V\_VESA



## Vout=1.25V\* [1+(ER305/ER304)]

 $5.0206 = 1.25 \times (1+365/121)$  $5.1108 = 1.25 \times (1+383/124)$ 



es Inc.
we East AMD
Rev P01

Date: Friday, October 15, 2010 Rev P01

Sheet 13 of 19

TURKS DDR3 1GB rVGA+HDMI/DP+DVI LP Doc No. 105-C241xx-00b

## (14) MVDD





COMPRENTIAL & PROPRETANT TO ADVANCED MCRO DEVICES INC.
This AMD Based schematic and design is the exclusion property of AMD, and its provided by position under a condiciousne agreement is acidly provided. Use of this schematic and design is not proposed often the re-existence repairs a factor frozenity. Lorent appropriate of the first exclusion repairs a factor frozenity. Lorent appropriate control and control

dvanced Micro Devices Inc.

Commerce Valley Drive East arkham, Ontario

Rev Pol

Rev Pol

Rev Pol

purpose, and disclaims responsibility forany consequences resulting Sheet 14 of 19

Title TURKS DDR3 1GB rVGA+HDMI/DP+DVI LP

Doc No. 105-C241xx-00b





|                                   | A  | ME  | 5          | Title TURKS DDR3 1GB rVGA+HDMI/DP+DVI LP                                                | NOTE: | This schematic represent                              | Schematic No. 105-C021xx-00C                                                               | Date: Friday, October 1                   |         |
|-----------------------------------|----|-----|------------|-----------------------------------------------------------------------------------------|-------|-------------------------------------------------------|--------------------------------------------------------------------------------------------|-------------------------------------------|---------|
| D                                 | A  |     |            | REVISION HISTORY                                                                        | NOTE: | For Stuffing options (com<br>Please contact AMD repre | ponent values, DNI , ? please consult the presentative to obtain latest BOM closest to the | roduct specific BOM. application desired. | Rev P01 |
| Sch Rev Date Revision Description |    |     |            |                                                                                         |       |                                                       |                                                                                            |                                           |         |
|                                   | 00 | 00A | 2009/06/11 | REDWOOD PRO DDR3 1GB BASED ON C020                                                      |       |                                                       |                                                                                            |                                           |         |
|                                   |    | 00B | 2009/07/17 | REDWOOD PRO DDR3 1GB BASED ON C021 00A                                                  |       |                                                       |                                                                                            |                                           |         |
| C B                               |    | 00B | 2009/09/29 | Add R3625 on DRAM_RST Change HDMI 12C line to AUX3P/N Change DAC1 RGB topology to LC-LC |       |                                                       |                                                                                            | 2300                                      | Q A     |
| L                                 |    |     | 5          | 4                                                                                       |       | 3                                                     | 2                                                                                          |                                           | 1       |