PG161-A01

## TU116 6GB 12Gbps GDDR6 DVI-D/DP/DP + HDMI + DP

## TABLE OF CONTENTS

| Page | Description                       |
|------|-----------------------------------|
| 1    | Table of Contents                 |
| 2    | Block Diagram                     |
| 3    | PCI Express                       |
| 4    | MEMORY: GPU FB_AB                 |
| 5    | MEMORY: FBA[31:0]                 |
| 6    | MEMORY: FBA[63:32]                |
| 7    | MEMORY: FBB[31:0]                 |
| 8    | MEMORY: FBB[63:32]                |
| 9    | MEMORY: GPU FB_CD                 |
| 10   | MEMORY: FBC[31:0]                 |
| 11   | MEMORY: FBC[63:32]                |
| 12   | MEMORY: FBD[31:0]                 |
| 13   | MEMORY: FBD[63:32]                |
| 14   | GPU PWR & GND                     |
| 15   | GPU Decoupling                    |
| 16   | GPU Decoupling2                   |
| 17   | IO: IFPAB DVI-D-DL                |
| 18   | IO: IFPA DP                       |
| 19   | IO: IFPB DP                       |
| 20   | IO: IFPE & IFPF USBC NC           |
| 21   | IO: IFPC HDMI                     |
| 22   | IO: IFPD DP                       |
| 23   | IO: NVHS Interface and Frame Lock |
| 24   | MISC1: Thermal, JTAG, GPIO,STEREO |
| 25   | MISC2: ROM, XTAL,STRAPS           |
|      |                                   |

| Page | Description                          |
|------|--------------------------------------|
| 26   | PS: 1V8_AON                          |
| 27   | PS: 5V                               |
| 28   | PS: PEXVDD                           |
| 29   | PS: FBVDDQ                           |
| 30   | PS: FBVDDQ PH2                       |
| 31   | PS: NVVDD Controller                 |
| 32   | PS: NVVDD Phase 6,4                  |
| 33   | PS: NVVDD Phase 3,5                  |
| 34   | PS: NVVDD Phase 2,1                  |
| 35   | PS: Input, Filtering, and Monitoring |
| 36   | PS: STEERING, UPB & HOT-UNPLUG       |
| 37   | SEQ: 5V, 1V8, NV3V3 ENABLE           |
| 38   | SEQ: NV, PEX, FB ENABLE              |
| 39   | SEQ: MISC                            |
| 40   | FAN                                  |
| 41   | PS: Pre-filter                       |
| 42   | MECH                                 |
|      |                                      |
|      |                                      |
|      |                                      |
|      |                                      |
|      |                                      |
|      |                                      |
|      |                                      |

Page Description

NVIDIA CORPORATION

2701 SAN TOMAS EXPRESSWAY

SANTA CLARA, CA 95050, USA

NV\_PN 600-1G161-0021-QS1

ASSEMBLY BASE LEVEL GENERIC SCHEMATIC ONLY, COMMON & NO\_STUFF ASSEMBLY NOTES AND BOM NOT FINAL PAGE DETAIL Table of Contents ALL NVIDIA DESIGN SPECIFICATIONS, REFERENCE SPECIFICATIONS, REFERENCE BOARDS, FILES, DRAWINGS, DIAGNOSTICS, LISTS AND OTHER DOCUMENTS OR INFORMATION (TOGETHER AND SEPARATELY, "MATERIALS") ARE BEING PROVIDED 'AS IS'. THE MATERIALS MAY CONTAIN KNOWN AND UNKNOWN VIOLATIONS OR DEVIATIONS OF INDUSTRY STANDARDS AND SPECIFICATIONS. NVIDIA MAKES NO WARRANTIES, EXPRESSED, IMPLIED, STATUTORY OR OTHERWISE WITH RESPECT TO THE MATERIALS OR OTHERWISE, AND EXPRESSLY DISCLAIMS ALL IMPLIED WARRANTIES INCLUDING, WITHOUT LIMITATION, THE WARRANTIES OF DESIGN, OF NONINFRINGEMENT, MERCHANTABILITY OR FITNESS FOR A PARTICULAR PURPOSE, OR ARISING FROM A COURSE OF DEALING, TRADE USAGE, TRADE PRACTICE, OR INDUSTRY STANDARDS.

PAGE 1 OF 42 DATE 27-NOV-2018

PCB REV PG161-A01
BOM REV A



































Page19: IFPB DP IFPB DP CO-LAYOUT WITH IFPAB DVI-D-DL Two cases to be considered: 1. DP AUX to DP connector: AUX AC coupled 2. DP AUX to DP-DVI dongle: AUX pass through **Hotplug Detection** 24.2E< OUT GPIO15\_IFPB\_HPD Fused DP\_PWR **NVIDIA CORPORATION** NV\_PN 600-1G161-0021-QS1 ALL NVIDIA DESIGN SPECIFICATIONS, REFERENCE SPECIFICATIONS, REFERENCE BOARDS, FILES, DRAWINGS, DIAGNOSTICS, LISTS AND OTHER DOCUMENTS OR INFORMATION (TOGETHER AND SEPARATELY, 'MATERIALS') ARE BEING PROVIDED 'AS IS'. THE MATERIALS MAY CONTAIN KNOWN AND UNKNOWN VIOLATIONS OF INDUSTRY STANDARDS AND SPECIFICATIONS. NVIDIA MAKES NO WARRANTIES, EXPRESSED, IMPLIED, STATUTORY OR OTHERWISE, AND EXPRESSLY DISCLAIMS ALL IMPLIED WARRANTIES INCLUDING, WITHOUT LIMITATION, THE WARRANTIES OF DESIGN, OF NONINFRINGEMENT, MERCHANTABILITY OR FITNESS FOR A PARTICULAR PURPOSE, OR ARISING FROM A COURSE OF DEALING, TRADE USAGE, TRADE PRACTICE, OR INDUSTRY STANDARDS. PAGE 19 OF DATE 27-NOV-2018













































