#### **MS-V088 VER 0A**

NV43-PCIE NV43 256MB/128bit, BGA 16MX16 DDR2, VGA, DVI-I, TV-OUT(HT-10)

#### P295-A00 DESIGN NV43 300/267MHZ 128MB/256MB/512MB DDR2 84-FBGA

PAGE SUMMARY: DDR2 84-FBGA Clock setting 350MHZ

Page1: P295 Overview

Page2: PCI EXPRESS, NVVDD, VDD33

Page3: FB BANK A, FBVTT TERMINATIONS, FBVDDQ DECOUPLING

Page4: FB BANK C, FBVTT TERMINATIONS Page5: MEMORY PARTITION A 0..31 Page6: MEMORY PARTITION A 32..63

Page7: MEMORY PARTITION C 0..31
Page8: MEMORY PARTITION C 32..63

Page9: GPU GND Page10: DACA - VGA

Page11: DACB - TVOUT, VIDEO IN

Page12: DACC - VGA

Page13: STRAPS, FANSINK, MECHANICALS

Page14: GPIO, HDCP ROM, VBIOS ROM, FAN CONTROL

Page15: INTERNAL TMDS LINK A/B Page16: INTERNAL TMDS LINK C/D

Page17: MIOA, MIOB, NVPLL

Page18: POWER SUPPLY (RT9218) for NVVDD,FBVDDQ

Page19: Other Powers - A3V3, DDC\_5, TMDSPLL, TMDSIO, FBVTT and 5V-3V3 POWER SEQUENCING

| Г   | ixu | VARIANT                 | NVPN                    | ASSEMBLY                                                                               |
|-----|-----|-------------------------|-------------------------|----------------------------------------------------------------------------------------|
| - 1 | В   | BASE                    | 602-10295-BASE-SCH      | BASE LEVEL GENERIC SCHEMATIC ONLY, COMMON & NO. STUFF ASSEMBLY NOTES AND BOM NOT FINAL |
|     | 1   | SKU000                  | 602-10295-0000-000      | GF-6600-AD4 GEN 300/267MHZ 256MB 84-FBGA DDR2 16MX16 VGA+DVI-I+HDTV                    |
|     | 2   | SKU001                  | 602-10295-0001-000      | GF-6600-AD4 GEN 300267MHZ 128MB 84-FBGA DDR2 8MX16 VGA+DVH+HDTV                        |
|     | 3   | <undefined></undefined> | <undefined></undefined> | <un></un>                                                                              |
|     | 4   | <undefined></undefined> | <undefined></undefined> | <un></un>                                                                              |
|     | 5   | <undefined></undefined> | <undefined></undefined> | <un></un>                                                                              |
|     | 6   | <undefined></undefined> | <undefined></undefined> | <un></un>                                                                              |
|     | 7   | <undefined></undefined> | <undefined></undefined> | <un></un>                                                                              |
|     | 8   | <undefined></undefined> | <undefined></undefined> | <un></un>                                                                              |
|     | 9   | <undefined></undefined> | <undefined></undefined> | <un></un>                                                                              |
|     | 10  | <undefined></undefined> | <undefined></undefined> | <un></un>                                                                              |
|     | 11  | <undefined></undefined> | <undefined></undefined> | <un></un>                                                                              |
|     | 12  | <undefined></undefined> | <undefined></undefined> | <un></un>                                                                              |
|     | 13  | <undefined></undefined> | <undefined></undefined> | <un></un>                                                                              |
|     | 14  | <undefined></undefined> | <undefined></undefined> | <undefined></undefined>                                                                |
|     | 15  | <undefined></undefined> | <undefined></undefined> | <un></un>                                                                              |
| - 1 |     |                         |                         |                                                                                        |

#### REV HISTORY

#### A00

#### -08/04/2005:

1.Page18: change power solution to RT9218 for NVVDD & FBVDDQ

#### 10S

#### -08/04/2005:

1.Page18: Move C913~C916 out form C910,C911 & Move C930,C931 out form C929

2.Page19: Add C940 near C36 3.Page19: Remove C16, C35, C55

#### B00

#### -12/06/2005:

1.ADD G73 circuit

#### C00

#### -04/26/2006:

1.Remove NV43 reserve circuit

2.Page14: Add SPDIF circuit

3.Page15: Add TMDS Dual\_Link A/B

4.Page17: Add MIOA Feature SLI CON

5.Page18,19: Modify Power solution same as P345

#### C01

#### -06/26/2006:

- 1.Page18:Add MIOA SLI referenc power
- 2.Page18:Add R0805 NVVDD to PEX1V2
- 3.Page18:Add NVVDD Choke Footprint
- 4.Page15/16:Add Bridge R for EMI

#### AOO

#### -11/10/2006:V041-3.1 change model name to V088-0A

- 1.Page17:MIOA/B SLI signals resverve
- 2.Page13:Straps reserve for G84
- 3.Page10/11/12:Reserve DAC\_VREF for G84 DAC
- 4.Page3/4:Reserve FBIO ODT for G84 DDR2
- 5.Page3/4:Reserve FBIO External VREF for G84
- 6.Page3/4/5/6/7/8:Reserve FBIO Dual Rank Inplementation for G84
- 7.Page3/4/14:Reserve I/O changes for G84
- 8.Page3/9/15/16/19:Reserve Power rail for G84





#### 03 FB BANK A, FBVDDQ DECOUPLING FB PARTITION A 0591 .1UF 10V 10% XSR 0402 00MM0 C619 4700PF 29/ 10% XR 0402 COMMON 0593 .022UF 19/ 10% XIR 002 COMMO 022UF C743 4700PF C597 .022UF C594 .1UF 0815 .1UF C592 .022UF : 10V 10% X7R 0402 0802 .1UF 10V 10% XSR 0402 O631 47UF GÑD 0570 47UF 6.3V 10% XSR 0003 0626 .022UF C704 .022UF 0513 4700PF 29/ 10% X7R 962 COMMOR 0627 .1UF 10V 10% XSR 0622 OE29 220PF 50V 5% CDG 0602 COMMON 0664 .1UF 10V 10% XSR 0402 0567 .01UF 10V 10V X7R 0402 COMMO 0550 .01UF 197 195 X7R 062 0559 .1UF 10V 10% XIR 062 M29 FBADQM0 M30 FBADQM1 G30 FBADQM2 F29 FBADQM3 AA29 FBADQM4 AK30 FBADQM6 AC30 FBADQM6 FBADQM6 FBADQM7 L28 FBADOS\_WP0 FBADOS\_WP1 FBADOS\_WP2 FBADOS\_WP2 FBADOS\_WP3 AB.28 FBADOS\_WP4 FBADOS\_WP5 FBADOS\_WP5 FBADOS\_WP5 FBADOS\_WP7 FBADOS\_WP7 M28 FBADOS\_RNO K32 FBADOS\_RN1 G31 FBADOS\_RN2 G27 FBADOS\_RN2 A28 FBADOS\_RN4 A131 FBADOS\_RN6 AE31 FBADOS\_RN6 AH29 FBADOS\_RN7 C998 1UF 6.3V 19% XSR 0K2 CIOMM C1005 47UF 63V 10% XSR 0003 FBA DEBUG FBA PLLAVDD G25 OR22 .1UF 10V 10% 35R 062 COMMO .1UF Micro-Star International Co., LTD. Etor FB BANK A, FBVDDQ DECOUPLING

## 04 FB BANK C, FBVTT TERMINATIONS FB PARTITION C BGAGO PIO 33X3388. COMMON | 314 FB | 3 OUT \* C5 FBCDQS\_WP0 E10 FBCDQS\_WP1 E5 FBCDQS\_WP2 B8 FBCDQS\_WP3 A29 FBCDQS\_WP4 D25 FBCDQS\_WP5 B26 FBCDQS\_WP5 F20 FBCDQS\_WP7 FRC PLLVDD FBC\_PLLGND OEBO JOTUF 1997 1996 XIR 9802 COMMOR 0685 .1UF 10V 10% XSR 0402 COMMO C945 4.7UF 6.3V 10% XSR 0003



# 05 MEMORY PARTITION A 0..31 FBA MEMORY 1st bank 0..31 PLACE ALL DISCRETE COMPONENTS AS NEAR AS POSSIBLE TO MEMORY Micro-Star International Co., LTD.

MEMORY PARTITION A 0..31

#### 06 MEMORY PARTITION A 32..63

### FBA MEMORY 1st bank 32..63 PLACE ALL DISCRETE COMPONENTS AS NEAR AS POSSIBLE TO MEMORY





#### 07 MEMORY PARTITION C 0..31

#### FBC MEMORY 2nd bank 0..31

PLACE ALL DISCRETE COMPONENTS AS NEAR AS POSSIBLE TO MEMORY



#### 08 MEMORY PARTITION C 32..63

# FBC MEMORY 2nd bank 32..63 PLACE ALL DISCRETE COMPONENTS AS NEAR AS POSSIBLE TO MEMORY 10V 10V 10% X7R 0002 Micro-Star International Co., LTD. MEMORY PARTITION C 32..63

#### 09 GPU GND / TMDS\_PLLVDD









#### 11 DACB - TVOUT, VIDEO IN









#### 13 STRAPS, FANSINK, MECHANICALS (Strap R using 2K if no specail requred)















Others Power Supply (Linears)