







FRAME BUFFER: PARTITION A **DECOUPLING** Decoupling for FBA 0..31 Decoupling for FBA 32..63 PLACE NEAR MEMORY FBVDD PINS PLACE NEAR MEMORY FBVDD PINS C718 C678 C725
.01UF .01UF .01UF
25V 25V 25V
10% 10% 10% 10%
X7R X7R X7R
0402 0402 0402 PLACE NEAR MEMORY PLACE NEAR MEMORY FBVDDQ PINS C681 .1UF 10V 10% X5R 0402 COMMON C512 C541 .1UF .1UF 10V 10V 10% 10% X5R X5R 0402 0402 COMMON COMM C719 .01UF 25V 10% X7R 0402 C877 .01UF 25V 10% X7R 0402 COMM C712 .1UF 10V 10% x5R 0402 COMM Micro-Star International Co., LTD. ALL NVIDA DESIGN SPECIFICATIONS, REFERENCE SPECIFICATIONS, REFERENCE BOARDS, FILES, DRAWINGS, DIAGNOSTICS, LISTS AND OTHER DOCUMENTS ON INFORMATION (TIGGETHER AND SEPARATELY, MATERIALS) ARE BONNING AND SPECIFICATIONS, REFERENCE SPECIFICATIONS, REFERENCE BOARDS, FILES, DRAWINGS, DIAGNOSTICS, LISTS AND OTHER DOCUMENTS ON INFORMATION (TIGGETHER AND SEPARATELY, MATERIALS) ARE BONNING AND SPECIFICATIONS, NVIDIA MAKES NO WARRANTIES, EXPRESSED, IMPLIED, STATUTORY OR OTHERWISE WITH RESPECT TO THE MATERIALS REPRESSED, IMPLIED, STATUTORY OR OTHERWISE WITH RESPECT TO THE MATERIALS AND SPECIFICATIONS, TRADE USAGE TRADE PROOFTICE OF INDUSTRY STANDARDS.

B C C



































