# PCI-EXPRESS EDGE CONNECTOR

## PCIe RESET Buffered



CONFIDENTIAL & PROPRIETANY TO ADVANCED MCRD DEACES INC.

1 Death Advanced from Deaker

1 the ARID Death of Invention and Register in the seatching properly of ARID.

with ARID Several Internet in an office of Internet in Advanced Micro Devices Inc.

1 Commerce Valley Drive East

1 Commerce Valley Drive East

1 Commerce Valley Drive East

1 Seator Service Internet Intern





### (4) CAYMEN MEM Interface Ch C&D [7] DQC0\_[31..0] 《>>= DQC1\_[31..0] [7] [8] DQD0\_[31..0] 《>>-✓ >>DQD1\_[31..0] [8] DQD0\_0 DQD0\_1 DQD0\_2 DQD0\_3 DQD0\_4 DQD0\_5 DQD0\_6 DQD0\_7 DQD0\_8 DQD0\_8 DQD0\_10 DQD0\_110 DQD0\_12 DQD0\_13 DQD0\_14 DQD0\_15 DQD0\_15 DQD0\_17 DQD0\_18 M O R Y M E M O R OQC0 12 I N T E R DQD0\_19 DQD0\_20 DQD0\_21 DQD0\_22 DQD0\_23 DQD0\_25 DQD0\_25 DQD0\_27 DQD0\_28 DQD0\_27 DQD0\_28 DQD0\_29 DQD0\_31 DQC0 19 DQC0 20 DQC0 21 DQC0 23 DQC0 24 DQC0 25 DQC0 25 DQC0 27 DQC0 27 DQC0 28 DQC0 29 N T E R F A C A C E DQC0\_31 DQD1\_3 [7] MACO\_[8..0] <<= [8] MAD0\_[8..0] <<= MAD0\_0 MAD0\_1 MAD0\_2 MAD0\_3 MAD0\_4 MAD0\_5 MAD0\_6 MAD0\_7 MAD0\_8 MAD1\_0 MAD1\_1 MAD1\_2 MAD1\_3 MAD1\_4 MAD1\_5 MACO\_0 MACO\_1 MACO\_2 MACO\_3 MACO\_4 MACO\_5 MACO\_6 MACO\_7 MACO\_8 MAD1 [8] WCKD0\_0 WCKC1\_0 [7] WCKC1b\_0 [7] WCKC1\_ WCKC1B\_ A N K EDCC0 0 EDCD0 0 EDCC0\_1 EDCC0\_2 EDCC0\_3 EDCD0\_1 EDCD0\_2 EDCD0\_3 c [7] DDBIC0\_0 [7] DDBIC0\_1 [7] DDBIC0\_2 [7] DDBIC0\_3 DDBIC1\_0 [7] DDBIC1\_1 [7] DDBIC1\_2 [7] DDBIC1\_3 [7] [8] DDBID0\_0 [8] DDBID0\_1 [8] DDBID0\_2 [8] DDBID0\_3 DDBID1\_0 [8] DDBID1\_1 [8] DDBID1\_2 [8] DDBID1\_3 [8] DDBICO\_0 DDBICO\_1 DDBICO\_3 DDBICO\_3 DDBIDO\_0 DDBIDO\_1 DDBIDO\_3 DDBIDO\_3 [7] ADBIC0 ≪≫ -≪≫ADBIC1 [7] [8] ADBID0 << >> ADBID0 √ ADBID1 [8] ADBIC0 ADBIC ADBID CSC0B\_0 CSC0B\_1 ->>CSC1b\_0 [7] CSD0B\_0 CSD0B\_1 ->>CSD1b\_0 [8] CSC1B\_ CSC1B\_ [7] CASC0b ( [7] RASC0b ( [7] WEC0b ( CASCOB RASCOB WECOB ->>CASC1b [7] ->>RASC1b [7] ->>WEC1b [7] ->>CASD1b [8] ->>RASD1b [8] ->>WED1b [8] [7] CKEC0 << ->>CKEC1 [7] [8] CKED0 << ->>CKED1 [8] CKECO CKEC CKEDO CKED CLKC0 CLKC0B CLKD0 CLKD0B XAT1 XAV3 XAU7 XAU7 XAV7 RSVD#11 RSVD#11 RSVD#13 MVREFD/S =0.7\* VDDR1 R3632 40.2R 1% MVREFD/S =0.7\* VDDR1 MVREFDC MVREFDD NC MVREFD20 NC MVREFD2 = C3624 1uF\_6.3V C3625 1uF\_6.3V +MVDD R3622 40.2R AL15 MVREFS C [7,8] DRAM\_RST2 MVREFS D MVREFSO DRAM\_RST2 MVREFSE R3627 5.1K C3617 120pF **AMD** Jarkham Ontario Monday, September 20, 2010 ASIC Memory Ch C & D No. 105-C204XX-00A

## (5) GDDR5 Memory Channel A



CONTINUENTLY A TO ADMINISTRAT TO ADMINISTRAT TO ADMINISTRATE T

## (6) GDDR5 Memory Channel B GDDR5 [3] DQB0\_[31..0] 《>> [3] DQB1\_[31..0] 《>> (931 | DO7 (930 | DO5 VDQ-B: VDQ-B: VDQ-B: VDQ-B: VDQ-B: VDQ-B: VDQ-D: VDQ-D: VDQ-D: VDQ-E: VDQ-F: VDQ-F: VDQ-F: VDQ-F: VDQ-F: VDQ-B: VD VDDQ-B VDDQ-B VDDQ-B VDDQ-B VDDQ-D VDDQ-D VDDQ-D VDDQ-D VDDQ-B VDDQ-F VDQ-F VDQ-T VDDQ-T 100nF\_6.3V 100nF\_6.3V 100nF\_6.3V 100nF\_6.3V 100nF\_6.3V 100nF\_6.3V 100nF\_6.3V 1uF\_6.3V 1uF\_6.3V 1uF\_6.3V 10F\_6.3V 10F\_6.3V 10F\_6.3V 10F\_6.3V 10F\_6.3V C2344 10uF\_X6S C2343 10uF\_X6S 10uF\_X6S C2238 | 1uF\_6.3V C2238 | 1uF\_6.3V C2237 | 1uF\_6.3V C2236 | 1uF\_6.3V C2340 | 10uF\_X6S | C2241 | 10uF\_X6S | C2341 | 10uF\_X6S ||-1 10F\_6.3V 2 10F\_6.3V 1 10F\_6.3V 1 10F\_6.3V 1 10F\_6.3V 1 10F\_6.3V 1 10F\_6.3V 10uF\_X6S 1uF\_6.3V 10F\_6.3V 10F\_6.3V 10F\_6.3V 10F\_6.3V 10F\_6.3V 10uF\_X6S [3] MABO\_[8..0] <<-[3] MAB1\_[8..0] ( RFU/A12/NC A7/A8 | A0/A10 A6/A11 | A1/A9 A5/BA1 | A3/BA3 A4/BA2 | A2/BA0 A3/BA3 | A5/BA1 A2 /BA0 | A4/BA2 A1/A9 | A6/A11 A0/A10 | A7/A8 RFU/A12/NC A7/A8 | A0/A10 A6/A11 | A1/A9 A5/BA1 | A3/BA3 A4/BA2 | A2/BA0 A3/BA3 | A5/BA1 A2 /BA0 | A4/BA2 A1/A9 | A6/A11 A0/A10 | A7/A8 VDD-C1 VDD-D1 VDD-G1 VDD-G4 VDD-C1 VDD-C1 VDD-G1 VDD-G1 VDD-G1 VDD-L1 VDD-L1 VDD-L1 VDD-P1 VDD-R1 VDD-G1 VDD-G14 VDD-L1 VDD-L4 VDD-L11 VDD-L14 VDD-P11 VDD-R5 WCK23 | WCK01 WCK23# | WCK01# WCK23 | WCK01 WCK23# | WCK01# VSSQ-A VSSQ-A1 VSSQ-A1 VSSQ-A1 VSSQ-C1 VSSQ-C1 VSSQ-C1 VSSQ-C1 VSSQ-C1 VSSQ-E1 VSSQ-E1 VSSQ-E1 VSSQ-E1 VSSQ-E1 VSSQ-E1 VSSQ-E1 VSSQ-E1 VSSQ-E1 VSSQ-B1 VSSQ-A1 VSSQ-A3 VSSQ-A12 VSSQ-A14 VSSQ-C1 VSSQ-C1 VSSQ-C1 VSSQ-C14 [3] EDCB0\_1 [3] EDCB0\_0 [3] EDCB0\_2 [3] EDCB0\_3 DC3 | EDC0 DC2 | EDC1 DC1 | EDC2 DC0 | EDC3 EDC3 | EDC0 EDC2 | EDC1 EDC1 | EDC2 EDC0 | EDC3 DBI3# | DBI0# DBI2 #| DBI1# DBI1# | DBI2# DBI0# | DBI3# DBI3# | DBI0# DBI2 #| DBI1# DBI1# | DBI2# DBI0# | DBI3# [3] RASB0b>> [3] CASB0b>> [3] CASB1b [3] CKEB0 [3] CLKB0b [3] CKEB1 [3] CLKB1b [3] CLKB1 CS# | WE# WE# | CS# [3,5] DRAM\_RST1 >> [3,5] DRAM\_RST1 >> VSS-B5 VSS-B10 VSS-D10 VSS-G5 VSS-G10 VSS-H1 VSS-H14 VSS-K14 VSS-L5 VSS-L10 VSS-P10 VSS-T5 VSS-T10 VSS-B: VSS-B1: VSS-G: VSS-G: VSS-H1: VSS-H: VSS-L: VSS-L: VSS-L: VSS-P1: VSS-T1: [3] ADBIB0 > **AMD** larkham Ontario Monday, September 20, 2010 GDDR5 Ch B No. 105-C204XX-00A

# (7) GDDR5 Memory Channel C



GDDR5 Ch C

No. 105-C204XX-00A

## (8) GDDR5 Memory Channel D



Monday, September 20, 2010

No. 105-C204XX-00A

GDDR5 Ch D





#### Q1702 SI2304DS 499R 2 499R 3 499R 2 49 1131 DVI EN >>-R1733 C1729 100nF\_6.3V +1.8V\_DP TX2P DPAG VDD18#15 VDD18#16 VDD18#14 VDD18#10 VDD18#4 VDD18#13 DPA\_TX2N TX2M\_DPA0 C1736 | 100nF\_6.3V DPA TX1N DDC4CLK DDC4DATA TX1M\_DPA1 DPA TXOP TX0P DPA2 +5V\_VESA Please pay attention to the grounding DPA TX0N HPD\_DPA strategies for these filter capacitors to maintain a close loop for current. TX0M DPA2 R1730 2.2K R1731 2.2K DPA\_TXCAP TXCAP\_DPA3 TXCAM\_DPA3 Q1703 MMBT3904 [9] HPD6 <<-->> DDC3CLK [10] DDCCLK AUX3 R1728 10K DCDATA\_AUX3N -≪≫DDC3DATA [10] +5V VESA +1.8V\_PCIE J1700B C1701 100nF\_6.3V TMDS\_Data2+ +5V\_Pwr C1705 100nF\_6.3V C1712 1UF\_16V R1701 499R R1703 C1706 100nF\_6.3V TMDS Data1+ C1707 100nF\_6.3V ABTX1M B9 TMDS Data1-R1702 499R R1705 C1708 100nF\_6.3V TMDS\_Data0+ C1709 100nF\_6.3V TMDS\_Data0-R1704 \_\_\_\_\_ 499R R1707 \_\_\_\_\_ 499R C1710 100nF\_6.3V C1711 100nF\_6.3V R1706 499R R1708 499R C1720 | 100nF\_6.3V TMDS Data54 BL38 DPB\_TX5N C1721 100nF\_6.3V ABTX5M B20 TMDS Data5-TX5M DPB0 R1709 \_\_\_\_\_ 499R R1711 C1722 100nF\_6.3V C1723 100nF\_6.3V R1710 499R R1713 ABTX3P B13 C1724 | 100nF\_6.3V TMDS\_Data3+ R1700 N 150R DPAB\_CALR BF32 DPAB\_CALR C1725 100nF\_6.3V ABTX3M B12 TX3M\_DPB2N TMDS\_Data3-R1712 499R R1714 +12V BUS TXCBP\_DPB3P DP\_VSSR#16 DP\_VSSR#28 DP\_VSSR#29 DP\_VSSR#27 DP\_VSSR#5 DP\_VSSR#17 DP\_VSSR#18 DP\_VSSR#30 DP\_VSSR#39 DP\_VSSR#9 BK35 TXCBM\_DPB3N BM31 DDC4CLK [13] DVI\_EN <<--[10] DDCCLK\_DAC\_R>> Clk\_Shid D0/5\_Shid D1/3\_Shid D2/4\_Shid BI 30 DDC4DATA [10] DDCDATA\_DAC\_R(()) DCDATA\_AUX4N DDC\_Data C1727 100nF Analog Red Analog\_Green GND\_(+5V) Analog\_Blue Anlg\_GND +3.3V\_BUS R1715 ..... 10K HPD\_DVIAB B16 Hot\_Plug\_Detect Q1701 MMBT390 Optional ESD protection dioes TOP 1 ESD5V3U1U-02LRH DNI ASSY-SCREW1700 SCREW JACKPOST, HEX, 3/16 AF, 4-40 INT/EXT <3rd part field> ESD5V3U1U-02LRH 1 ESD5V3U1U-02LRH DNI 1 ESD5V3U1U-02LRH DNI ASSY-SCREW1701 ABTX0P SCREW JACKPOST, HEX, 3/16 AF, 4-40 INT/EXT <3rd part field> 1 ESD5V3U1U-02LRH DNI 1 ESD5V3U1U-02LRH ABTX5P 1 ESD5V3U1U-02LRH ABTX5M 1 ESD5V3U1U-02LRH DNI ABTX4P 1 ESD5V3U1U-02LRH 1 ESD5V3U1U-02LRH D1713 2 ABTX3M **AMD** Markham, Ontario Monday, September 20, 2010 No. 105-C204XX-00A

(11) CAYMEN TMDS A&B













## (18) CAYMEN Small Rail Regulators

LDO #1: Vin = 2.3V to 3.6V MAX Vout = +1.8V +/- 2% lout = 2.0A (TBV) RMS MAX PCB: 50 to 70mm sq. copper area for cooling





LDO #2: Vin =  $\pm$ 1.40V to 1.8VMAX Vout =  $\pm$ 1V  $\pm$ 2% lout = 1.5A (TBV) RMS MAX PCB: 50 to 70mm sq. copper area for cooling



Regulators for +5V, +5V\_VESA and +5V\_HDMI lout max = 150mA (DVI+HDMI)

















