PG210 B00 GP107 128b GDDR5, 75W, PCB 5.7" DVI-D\_DL (DP + DP) + HDMI (DP) + DP TABLE OF CONTENTS Page Description Page Description PS V: NVVDD Phase 3 Table of Contents MECH: Bracket/Thermal Block Diagram PCI Express MEMORY: GPU Partition A/B MEMORY: FBA[31:0] MEMORY: FBA[63:32] MEMORY: FBB[31:0] MEMORY: FBB[63:32] GPU FBVDDQ & 1V8 Decoupling GPU NVVDD & NVVDDS DECOUPLING 10 11 IFPAB DVI-DL 12 IFPD DP 13 IFPC HDMI IFPEF UNUSED 15 MISC1: Fan, Thermal, JTAG, GPIO MISC2: ROM, XTAL, Straps 17 Power Inputs and Filtering 18 Power Sequence 19 PS: NV3V3 & NV12V 20 PSI: 1V8 PSII: 5V & 12V\_FAN 21 PS III: PEXVDD 22 23 PS IV: FBVDDQ PS V: NVVDD OVR2+1 25 PS V: NVVDD Phase 1,2 NVIDIA CORPORATION ASSEMBLY
PAGE DETAIL SANTA CLARA, CA 95050, USA NV\_PN 600-1G210-BASE-SCH ALL MYDIA DESIGN SPECFICATIONS, REFERENCE SPECFICATIONS, REFERENCE BOARDS, FLES, DRAWINGS, DIAGNOSTICS, LISTS AND OTHER DOCUMENTS OR INFORMATION (TOGETHER AND SEPARATELY, 'IMATERIALS') ARE BEING PROVIDED 'AS IS'. THE MATERIALS MAY CONTAIN KNOWN AND LINKNOWN VOLATIONS OR DEVATONS OF NOUSTRY STANDARDS AND SPECIFICATIONS. INDIA MAKES NO WARRANTES, EXPRESSED, IMPLED, STATUTORY OR OTHERWISE WITH RESPECT TO THE MATERIALS OR OTHERWISE, AND EXPRESSLY DISCLAMS ALL MPLED WARRANTES INCLIDING, WITHOUT LIMITATION, THE WARRANTES OF DESIGN, OF NONINFRINGEMENT, MERCHANTABILITY OR FITNESS FOR A PARTICULAR PURPOSE, OR ARISING FROM A COURSE OF DEALING, TRADE USAGE, TRADE PRACTICE, OR INDUSTRY STANDARDS. PCB REV DATE dd-mon-year



















































