PRIMARY \*\* VGA1 DAC A \*\* LFH1 TMDS A 12C\_A.
SECONDARY \*\* S-VIDEO/TV-OUT DAC B \*\* LFH2 VGA2 TMDS B 12C\_B 9pin DIN \*\* RGB2 I2C\_C.

## P78, NV17, 4Mx32 DDR, 64MB, RGB, TV-out, AGP4X

PCI DEVICE ID = 0X171 FOR NV17-128D.

Stuff Option

COMMON

NO STUFF

VIDCAP

LFH

TVO

VGA1

1117

1117 ADJ

NO\_1117

IFPREG0

IFPREG1

IFPREG3V

IFPREG5V

IFP03V

IFP13V

CLAMP1

CLAMP2

CLAMP3

TVCLAMP

NV17-128D

BUF RESET

MEMORY

M2-8V

M2-5V

Item/tQuantity/tReference/tValue/tAssembly/tMAIN/tNVPN/tSource Package/tAVL1/tAVL2/tAVL3/tAVL4/tAVL5

GPU

NV17-128D

**RGB PROT** 

RGB2 PROT

ONE IFPREG

TV



Meaning

Common to all assemblies

4pin DIN for TV Only

Filter cap for VGA SKU

STRAP OPTION 0X171

Not present in any assembly

Video In - Video Out, or Video Capture

Fixed 1117 linear regulator for A3.3V

2.8V FOR IFP0PLLVD FOR LFH

2.8V FOR IFP1PLLVD FOR LFH

VGA1 Sync/I2C Clamping diodes

VGA2 Sync/I2C Clamping diodes

TV Red/Green Clamping diodes

**IDSTRAP OPTION-171H** 

Memory & PS output 2.8V

Memory & PS output 2.5V

PCIRST through D-FF circuit

GPU ONLY

Memory only

VIDEO CAPTURE USING SAA7113

VIDCAP I2C/Video In Clamping diodes

Adjustable 1117 linear regulator for A3.3V

Connect A3.3V to 3.3V. No 1117 regulator.

IFP PLLVDD REGULATORS INPUT 3.3V

IFP PLLVDD REGULATORS INPUT 5V

LFH BOTH CHANNELS, NO TV, NO VIDCAP

Second DAC channel goes to Svideo connector as TV Out

COMMON 2.8V REGULATOR FOR IFP0PLLVD AND IFP1PLLVDD

A3.3V FOR IFP0PLLVD, DON'T USE IFPREG0, FOR TV

A3.3V FOR IFP1PLLVD, DON'T USE IFPREG1, FOR TV

RGB Protection diodes on primary DAC outputs

RGB Protection diodes on secondary DAC outputs

 $\ensuremath{\text{X01: P78-A00}}$  New file Created P71-X39+memory of P75 and new Mem PS X02: P78-A00 Memory Address bus termination removed X03: P78-A00 Cleanup- Design Review updates  $^{\rm X04:~P78-A00}_{\rm Mem~Data/DQM}$  bus Swapped on 11/14/01 X05: P78-A00 IFP PLLVDD REGULATOR ADDED FBBCLK0 and 1 interchanged X06 to Promotery U201/U203 Mem clock Pullups not required-R243 to R250 removed. MVREF res package changed from 0603 to 0402 for R219,R220 to R222, R239 to R242 U201- nets FBD19, 20, 21 swapped X07: P78-A00 For 12C-2 Pull up/Protection R1033 to 1036( 4 pcs), 0603 addeded L602, L603 (2pcs), 0805 added. C883, C884 (2pcs), 0603 added D505, D506 (2pcs), sot23 added.  $\mathbf{X08} \colon \mathbf{P78\text{-}A00}$  thanged the power for GPU Frame buffer decaps. Should be FBVDDQ/FBVDD. Deleted C868, C846 - TH part no space. L602, L603- Package changed from 0805 to 0603. GPU VDDDVO, C529, C530 AND DVOVREF TO 3.3V instead of ADDED ONE MORE REGULATOR FOR IFP PLLVDD C885, C886 -0805 ADDED R1038,R1039-0402 ADDED U825 ADDED R1028, R1029, R1031, R1032 PACKAGE

Add R325, series termination res to XTALBUFF signal Add R111, C146 smoothing ckt to PCIRST. Add R112 to by pass D-FF ckt. Replaced pkg IND SMD0805 FLT with SMD0805 for L316-L318, L305, L307, L308 ADD SS Control circuit for 3.3V rail coming delayed (No problem observed in P78 but in other Pxx) Added Q2, Q3, D25, R618-R620

P78-A01-X02

Add R113 & R114 to D-FF ckt and Asynchronously Reset the o/o D-FF using PCIRST

Added TMDS driveback circuit to block and isolate GPU 5VCLAMP, VDD33 and A3.3V when power is off (workaround for BuglD=47136).
 Changed L307, L305, L308, L317, L318 and L316 footprint back to 0805 pkg

4) Removed R1037, the option to use one regulator for both IFPP0LLVDD and IFP1PLLVDD rail

X17: P78-A00 Y300 Should be 18pF XTAL

C320.C321- New tuned values are 18pF

2.0A

FOR LFH we need 15pF caps for C335, C329, C332, C341, C344, C338 in VGA Filter R1031, R1032, R1038, R1039, resistor values corrected

X15: P78-A00 -SCH X-Released Memory Power R69 to Support 2.8V or 2.5V Sku. R69 CHANGED TO 154R FROM 150R FOR 2.8V Bracket component added to SCH

R201 AND C293 to be on FBVDD/Q instead of 3.3V

NVVDD more comments added in PS sheet

**X14: P78-A00-PCB X-Released** Moved C618 CAP from 12V to 12V\_IN

PAGE OVERVIEW

CHANGED TO 0402.

X11: P78-A00

X12: P78-A00

X10: P78-A00-Final Review

C419, C886 removed.-Not required

R1040 Pull Down for Hotswap input added

R616 added in series to Core switcher 12V input

1 top (this) page

2 1. AGP interface, core decoupling

3 2.a NV17 Frame Buffer

4 2.b Frame Buffer 0..63

5 2.c Frame Buffer 64...127

6 3.a Dual DAC, 1st VGA

7 3.b Dual DAC, 2nd LFH

8 4. LFH/Panel 9 5. TV-out, video capture, stereo

10 6. Power supply

11 6a. Memory Linear Regulator

12 7. BIOS, Strapping

IS NOT SUPPORTED IN P78 REFER BOM FOR CORRECT NVPNs

> 140-10078-0000-A02 602-10078-0000-A02

| (A)                                    | NVI<br>270<br>San | NVIDIA Corporation<br>2701 San Tomas Expressway<br>Santa Clara, CA 95051, USA |        |       |   |    |    |           |  |
|----------------------------------------|-------------------|-------------------------------------------------------------------------------|--------|-------|---|----|----|-----------|--|
| nvidia.                                | P78               | P78, NV17, 4MX32 DDR, 64MB, LFH/RGB, TV-out, Video Capture, AGP4X             |        |       |   |    |    |           |  |
| -0000000000000000000000000000000000000 | Size<br>Custo     | CAGE Code<br>m                                                                | DWG NO |       |   |    |    | Rev<br>17 |  |
| Friday, March 29, 2002                 | Scale             |                                                                               |        | Sheet | 1 | of | 13 |           |  |

| New Discrete VGA filter component values<br>changed to 10pF-68nH-No cap- 68nH-10pF.<br>NO STUFF Interrated filter components. |
|-------------------------------------------------------------------------------------------------------------------------------|
| U511 memory regulator o/p current spec lowerd to 2 and Added new NVPN for 2.5V. C145 No_stuff                                 |
| U701-More substitute added<br>P300-DB15 and Bracket replaced with new PN.                                                     |
| X18: P78-A00<br>VGA Filter 10pF to be stuffed, missed in X17                                                                  |
| X19: P78-A00 Add note in SCH that SAA7113 is not supported in this design Heat sink M2 changed from 45x45mm to 53x64mm        |
| X20: P78-A00 PCI Device ID bit labels were reversed, Corrected.                                                               |

| - | , , |      |      |
|---|-----|------|------|
|   | A   | dd [ | D-FF |

buffer to PCIRST signal, Added U101 AGPSTOP pulled to 3.3V from AGPVDDQ

which was mistakenly done on A01.

3) Changed netname DP2\_HPD to DP2\_HPD\_XOR at the XOR gate input.

























