## NV11, 1/2/4MX32 DDR, RGB, INTERNAL DVI-I, TV, AGP.

PCI DEVICE ID 0X0=0X112 FOR NV11.

STRAPS: AGP4X, SIDEBAND DIS, FAST WRITE ENA, ADP BIOS, NORMAL PCIAD, 14.318MHZ STRAP\_RAM\_TYPE [5:2]=1011-1MX32 DDR SDRAM

- 01. List of Schematic sheets 02. HOST INTERFACE NEW 03. FB(MEMORY)/NVXX DECOUPLING 04. NVXX BOOT STRAPS 05. DAC and MEDIA PORT 06. LOWER SDRAM FBI
- 07. BT & CH TV ENCODER
- 08. DFP/DVI/CLK\_DVR
- 09. DC-DC CONVTR

## HISTORY REV. :

- 1) Based on P39-A00
- 2) Schematic changes; role rev to B00
  - -remove BT device
  - -strap resistor changes
  - -add/remove resistors and caps -remove high dropout reg (u514)
  - R502 changed from 20K to 10K
- - Swapped LVDS signals back to "Rev A connections".
  - Hi Freq. cap arrays Decoupled to GND:
  - 1) SMB\_CLK 2) SMB\_DAT

  - 3) PID2\_I2C\_CLK (aka I2CSCL) 4) PID3\_I2C\_DAT (aka I2CSDA)
  - 5) PID3\_I2CDAT (aka PID3)

  - 6) PID2\_I2CCLK (aka PID2)
  - 7) PID1 8) PID0
  - Added 10K, NO STUFF, from AGP\_BUSY# to +3.3VSUS.
  - Connected C279 to +5VSUS.

## 4) D00:

- A) Power U513 from +3.3vsus instead of +3.3vrun.
  B) Changed R68 to 10K. Change R69 to 9.09K (to decrease static current draw in +2.5v regulator circuit)
  C) (layout change) Moved MVREF divider & caps (R172, R175, C424, C426) next to the RAMs
- D) Added 0-0hm STUFF OPTION resistors for memory core FBVDD to go from either +3.3VSUS or +2.5V.
  E) Moved C836, C837, C247, C248, C270 to FBVDD
- F) Removed R166 & R126 (DFPCLK is unused)
- G) Moved pin 1 of R501 from +5vsus to +5vrun H) (layout change) Split 5vsus bus into +5vrun and +5vsus
- I) Added a NOSTUFF zero ohm resistor from DFP3.3V to +3.3VRUN (adds option to remove dfp regulator
- J) Added a .022uF cap in parallel with R550 (Increase power sequencing delay) K) Changed C57 to 330uF, d-size case
- L) Changed C828 is 330uF, d-size case
- N) (layout change) Noved IMI530 part (designator ul) to fix shorting problem
  N) (layout change) Connected J1 connector shield to ground
  O) (layout change) Connected mounting holes to ground. Don't plate inside of hole to allow for pimnut
- Q) Route VDDEN (GPIO3) to pin 166 on connector J10 (FPVCC)
  P) Added 2 Standoffs (1 metal, 1 plastic) and thermal pad per Dell's request.
  R) Connected pin 24 of J10 (ZV\_PCLK) to pin B4 (VIPPCLK) on U29 (NV11)

- K) Connected pin 24 of JIU (ZV PCLA) to pin 34 (VIPPLLA) of S) Created +5VRUN net, connect to pin 168 on JIO (+5VRUN)
  T) R155 = 357ohm, R150 is no-stuff
  U) Removed R152. Connected CHTVPIO\_1 to CHTVPIO\_0.
  V) Adjusted PCB form factor
  W) Changed R548 from 400% 5% to standard 390% 5%
  X) Changed R550 from 600% 5% to standard 620% 5%
- Y) Configured memory to 2Mx32-1001b (R524=NO STUFF, R523= STUFF
- Z) Changed R154, R156 to 10K.

- Implemented ECO change list "P41\_D00\_ECOs-X02.doc" in current working directory:

\\nvcorp\applied\designs\working\nv11\XXX-P0041-0000-E00

- Sync'd up netlist with Layout.
- Connect the S0 input of the IMISM530 to 3.3VRUN instead of CLK\_VDD
- - Added 1000pf cap (C535) in parallel to R535 for EMI supression.
  - Changed mem termination from +3.3VRUN to +3.3VSUS. Affects R183-R186, C416
- 6a) E02-X01: Change C279 to no stuff per Dell request.
- 7) E03: Added SMD0603 foot print to the backside of board, C536 to DVI, DFP page.

602-P0041-0000-E03

|   | <b></b>                      | NVIDIA Corporation<br>3535 Monroe St<br>Santa Clara, CA 95051, USA |           |  |        |       |   |    |   |          |
|---|------------------------------|--------------------------------------------------------------------|-----------|--|--------|-------|---|----|---|----------|
|   | NVIDIA                       | NV11,AGP,1/2/4MX32M-DDR, TV, MFF Board                             |           |  |        |       |   |    |   |          |
| Ī |                              | Size<br>C                                                          | CAGE Code |  | DWG NO |       |   |    |   | Rev<br>I |
| ŀ | Wednesday, February 21, 2001 | Scale                                                              |           |  |        | Sheet | 1 | of | 9 |          |

 $$$\{Item_t^{Quantity}\t{Reference}\t{USR DFINE}\t{PN}\t{Assembly}\t{Value} Assembly}{Source Package} {Value}{PN}{AVL1}{AVL2}{AVL3}{AVL4}{AVL5}$ 















