





Recommended caps: (see BOM for qualified values/vendors) 10uF , X6S, 0805, 6.3V, 1.4MM MAX THICK 1uF, X6S, 0402, 6.3V 100nF, X7R, 0402 10nF, X7R, 0402 Place close to ASIC Place close to Connector Integrated
DP/TMDS
TXCAM\_DPA3N
TXCAP\_DPA3N C1127 | 100nF\_6.3V (15) T2XCM(-(15) T2XCR(-T2XCM T2XCP DPA\_3N (16) DPA\_3P (16) DPA\_2N (16) Γ2Χ0M Γ2Χ0P TX0M\_DPA2N C1123 | 100nF\_6.3V DPA\_1N (16) T2X1M T2X1P TX1M\_DPA1N TX1P\_DPA1R C1121 | 100nF\_6.3V AR24 DPA\_0N (16) T2X2M T2X2P TX2M\_DPA0N TX2P\_DPA0P (15) T2X2M(-(15) T2X2R(-0 (15) T2X3M(-(15) T2X3R(-C1137 | 100nF\_6.3V TXCBM\_DPB3N TXCBP\_DPB3P DPB\_3N (17) DPB\_3P (17) (15) T2X4M(-(15) T2X4R(-T2X4M T2X4P C1135 | 100nF\_6.3V DPB\_2N (17) DPB\_2P (17) TX3M DPB2N TX3P DPB2 AR27 (15) T2X5M(-(15) T2X5R(-Γ2Χ5M Γ2Χ5P B889 BLM15BD121SN1 +T2PVDD DPB\_1N (17) U L T TX5M\_DPB0N TX5P\_DPB0P DPB\_0N (17) C102 1uF\_6.3V MC100 4.7uF\_6.3V 100nF\_6.3V T2XVDDC\_1 T2XVDDC 2 Q100 SI2304DS 10 E DP CALR Overlap footprints T+DPA\_PVDD GND\_T2PVSS Overlap footprints DPA\_PVDD AM14 DPA\_PVSS AL14 T2XVDDR\_1 T2XVDDR\_2 AG17 MC109 1uF\_6.3V 100nF\_6.3V AP19 AR19 DPA\_VDDR\_1 Overlap footprints BLM15BD121SN1 T2XVSSR\_1 T2XVSSR\_2 T2XVSSR\_3 (13) LVT\_EN >>-DPA\_VSSR\_ DPA\_VSSR\_ + C190 + C191 | 100nF + 1uF\_6.3V MC192 4.7uF\_6.3V AN12 AN13 AN14 NS190 NS\_VIA R109 0R 2XVSSR\_4 2XVSSR\_5 DPA\_VSSR\_0 DPA\_VSSR\_0 DPA\_VSSR\_0 Overlap footprints. \_ \_ 2XVSSR ▼ GND\_DBPVSS T+DPA\_VDDR AP26 T2XVSSR\_6 T2XVSSR\_7 T2XVSSR\_8 T2XVSSR\_9 T2XVSSR\_10 T2XVSSR\_11 T2XVSSR\_11 T2XVSSR\_12 T2XVSSR\_13 T2XVSSR\_14 +LTVDD33 DPB\_VDDR\_1 AN19 AN20 AR21 AR26 MC117 | 4.7uF\_6.3V | + C115 + C116 100nF 1uF\_6.3v AJ24 AN16 AN17 AN18 AR18 AP18 C105 100nF\_6.3V DPB\_VSSR\_ DPB\_VSSR\_ DPB\_VSSR\_ DPB\_VSSR\_ DPB\_VSSR\_ C107 : 1uF\_6.3V BLM15BD121SN1 +1.1V T+DPB\_VDDR +C193 +C194 100nF + TuF\_6.3v MC195 4.7uF\_6.3V (1) DDC1DATA\_TDI < A\_DAC1\_R (15) A\_DAC1\_RB (15) DDC1DATA Monitor Interface R40 R41 4.7K 4.7K DAC / CRT (15) CRT1DDCDATA A\_DAC1\_G (15) A\_DAC1\_GB (15) (13,18) DDC2DATA (13,18) DDC2CLK DDC2DATA A\_DAC1\_B (15) A\_DAC1\_BB (15 DDC3DATA DP3 AUXN (16) DDC3\_DATA\_DP3\_AUXN (16) DDC3\_CLK\_DP3\_AUXP DDC3CLK\_DP3\_AUXP +1.8V DDC4DATA\_DP4\_AUXN DDC4CLK\_DP4\_AUXP HSYNC\_DAC1 (7,15) VSYNC\_DAC1 (7,15) HSYNC VSYNC B882 BLM15BD121SN1 RSET R1030 499R GND\_AVSSQ +AVDD →>> VSYNC1\_TCK (1) (16) HPD1 >>-HPD1 RSET R35 R36 (1) DDC1CLK\_TMS <<-AVDE NS1020 NS\_VIA 2 0 1 GND\_AVSSQ AVSSC MMI2C +VDD1DI What happens to all the JTAG resistors especially R7 and also the TRs? VDD10 NS1021 NS\_VIA (18) GPU\_DMINUS (18) GPU\_DPLUS (18) TS\_FDO VSS1DI AM4 AG21 DAC2 (TV/CRT2) A\_DAC2\_R (16) A\_DAC2\_RB (16) Do Not Share PADs TP42 35mil AM18 A\_DAC2\_G (16)
A\_DAC2\_GB (16) G2B PLL\_TEST\_EN PLLTEST (1) TEST\_EN\_R ( AM17 A\_DAC2\_B (16) A\_DAC2\_BB (16) HSYNC\_DAC2 (7,16) VSYNC\_DAC2 (7,16) ₹ VREFG VREFG COME R2SET R2030 715R GND\_A2VSSQ AR33 R2SE1 +A2VDDQ XTALOUT S A2VDD +3.3V\_BUS C2021 100nF\_6.3V C2022 1uF\_6.3V A2VSSQ 2020 NS\_VIA 2 0 1 7 GND\_A2VSSQ NS2020 XTALOUT S VDD2D VSS2DI A2VDD +A2VDD **B2030 26R\_600mA** +3\_3V GND\_VSS2DI\_ V C2030 + C2031 + C2032 10nF 100nF\_6.3V 1uF\_6.3V ✓ OSC\_EN (13,14) Overlap footprints 10pF\_50V Advanced Micro Devices Inc Y82 27,000MHz 10PPM Commerce Valley Drive East 10pF\_50 Markham Ontario Thursday, January 24, 2008 Rev 13 et 3 of c No. 102-B38101-00 RV635 DDR2 - ASIC MAIN









CONFEDENTIAL IS PROPRIETARY TO ADVANCED MICRO DENCES INC 0 2000 Advanced Micro Device from the Confedence of Micro Devices from the Confedence of M



## CHANNEL A: 128MB/256MB DDR2



## CHANNEL B: 128MB/256MB DDR2





























