

### **General Description**

The MAX9850 is a low-power, high-performance stereo audio DAC with an integrated DirectDrive™ headphone amplifier. The MAX9850 is designed to meet the board space and performance requirements of portable devices such as cell phones and MP3 and portable DVD players.

The MAX9850 uses Maxim's patented DirectDrive headphone technology that produces a ground-biased analog audio output from a single supply, which allows for driving the headphones directly from the amplifier outputs without large DC-blocking capacitors. This feature saves board space, provides higher click/pop suppression, and improves low-frequency (bass) response. The architecture does not require the headphone jack to be biased to a DC voltage and thus allows for a conventional, grounded chassis design.

The MAX9850's flexible clocking circuitry utilizes any available system clock up to 40MHz, eliminating the need for an external PLL and multiple crystal oscillators. The DAC supports a wide range of sample rates from 8kHz to 48kHz in both master and slave modes, making the MAX9850 the easiest to use and most versatile audio DAC available. It can also be operated like traditional synchronous DACs, at any integer-oversampling ratio.

The audio DAC receives input data over a flexible 3-wire interface that supports up to 32 bits of left-justified, right-justified, or I<sup>2</sup>S-compatible audio data. Stereo audio line inputs are provided to either mix analog audio with the digital input stream, or to drive the headphone outputs directly. Mode settings, headphone amplifier volume controls, and shutdown for both the headphone and line outputs are programmed through a 2-wire, I<sup>2</sup>C-compatible interface.

The MAX9850 is fully specified over the -40°C to +85°C extended temperature range and is available in a lowprofile, 28-pin thin QFN package (5mm x 5mm x 0.8mm).

### **Applications**

MP3/Portable Multimedia Players Cell Phones/Smart Phones Portable DVD Players

Purchase of I<sup>2</sup>C components from Maxim Integrated Products, Inc. or one of its sublicensed Associated Companies, conveys a license under the Philips I<sup>2</sup>C Patent Rights to use these components in an I<sup>2</sup>C system, provided that the system conforms to the I<sup>2</sup>C Standard Specification as defined by Philips.

### Features

- ♦ 1.8V to 3.6V Single-Supply Operation
- ♦ 30mW Stereo Headphone Output Power with 1.8V Supply
- **♦ DirectDrive Outputs Eliminate DC-Blocking Capacitors**
- ♦ 91dB PSRR at 1kHz
- ♦ Any Master Clock Up to 40MHz
- ♦ Flexible I<sup>2</sup>S-Compatible Digital Audio Interface
- ♦ I<sup>2</sup>C Headphone Volume and Mute Control
- ♦ Stereo Line Inputs and Outputs
- **♦ Clickless/Popless Operation**
- ♦ 2-Wire (I<sup>2</sup>C)-Compatible Control Interface
- ♦ Available in 28-Pin Thin QFN Package

### **Ordering Information**

| PART       | TEMP RANGE     | PIN-PACKAGE     |
|------------|----------------|-----------------|
| MAX9850ETI | -40°C to +85°C | 28 Thin QFN-EP* |

<sup>\*</sup>EP = Exposed Paddle. Package code T2855-6 (see Package Information section).

Pin Configuration appears at end of data sheet.

### **Block Diagram**



### **ABSOLUTE MAXIMUM RATINGS**

| (Voltages with respect to AGND                         | ı.)                                      |
|--------------------------------------------------------|------------------------------------------|
| DV <sub>DD</sub> , AV <sub>DD</sub> , PV <sub>DD</sub> | 0.3V to +4V                              |
| AVDD Referenced to PVDD                                | 0.3V to +0.3V                            |
| SVSS, PVSS                                             | 4V to +0.3V                              |
| SVSS Referenced to PVSS                                | 0.3V to +0.3V                            |
|                                                        | 0.3V to +0.3V                            |
| BCLK, LRCLK, HPS, SDIN                                 | 0.3V to $(DV_{DD} + 0.3V)$               |
|                                                        | 0.3V to +4V                              |
| REF, PREG                                              | 0.3V to $(AV_{DD} + 0.3V)$               |
| NREG                                                   | +0.3V to (SV <sub>SS</sub> - 0.3V)       |
|                                                        | 0.3V to +4V                              |
| INL, INR                                               | 2V to +2V                                |
|                                                        | $(SV_{SS} - 0.3V)$ to $(AV_{DD} + 0.3V)$ |

| OUTL, OUTR                    | .(NREG - 0.3V) to (PREG + 0.3V)            |
|-------------------------------|--------------------------------------------|
| C1N                           | (PVss - 0.3V) to (PGND + 0.3V)             |
| C1P                           | (PGND - 0.3V) to (PV <sub>DD</sub> + 0.3V) |
| Current Into/Out of Any Pin   | 100mA                                      |
| Duration of HPL, HPR, OUTL,   |                                            |
| OUTR Short Circuit to AGND    | Continuous                                 |
| Continuous Power Dissipation  |                                            |
| 28-Pin Thin QFN (derate 35.7) | mW/°C above +70°C)2857mW                   |
|                               | +150°C                                     |
| Operating Temperature Range   | 40°C to +85°C                              |
| Storage Temperature Range     | 65°C to +150°C                             |
| Lead Temperature (soldering,  | 10s)+300°C                                 |
|                               |                                            |

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

### **ELECTRICAL CHARACTERISTICS**

 $(DV_{DD} = AV_{DD} = PV_{DD} = 3.0V, AGND = DGND = PGND = 0V, C1 = 0.47\mu F, C2 = 2.2\mu F, C_{NREG} = C_{REF} = 1\mu F to AGND, R_{LOAD\_HP} = 32\Omega$  to AGND,  $R_{LOAD\_OUT} = 10k\Omega$  to AGND,  $f_{LRCLK} = 48kHz, f_{MCLK} = 12.288MHz$ , volume set to -9.5dB,  $f_{LRCLK} = 12.288MHz$ , volume set to -9.5dB,  $f_{LRCLK}$ 

| PARAMETER                           | SYMBOL                                 | CONDITIO                                                     | ONS                               | MIN  | TYP  | МАХ  | UNITS            |  |
|-------------------------------------|----------------------------------------|--------------------------------------------------------------|-----------------------------------|------|------|------|------------------|--|
| Analog Supply Voltage               | AV <sub>DD</sub> ,<br>PV <sub>DD</sub> | $AV_{DD} = PV_{DD}$                                          |                                   | 1.8  |      | 3.6  | V                |  |
| Digital Supply Voltage              | DV <sub>DD</sub>                       |                                                              |                                   | 1.8  |      | 3.6  | V                |  |
|                                     |                                        | Full operation (Note 1), no headphone or line                | $AV_{DD} = 1.8V$                  |      | 5.5  | 7.7  |                  |  |
| Analog Supply Current               | Al <sub>DD</sub>                       | output load                                                  | $AV_{DD} = 3.0V$                  |      | 5.9  |      | mA               |  |
|                                     |                                        | Full operation (Note 1),                                     | $AV_{DD} = 1.8V$                  |      | 3.5  | 5.3  |                  |  |
|                                     |                                        | headphones disabled                                          | $AV_{DD} = 3.0V$                  |      | 3.75 |      |                  |  |
| Digital Supply Current              | DI <sub>DD</sub>                       | Full operation (Note 1),                                     | $DV_{DD} = 1.8V$                  |      | 2.1  | 2.8  | mA               |  |
| Digital Supply Current              | טטוט                                   | no line output load                                          | $DV_{DD} = 3.0V$                  |      | 3.8  |      | IIIA             |  |
| Analog Shutdown Current             | Alshdn                                 | I <sub>AVDD</sub> + I <sub>PVDD</sub> , A <sub>VDD</sub> = P | IAVDD + IPVDD, AVDD = PVDD = 1.8V |      | 1.5  | 10   | μΑ               |  |
| Digital Shutdown Current            | DISHDN                                 | Static digital interface, Dy                                 | <sub>/DD</sub> = 1.8V             |      | 0.3  | 5    | μΑ               |  |
| Shutdown to Full Operation (Note 1) | ton                                    |                                                              |                                   |      | 1.3  |      | ms               |  |
| Power-On to Full Operation (Note 1) | t <sub>PON</sub>                       |                                                              |                                   |      | 1.4  |      | ms               |  |
| DAC PERFORMANCE/LINE OU             | ITPUTS (Note 2                         | 2)                                                           |                                   | •    |      |      |                  |  |
| 0dBFS Output Voltage                | Vout_fs                                |                                                              |                                   | 1.85 | 1.95 | 2.05 | V <sub>P-P</sub> |  |
| Dunamia Danga (Nata 2)              | DR                                     | $AV_{DD} = 3.0V$                                             |                                   |      | 87.5 |      | ٩D               |  |
| Dynamic Range (Note 3)              | DR                                     | $AV_{DD} = 1.8V$                                             |                                   | 82   | 87.5 |      | dB               |  |
|                                     |                                        | Unweighted                                                   |                                   |      | 88   |      |                  |  |
| Signal-to-Noise Ratio               | SNR                                    | A-weighted                                                   |                                   |      | 91   |      | 4D               |  |
| (Note 4)                            | SINH                                   | AV <sub>DD</sub> = 1.8V, unweighted                          | t                                 |      | 88   |      | dB               |  |
|                                     |                                        | $AV_{DD} = 1.8V$ , A-weighted                                | d                                 |      | 91   |      |                  |  |

### **ELECTRICAL CHARACTERISTICS (continued)**

(DV<sub>DD</sub> = AV<sub>DD</sub> = PV<sub>DD</sub> = 3.0V, AGND = DGND = PGND = 0V, C1 = 0.47μF, C2 = 2.2μF, C<sub>NREG</sub> = C<sub>PREG</sub> = C<sub>REF</sub> = 1μF to AGND, R<sub>LOAD\_HP</sub> = 32 $\Omega$  to AGND, R<sub>LOAD\_OUT</sub> = 10k $\Omega$  to AGND, f<sub>LRCLK</sub> = 48kHz, f<sub>MCLK</sub> = 12.288MHz, volume set to -9.5dB, T<sub>A</sub> = T<sub>MIN</sub> to T<sub>MAX</sub>, unless otherwise noted. Typical specifications at T<sub>A</sub> = +25°C, unless otherwise noted.)

| PARAMETER                               | SYMBOL                 | CONE                                                                                  | DITIONS                            | MIN                      | TYP   | MAX                      | UNITS |
|-----------------------------------------|------------------------|---------------------------------------------------------------------------------------|------------------------------------|--------------------------|-------|--------------------------|-------|
|                                         |                        |                                                                                       | 0dBFS                              |                          | 87    |                          |       |
|                                         |                        |                                                                                       | -60dBFS                            |                          | 27.5  |                          |       |
| Total Harmonic Distortion Plus<br>Noise | THD+N                  | f <sub>IN</sub> = 984.375Hz                                                           | $AV_{DD} = 1.8V,$ 0dBFS            |                          | -81   |                          | dB    |
|                                         |                        |                                                                                       | $AV_{DD} = 1.8V,$<br>-60dBFS       |                          | -27.5 | -22                      |       |
| Line Output Offset Voltage              | Vos_LINE               |                                                                                       |                                    | -10                      | 0     | +14                      | mV    |
| Channel-to-Channel Gain Matching        | ΔAV/AV                 | OUTL to OUTR, OUT                                                                     | R to OUTL                          |                          | ±0.04 |                          | dB    |
| Develop Consider Delication Detic       | PSRR                   | V <sub>RIPPLE</sub> = 100mV <sub>P-P</sub> ,<br>AV <sub>DD</sub> and PV <sub>DD</sub> | f <sub>IN</sub> = 1kHz, applied to |                          | 87    |                          | ٦D    |
| Power-Supply Rejection Ratio            | PORR                   | VRIPPLE = 100mV <sub>P-P</sub> , to AV <sub>DD</sub> and PV <sub>DD</sub>             | f <sub>IN</sub> = 20kHz, applied   |                          | 67    |                          | dB    |
| Crosstalk                               | XTALK                  | f <sub>OUT</sub> = 1kHz, V <sub>OUT</sub> = (OUTL to OUTR) or (C                      |                                    |                          | -105  |                          | dB    |
| Sampling Frequency Range                | fS                     |                                                                                       |                                    | 8                        |       | 48                       | kHz   |
| MCLK Frequency                          | fMCLK                  |                                                                                       |                                    | 8.448                    |       | 40                       | MHz   |
| DAC 8x INTERPOLATION FILTE              | R                      |                                                                                       |                                    |                          |       |                          |       |
| Passband Frequency                      | PB                     | To -1dB corner                                                                        |                                    | 0                        |       | 0.48 x<br>f <sub>S</sub> | kHz   |
| Frequency Response                      | FR                     | 10Hz to 20kHz                                                                         |                                    | -0.1                     |       | +0.1                     | dB    |
| Stopband Attenuation                    | SBA                    |                                                                                       |                                    | 58                       |       |                          | dB    |
| Stopband Frequency                      | SB                     | Attenuation greater th                                                                | nan SBA                            | 0.58 x<br>f <sub>S</sub> |       | 7.42 x<br>f <sub>S</sub> | kHz   |
| LINE INPUTS (INL, INR)                  | <b>'</b>               |                                                                                       |                                    | •                        |       |                          |       |
| Line Input Voltage                      | V <sub>IN_LINE</sub>   |                                                                                       |                                    | -1                       |       | +1                       | V     |
| IN_ to OUT_ Gain                        | Av_line                |                                                                                       |                                    | -1.05                    | -1    | -0.95                    | V/V   |
| Line Input Bias Voltage                 | V <sub>BIAS_LINE</sub> |                                                                                       |                                    | -10                      | 0     | +10                      | mV    |
| INL and INR Input Resistance            | RIN_LINE               |                                                                                       |                                    | 10                       | 22    |                          | kΩ    |
| INTERNAL REGULATORS (NRE                | G, PREG)               |                                                                                       |                                    |                          |       |                          |       |
| PREG Output Voltage                     | VPREG                  |                                                                                       |                                    |                          | 1.60  |                          | V     |
| NREG Output Voltage                     | V <sub>NREG</sub>      |                                                                                       |                                    |                          | -1.15 |                          | V     |
| REF Output Voltage                      | $V_{REF}$              |                                                                                       |                                    |                          | 1.23  |                          | V     |



### **ELECTRICAL CHARACTERISTICS (continued)**

 $(DV_{DD}=AV_{DD}=PV_{DD}=3.0V, AGND=DGND=PGND=0V, C1=0.47\mu\text{F}, C2=2.2\mu\text{F}, C_{NREG}=C_{PREG}=C_{REF}=1\mu\text{F} \ to \ AGND, R_{LOAD\_HP}=32\Omega \ to \ AGND, R_{LOAD\_OUT}=10k\Omega \ to \ AGND, f_{LRCLK}=48k\text{Hz}, f_{MCLK}=12.288\text{MHz}, volume set to -9.5dB, T_{A}=T_{MIN} \ to T_{MAX}, unless otherwise noted. Typical specifications at T_{A}=+25^{\circ}\text{C}, unless otherwise noted.)$ 

| PARAMETER                                        | SYMBOL             | CONDITIONS                                                                                        |                                      | MIN   | TYP   | MAX  | UNITS            |
|--------------------------------------------------|--------------------|---------------------------------------------------------------------------------------------------|--------------------------------------|-------|-------|------|------------------|
| HEADPHONE OUTPUTS (HPL, H                        | PR)                |                                                                                                   |                                      | •     |       |      |                  |
|                                                  |                    |                                                                                                   | $R_{L} = 16\Omega$ $AV_{DD} = 3.0V$  |       | 95    |      |                  |
| Output Power                                     | OUT                | THD+N = 1% $f_{ N} = 1kHz, headphone$                                                             | $R_{L} = 32\Omega$ $AV_{DD} = 3.0V$  | 40    | 65    |      | mW               |
| Output Power                                     | 001                | volume = +6dB                                                                                     | $R_L = 16\Omega$<br>$AV_{DD} = 1.8V$ |       | 30    |      | TTIVV            |
|                                                  |                    |                                                                                                   | $R_{L} = 32\Omega$ $AV_{DD} = 1.8V$  | 15    | 25    |      |                  |
| Full-Scale Headphone Amplifier<br>Output Voltage | Vout_fs            | Volume = +5dB, HP unlo                                                                            | aded                                 | 1.16  | 1.23  | 1.30 | V <sub>RMS</sub> |
| Line In to HP Output Voltage<br>Gain             | Av_HP              | Volume = +3dB, HP unic                                                                            | aded                                 | 1.34  | 1.41  | 1.48 | V/V              |
| Total Harmonic Distortion Plus                   | THD+N              | $R_L = 32\Omega$ , $P_{OUT} = 60$ mW                                                              | /, f <sub>IN</sub> = 1kHz            |       | -94   |      | dB               |
| Noise                                            | HIDTN              | $R_L = 16\Omega$ , $P_{OUT} = 60$ mW                                                              | /, f <sub>IN</sub> = 1kHz            |       | -90   |      | uБ               |
|                                                  |                    | Unweighted                                                                                        |                                      |       | 88    |      |                  |
| Signal-to-Noise Ratio (Note 5)                   | SNR                | A-weighted                                                                                        |                                      | 90    |       | dB   |                  |
| orginal to Profess Flatto (Profess)              |                    | AV <sub>DD</sub> = 1.8V, unweighted                                                               |                                      | ļ     | 88    |      | l ab             |
|                                                  |                    | AV <sub>DD</sub> = 1.8V, A-weighted                                                               |                                      |       | 91    |      |                  |
| Dower Cumply Dejection Detic                     | DODD               | $V_{RIPPLE} = 100 \text{mVp-p}$ , frequency = 1kHz, applied to AVDD and PVDD                      |                                      |       | 91    |      | dB               |
| Power-Supply Rejection Ratio                     | PSRR               | V <sub>RIPPLE</sub> = 100mV <sub>P-P</sub> , free applied to AV <sub>DD</sub> and PV <sub>I</sub> |                                      |       | 72    |      | uБ               |
| Headphone Output Offset<br>Voltage               | V <sub>OS_HP</sub> | Volume = -11.5dB                                                                                  |                                      | -20   | 0     | +20  | mV               |
| Slew Rate                                        | SR                 |                                                                                                   |                                      |       | 0.47  |      | V/µs             |
| Maximum Capacitive Load                          | CL                 | No sustained oscillations                                                                         | 1                                    |       | 150   |      | рF               |
| Crosstalk                                        | XTALK              | $R_{HP} = 32\Omega$ , $P_{OUT} = 3.5m$<br>(HPL to HPR) or (HPR to                                 |                                      |       | -85   |      | dB               |
| Channel-to-Channel Gain<br>Matching              | ΔΑγ/Αγ             |                                                                                                   |                                      |       | ±0.05 |      | dB               |
| Internal Charge-Pump Oscillator Frequency        | f <sub>CP</sub>    |                                                                                                   |                                      | 550   | 667   | 775  | kHz              |
| Charge-Pump Operating<br>Frequency Range         |                    | Charge-pump clock deri                                                                            | ved from MCLK                        | 550   |       | 775  | kHz              |
| Volume Control Range                             |                    |                                                                                                   |                                      | -73.5 |       | +6.0 | dB               |

### **ELECTRICAL CHARACTERISTICS (continued)**

(DV<sub>DD</sub> = AV<sub>DD</sub> = PV<sub>DD</sub> = 3.0V, AGND = DGND = PGND = 0V, C1 = 0.47μF, C2 = 2.2μF, C<sub>NREG</sub> = C<sub>PREG</sub> = C<sub>REF</sub> = 1μF to AGND, R<sub>LOAD\_HP</sub> = 32 $\Omega$  to AGND, R<sub>LOAD\_OUT</sub> = 10k $\Omega$  to AGND, f<sub>LRCLK</sub> = 48kHz, f<sub>MCLK</sub> = 12.288MHz, volume set to -9.5dB, T<sub>A</sub> = T<sub>MIN</sub> to T<sub>MAX</sub>, unless otherwise noted. Typical specifications at T<sub>A</sub> = +25°C, unless otherwise noted.)

| PARAMETER                    | SYMBOL                            | CONI                                                      | DITIONS               | MIN                       | TYP                        | MAX                        | UNITS |
|------------------------------|-----------------------------------|-----------------------------------------------------------|-----------------------|---------------------------|----------------------------|----------------------------|-------|
| Mute Attenuation             |                                   |                                                           |                       |                           | 100                        |                            | dB    |
| DIGITAL INPUTS (GPIO, SCL, S | DA, BCLK, LF                      | CLK, SDIN, ADD, MC                                        | CLK)                  |                           |                            |                            |       |
| Input High Voltage           | VIH                               |                                                           |                       | 0.8 x<br>DV <sub>DD</sub> |                            |                            | V     |
| Input Low Voltage            | VIL                               |                                                           |                       |                           |                            | 0.2 x<br>DV <sub>DD</sub>  | V     |
| Input Leakage Current        | I <sub>IH</sub> , I <sub>IL</sub> | V <sub>IH</sub> = DV <sub>DD</sub> , V <sub>IL</sub> = D0 | GND                   | -10                       |                            | +10                        | μΑ    |
| Input Hysteresis             |                                   |                                                           |                       |                           | 0.09 x<br>DV <sub>DD</sub> |                            | V     |
| Input Capacitance            | C <sub>IN</sub>                   |                                                           |                       |                           | 10                         |                            | рF    |
| OPEN-DRAIN DIGITAL OUTPUT    | TS (GPIO, SDA                     | .)                                                        |                       |                           |                            |                            |       |
| Output-High Leakage Current  | Іон                               | V <sub>OH</sub> = DV <sub>DD</sub> (Note 6                | )                     |                           |                            | 1                          | μΑ    |
|                              |                                   |                                                           | $DV_{DD} > 2V$        |                           |                            | 0.4                        |       |
| Output Low Voltage           | V <sub>OL</sub>                   | I <sub>OL</sub> = 3mA                                     | DV <sub>DD</sub> < 2V |                           |                            | 0.2 x<br>DV <sub>DD</sub>  | V     |
| CMOS DIGITAL OUTPUTS (BCL    | K, LRCLK)                         |                                                           | •                     | 1                         |                            |                            | •     |
| Output High Voltage          | Voн                               | I <sub>OH</sub> = 1mA                                     |                       | DV <sub>DD</sub> - 0.4    |                            |                            | V     |
| Output Low Voltage           | V <sub>OL</sub>                   | I <sub>OL</sub> = 1mA                                     |                       |                           |                            | 0.4                        | V     |
| HEADPHONE SENSE INPUT (H     | PS)                               |                                                           |                       |                           |                            |                            |       |
| Input High Voltage           | VIH                               |                                                           |                       | 0.7 x<br>DV <sub>DD</sub> |                            |                            | V     |
| Input Low Voltage            | VIL                               |                                                           |                       |                           |                            | 0.25 x<br>DV <sub>DD</sub> | V     |
| Input-High Leakage Current   | l                                 | Full shutdown, V <sub>IH</sub> =                          | DV <sub>DD</sub>      |                           |                            | 400                        | μΑ    |
| input-night Leakage Current  | l <sub>IH</sub>                   | Normal operation, VIII                                    | $H = DV_{DD}$         |                           |                            | 1                          | μΑ    |
| Input-Low Leakage Current    | I <sub>IL</sub>                   | Full shutdown, V <sub>IL</sub> = DGND                     |                       |                           |                            | 1                          | μΑ    |
| Impat Low Loakago Ourrellt   | 'IL                               | Normal operation, VII                                     | L = DGND              |                           |                            | 100                        | μπ    |
| Input Hysteresis             |                                   |                                                           |                       |                           | 0.05 x<br>DV <sub>DD</sub> |                            | V     |

### **TIMING CHARACTERISTICS**

 $(DV_{DD} = AV_{DD} = 9.0V, AGND = DGND = PGND = 0V, C1 = 0.47μF, C2 = 2.2μF, C_{NREG} = C_{REF} = 1μF to AGND, R_{LOAD\_HP} = 32Ω to AGND, R_{LOAD\_LINE} = 10kΩ to AGND, f_{LRCLK} = 48kHz, f_{MCLK} = 12.288MHz, volume set to -9.5dB, TA = T_{MIN} to T_{MAX}, unless otherwise noted. Typical specifications at T_A = +25°C, unless otherwise noted.)$ 

| PARAMETER                                       | SYMBOL                                  | CONDITIONS                            | MIN TYF                      | MAX    | UNITS |
|-------------------------------------------------|-----------------------------------------|---------------------------------------|------------------------------|--------|-------|
| I <sup>2</sup> C TIMING                         | •                                       |                                       | •                            |        | •     |
| Serial Clock Frequency                          | fSCL                                    |                                       | 0                            | 400    | kHz   |
| Bus Free Time Between STOP and START Conditions | tBUF                                    |                                       | 1.3                          |        | μs    |
| Hold Time (Repeated) START<br>Condition         | tHD, STA                                |                                       | 0.6                          |        | μs    |
| SCL Pulse-Width Low                             | tLOW                                    |                                       | 1.3                          |        | μs    |
| SCL Pulse-Width High                            | tHIGH                                   |                                       | 0.6                          |        | μs    |
| Repeated START Condition<br>Setup Time          | tsu, sta                                |                                       | 0.6                          |        | μs    |
| Data Hold Time                                  | thd, dat                                |                                       | 0                            | 900    | ns    |
| Data Setup Time                                 | tsu, dat                                |                                       | 100                          |        | ns    |
| Bus Capacitance                                 | CB                                      |                                       |                              | 400    | рF    |
| SDA and SCL Receiving Rise<br>Time (Note 7)     | t <sub>R</sub>                          |                                       | 20 +<br>0.1C <sub>B</sub>    | 300    | ns    |
| SDA and SCL Receiving Fall<br>Time (Note 7)     | t <sub>F</sub>                          |                                       | 20 +<br>0.1C <sub>B</sub>    | 300    | ns    |
| SDA Transmitting Fall Time                      | t <sub>F</sub>                          | DV <sub>DD</sub> = 1.8V               | 20 +<br>0.1C <sub>B</sub>    | 250    | ns    |
| (Note 7)                                        | <b>Ч</b> -                              | DV <sub>DD</sub> = 3.6V               | 20 +<br>0.05C <sub>B</sub>   | 250    | 115   |
| Setup Time for STOP Condition                   | tsu, sto                                |                                       | 0.6                          |        | μs    |
| Pulse Width of Suppressed Spike                 | tsp                                     |                                       | 0                            | 50     | ns    |
| DIGITAL AUDIO TIMING                            |                                         |                                       |                              |        |       |
| BCLK Period (Note 8)                            | tBCLK                                   |                                       | 3 x<br>1 / f <sub>ICLK</sub> |        | ns    |
| Low or High BCLK Pulse Width                    | tBCLK_PW                                |                                       | 0.35 x<br>tBCLK              |        | ns    |
| BCLK and LRCLK Rise Time                        | t <sub>R</sub>                          | Master mode, C <sub>LOAD</sub> = 15pF | 1                            |        | ns    |
| BCLK and LRCLK Fall Time                        | t <sub>F</sub>                          | Master mode, C <sub>LOAD</sub> = 15pF | 1                            |        | ns    |
| SDIN or LRCLK to BCLK Rising<br>Setup Time      | t <sub>DBSU,</sub><br>t <sub>BWSU</sub> |                                       | 30                           |        | ns    |
| SDIN or LRCLK to BCLK Rising<br>Hold Time       | t <sub>DBH,</sub><br>t <sub>BWBH</sub>  | $DV_{DD} = 1.8V$ $DV_{DD} = 3.6V$     |                              | 0<br>5 | ns    |

- Note 1: Full operation is defined as clocking all zeros into the DAC while the DAC, headphone outputs, and line outputs are all enabled.
- Note 2: DAC performance specifications measured using the line outputs, OUTL and OUTR.
- **Note 3:** Dynamic range is defined as the SNR of a 1kHz, -60dBFS input signal measured with an A-weighted filter, then normalized to full scale (+60dB).
- Note 4: DAC SNR measured from DAC inputs to OUTL and OUTR.

Note 5: Headphone amplifier SNR measured from line inputs to headphone outputs.

**Note 6:** GPIO is  $100k\Omega$  to ground when DV<sub>DD</sub> < V<sub>OH</sub> < 3.6V.

Note 7: CB is in pF.

Note 8: fICLK derived by dividing fMCLK by 1, 2, 3, or 4. See the Registers and Bit Descriptions section.

### TYPICAL POWER DISSIPATION AT AVDD = 1.8V (No Headphone/Line Output Load)

| MODE                                                            | AV <sub>DD</sub> POWER | DV <sub>DD</sub> POWER | PV <sub>DD</sub> POWER | TOTAL POWER |
|-----------------------------------------------------------------|------------------------|------------------------|------------------------|-------------|
| Full Operation (Note 1)                                         | 4.93mW                 | 3.76mW                 | 5.00mW                 | 13.70mW     |
| DAC to Line Outputs, Headphones Disabled                        | 3.11mW                 | 3.76mW                 | 3.22mW                 | 10.10mW     |
| Line Inputs to Line Outputs and Headphone Outputs, DAC Disabled | 3.22mW                 | 0.085mW                | 3.40mW                 | 6.71mW      |
| Line Inputs to Line Outputs, DAC and Headphones Disabled        | 1.39mW                 | 0.085mW                | 1.61mW                 | 3.08mW      |
| Full Shutdown                                                   | 2.7µW                  | 0.5µW                  | <0.1µW                 | 3.2µW       |

### **Typical Operating Characteristics**

(DVDD = AVDD = PVDD = 3.0V, AGND = DGND = PGND = 0V, C1 = 0.47µF, C2 = 2.2µF, CNREG = CPREG = CREF = 1µF, fs = 48kHz, f<sub>MCLK</sub> = 12.288MHz, master integer mode, headphone volume set to +6dB, both channels driven in-phase, T<sub>A</sub> = +25°C, unless otherwise noted. f<sub>IN</sub> = 984.375Hz, A-weighted THD+N.)







### Typical Operating Characteristics (continued)

 $(DV_{DD} = AV_{DD} = PV_{DD} = 3.0V, AGND = DGND = PGND = 0V, C1 = 0.47\mu F, C2 = 2.2\mu F, C_{NREG} = C_{PREG} = C_{REF} = 1\mu F, f_S = 48kHz, f_{MCLK} = 12.288MHz, master integer mode, headphone volume set to +6dB, both channels driven in-phase, <math>T_A = +25^{\circ}C$ , unless otherwise noted.  $f_{IN} = 984.375Hz$ , A-weighted THD+N.)



### Typical Operating Characteristics (continued)

 $(DV_{DD} = AV_{DD} = PV_{DD} = 3.0V, AGND = DGND = PGND = 0V, C1 = 0.47\mu F, C2 = 2.2\mu F, C_{NREG} = C_{PREG} = C_{REF} = 1\mu F, f_S = 48kHz, f_{MCLK} = 12.288MHz, master integer mode, headphone volume set to +6dB, both channels driven in-phase, <math>T_A = +25^{\circ}C$ , unless otherwise noted.  $f_{IN} = 984.375Hz$ , A-weighted THD+N.)



### Typical Operating Characteristics (continued)

 $(DV_{DD} = AV_{DD} = PV_{DD} = 3.0V, AGND = DGND = PGND = 0V, C1 = 0.47\mu F, C2 = 2.2\mu F, C_{NREG} = C_{PREG} = C_{REF} = 1\mu F, f_S = 48kHz, f_{MCLK} = 12.288MHz, master integer mode, headphone volume set to +6dB, both channels driven in-phase, <math>T_A = +25^{\circ}C$ , unless otherwise noted.  $f_{IN} = 984.375Hz$ , A-weighted THD+N.)



### Typical Operating Characteristics (continued)

 $(DV_{DD} = AV_{DD} = PV_{DD} = 3.0V$ , AGND = DGND = PGND = 0V,  $C1 = 0.47\mu$ F,  $C2 = 2.2\mu$ F,  $C_{NREG} = C_{PREG} = C_{REF} = 1\mu$ F,  $f_S = 48kHz$ ,  $f_{MCLK} = 12.288MHz$ , master integer mode, headphone volume set to +6dB, both channels driven in-phase,  $T_A = +25^{\circ}$ C, unless otherwise noted.  $f_{IN} = 984.375Hz$ , A-weighted THD+N.)







### **WIDEBAND FFT** 20 DAC IN = -60dBFS DAC IN TO LINE OUT 0 -20 -40 -60 -80 -100 -120 -140 10 100 10k 100k 1k FREQUENCY (Hz)







### Pin Description

| 1 LRCLK LRCL                      | PIN | NAME             | FUNCTION                                                                                                                                                    |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 3 SDIN Digital Audio Serial Data Input 4 DVop Digital Power-Supply Input. Bypass to DGND with a 1μF ceramic capacitor. 5 MCLK Master Clock Input. All internal digital clocks are derived from MCLK. 6 DGND Digital Ground 7 ADD IPC Address-Select Input. Connect to AGND, AVDD, or SDA to select one of the three possible IPC address-Select Input. Connect to AGND, AVDD, or SDA to select one of the three possible IPC address-Select Input. Configure GPIO as an input or an output through the GPIO register. GPIO can perform the function of an interrupt when configured as an output. See the GPIO section. 9 INR Right-Channel Line Input. INR is mixed with the right DAC output. 10 INL Left-Channel Line Input. INR is mixed with the left DAC output. 11 OUTR Line Level Right-Channel Output. OUTR is biased at AGND. 12 OUTL Line Level Left-Channel Output. OUTR is biased at AGND. 13 REF Reference Output. Bypass to AGND with a 1μF capacitor. 14 AGND Analog Ground 15 NREG Line Output Negative Regulator Output. Bypass to AGND with a 1μF capacitor. 16 PREG Line Output Negative Regulator Output. Bypass to AGND with a 1μF capacitor. 17 AVDD Analog Power Supply, Bypass to AGND with a 1μF capacitor. 18 HPR Right-Channel Headphone Output. HPR is a DirectDrive output biased at AGND. 19 HPL Left-Channel Headphone Output. HPR is a DirectDrive output biased at AGND. 20 SVss Headphone Amplifier Negative Power-Supply Input. Connect to PVss. In Proceedings of the PVs Input Section. 21 Procedure Repulsive Power-Supply Input. Connect to PVss. Input Section. 22 PVss Inverting Charge-Pump Output. Bypass to PGND with a 2,2μF ceramic capacitor and connect to SVs to provide the headphone amplifiers with a negative supply. 23 C1N Charge-Pump Flying Capacitor Positive Terminal. Connect a 0.47μF ceramic capacitor between C1P and C1P. 24 PGND Charge-Pump Flying Capacitor Positive Terminal. Connect a 0.47μF ceramic capacitor between C1P and C1P. 26 PVDD Charge-Pump Flying Capacitor Positive Terminal poperation. 27 SCL IF C-Compatible Serial Clock Input                             | 1   | LRCLK            | whether the audio data on SDIN is routed to the left or right channel. LRCLK is an input when the                                                           |
| 4 DVDD Digital Power-Supply Input. Bypass to DGND with a 1μF ceramic capacitor.  5 MCLK Master Clock Input. All internal digital clocks are derived from MCLK.  6 DGND Digital Ground  7 ADD I <sup>2</sup> C Address-Select Input. Connect to AGND, AVDD, or SDA to select one of the three possible I <sup>2</sup> C addresses.  8 GPIO General-Purpose Input/Output. Configure GPIO as an input or an output through the GPIO register. GPIO can perform the function of an interrupt when configured as an output. See the GPIO section.  9 INR Right-Channel Line Input. INL is mixed with the right DAC output.  10 INL Left-Channel Line Input. INL is mixed with the left DAC output.  11 OUTR Line Level Right-Channel Output. OUTR is biased at AGND.  12 OUTL Line Level Left-Channel Output. OUTR is biased at AGND.  13 REF Reference Output. Bypass to AGND with a 1μF ceramic capacitor.  14 AGND Analog Ground  15 NREG Line Output Negative Regulator Output. Bypass to AGND with a 1μF capacitor.  16 PREG Line Output Positive Regulator Output. Bypass to AGND with a 1μF capacitor.  17 AVDD Analog Power Supply. Bypass to AGND with a 1μF ceramic capacitor.  18 HPR Right-Channel Headphone Output. HPR is a DirectDrive output biased at AGND.  19 HPL Left-Channel Headphone Output. HPR is a DirectDrive output biased at AGND.  19 HPS Headphone Sense Input. Connect to the control pin of a headphone jack for automatic headphone sensing. Float HPS if unused. See the Headphone Sense Input section.  10 Charge-Pump Flying Capacitor Negative Terminal. Connect a 0.47μF ceramic capacitor and connect to SVs. to provide the headphone amplifiers with a negative supply.  20 Charge-Pump Flying Capacitor Negative Terminal. Connect a 0.47μF ceramic capacitor between C1P and C1N.  21 Charge-Pump Flying Capacitor Positive Terminal. Connect a 0.47μF ceramic capacitor between C1P and C1N.  22 Charge-Pump Flying Capacitor Positive Terminal. Connect a 0.47μF ceramic capacitor between C1P and C1N.  23 C1P Charge-Pump and Headphone Amplifier Positive Power-Supply Input. Bypass to PGND with a 1μF | 2   | BCLK             |                                                                                                                                                             |
| 5 MCLK Master Clock Input. All internal digital clocks are derived from MCLK. 6 DGND Digital Ground 7 ADD I <sup>2</sup> C Address-Select Input. Connect to AGND, AVpp, or SDA to select one of the three possible I <sup>2</sup> C addressess. 8 GPIO General-Purpose Input/Output. Configure GPIO as an input or an output through the GPIO register. GPIO can perform the function of an interrupt when configured as an output. See the GPIO section. 9 INR Right-Channel Line Input. INR is mixed with the right DAC output. 10 INL Left-Channel Line Input. INI is mixed with the left DAC output. 11 OUTR Line Level Right-Channel Output. OUTR is biased at AGND. 12 OUTL Line Level Left-Channel Output. OUTR is biased at AGND. 13 REF Reference Output. Bypass to AGND with a 1μF ceramic capacitor. 14 AGND Analog Ground 15 NREG Line Output Negative Regulator Output. Bypass to AGND with a 1μF capacitor. 16 PREG Line Output Negative Regulator Output. Bypass to AGND with a 1μF capacitor. 17 AVDD Analog Power Supply. Bypass to AGND with a 1μF ceramic capacitor. 18 HPR Right-Channel Headphone Output. HPL is a DirectDrive output biased at AGND. 19 HPL Left-Channel Headphone Output. HPL is a DirectDrive output biased at AGND. 20 SVss Headphone Amplifier Negative Power-Supply Input. Connect to PVss. 21 HPS Headphone Sense Input. Connect to the control pin of a headphone jack for automatic headphone sensing. Float HPS if unused. See the Headphone Sense Input section. 22 PVSS Inverting Charge-Pump Output. Bypass to PGND with a 2.2μF ceramic capacitor and connect to SVs. to provide the headphone amplifiers with a negative Supply. 23 C1N Charge-Pump Flying Capacitor Negative Terminal. Connect a 0.47μF ceramic capacitor between C1P and C1N. 24 PGND Charge-Pump Flying Capacitor Positive Terminal. Connect a 0.47μF ceramic capacitor between C1P and C1N. 26 PVDD Charge-Pump Flying Capacitor Positive Terminal. Connect a 0.47μF ceramic capacitor between C1P and C1N. 27 SCL I <sup>2</sup> C-Compatible Serial Clock Input                                                           | 3   | SDIN             | Digital Audio Serial Data Input                                                                                                                             |
| 6 DGND Digital Ground  7 ADD I <sup>2</sup> C Address-Select Input. Connect to AGND, AVDD, or SDA to select one of the three possible I <sup>2</sup> C addresses.  8 GPIO General-Purpose Input/Output. Configure GPIO as an input or an output through the GPIO register. GPIO can perform the function of an interrupt when configured as an output. See the GPIO section.  9 INR Right-Channel Line Input. INR is mixed with the right DAC output.  10 INL Left-Channel Line Input. INI. is mixed with the left DAC output.  11 OUTR Line Level Right-Channel Output. OUTR is biased at AGND.  12 OUTL Line Level Left-Channel Output. OUTL is biased at AGND.  13 REF Reference Output. Bypass to AGND with a 1μF capacitor.  14 AGND Analog Ground  15 NREG Line Output Negative Regulator Output. Bypass to AGND with a 1μF capacitor.  16 PREG Line Output Positive Regulator Output. Bypass to AGND with a 1μF capacitor.  17 AVDD Analog Power Supply. Bypass to AGND with a 1μF capacitor.  18 HPR Right-Channel Headphone Output. HPR is a DirectDrive output biased at AGND.  19 HPL Left-Channel Headphone Output. HPR is a DirectDrive output biased at AGND.  20 SVSS Headphone Amplifier Negative Power-Supply Input. Connect to PVSs.  21 HPS Headphone Sense Input. Connect to the control pin of a headphone jack for automatic headphone sensing. Float HPS if unsed. See the Headphone Sense Input section.  22 PVSS Inverting Charge-Pump Output. Bypass to PGND with a 2.2μF ceramic capacitor and connect to SVs. to provide the headphone amplifiers with a negative supply.  23 C1N Charge-Pump Flying Capacitor Negative Terminal. Connect a 0.47μF ceramic capacitor between C1P and C1P.  24 PGND Charge-Pump Flying Capacitor Positive Terminal. Connect a 0.47μF ceramic capacitor between C1P and C1N.  26 PVD Charge-Pump and Headphone Amplifier Positive Power-Supply Input. Bypass to PGND with a 1μF ceramic capacitor. Defendence and C1N.  27 SCL I <sup>2</sup> C-Compatible Serial Clock Input                                                                                                             | 4   | DV <sub>DD</sub> | Digital Power-Supply Input. Bypass to DGND with a 1µF ceramic capacitor.                                                                                    |
| Pack                           | 5   | MCLK             | Master Clock Input. All internal digital clocks are derived from MCLK.                                                                                      |
| addresses.  GPIO General-Purpose Input/Output. Configure GPIO as an input or an output through the GPIO register. GPIO can perform the function of an interrupt when configured as an output. See the GPIO section.  INR Right-Channel Line Input. INR is mixed with the right DAC output.  INL Left-Channel Line Input. INL is mixed with the right DAC output.  UNTR Line Level Right-Channel Output. OUTR is biased at AGND.  UNTR Line Level Left-Channel Output. OUTR is biased at AGND.  REF Reference Output. Bypass to AGND with a 1µF ceramic capacitor.  AGND Analog Ground  NREG Line Output Negative Regulator Output. Bypass to AGND with a 1µF capacitor.  PREG Line Output Positive Regulator Output. Bypass to AGND with a 1µF capacitor.  HPR Right-Channel Headphone Output. HPR is a DirectDrive output biased at AGND.  HPR Right-Channel Headphone Output. HPR is a DirectDrive output biased at AGND.  HPL Left-Channel Headphone Output. HPR is a DirectDrive output biased at AGND.  HPS Headphone Amplifier Negative Power-Supply Input. Connect to PVss.  Headphone Sense Input. Connect to the control pin of a headphone jack for automatic headphone sensing. Float HPS if unused. See the Headphone Sense Input section.  Charge-Pump Flying Capacitor Negative Terminal. Connect a 0.47µF ceramic capacitor between C1P and C1N.  Charge-Pump Flying Capacitor Positive Terminal. Connect a 0.47µF ceramic capacitor between C1P and C1N.  Charge-Pump Flying Capacitor Positive Terminal. Connect a 0.47µF ceramic capacitor between C1P and C1N.  Charge-Pump Flying Capacitor Positive Terminal. Connect a 0.47µF ceramic capacitor between C1P and C1N.  Charge-Pump Flying Capacitor Positive Terminal. Connect a 0.47µF ceramic capacitor between C1P and C1N.  Charge-Pump Flying Capacitor Positive Terminal. Connect a 0.47µF ceramic capacitor between C1P and C1N.  Charge-Pump and Headphone Amplifier Positive Power-Supply Input. Bypass to PGND with a 1µF ceramic capacitor. Connect to AVDD for normal operation.  1ºC-Compatible Serial Clock Input                                                | 6   | DGND             | Digital Ground                                                                                                                                              |
| GPIO can perform the function of an interrupt when configured as an output. See the GPIO section.    Possible Processing Section                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 7   | ADD              |                                                                                                                                                             |
| 10 INL Left-Channel Line Input. INL is mixed with the left DAC output.  11 OUTR Line Level Right-Channel Output. OUTR is biased at AGND.  12 OUTL Line Level Left-Channel Output. OUTL is biased at AGND.  13 REF Reference Output. Bypass to AGND with a 1μF ceramic capacitor.  14 AGND Analog Ground  15 NREG Line Output Negative Regulator Output. Bypass to AGND with a 1μF capacitor.  16 PREG Line Output Positive Regulator Output. Bypass to AGND with a 1μF capacitor.  17 AVDD Analog Power Supply. Bypass to AGND with a 1μF ceramic capacitor.  18 HPR Right-Channel Headphone Output. HPR is a DirectDrive output biased at AGND.  19 HPL Left-Channel Headphone Output. HPL is a DirectDrive output biased at AGND.  20 SVss Headphone Amplifier Negative Power-Supply Input. Connect to PVss.  21 HPS Headphone Sense Input. Connect to the control pin of a headphone jack for automatic headphone sensing. Float HPS if unused. See the <i>Headphone Sense Input</i> section.  22 PVss Inverting Charge-Pump Output. Bypass to PGND with a 2.2μF ceramic capacitor and connect to SVst to provide the headphone amplifiers with a negative supply.  23 C1N Charge-Pump Flying Capacitor Negative Terminal. Connect a 0.47μF ceramic capacitor between C1N and C1P.  24 PGND Charge-Pump Ground  25 C1P Charge-Pump Gapacitor Positive Terminal. Connect a 0.47μF ceramic capacitor between C1P and C1N.  26 PVDD Charge-Pump and Headphone Amplifier Positive Power-Supply Input. Bypass to PGND with a 1μF ceramic capacitor. Connect to AVpg for normal operation.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 8   | GPIO             |                                                                                                                                                             |
| 11 OUTR Line Level Right-Channel Output. OUTR is biased at AGND.  12 OUTL Line Level Left-Channel Output. OUTL is biased at AGND.  13 REF Reference Output. Bypass to AGND with a 1μF ceramic capacitor.  14 AGND Analog Ground  15 NREG Line Output Negative Regulator Output. Bypass to AGND with a 1μF capacitor.  16 PREG Line Output Positive Regulator Output. Bypass to AGND with a 1μF capacitor.  17 AVDD Analog Power Supply. Bypass to AGND with a 1μF capacitor.  18 HPR Right-Channel Headphone Output. HPR is a DirectDrive output biased at AGND.  19 HPL Left-Channel Headphone Output. HPR is a DirectDrive output biased at AGND.  20 SVss Headphone Amplifier Negative Power-Supply Input. Connect to PVss.  21 HPS Headphone Sense Input. Connect to the control pin of a headphone jack for automatic headphone sensing. Float HPS if unused. See the Headphone Sense Input section.  22 PVss Inverting Charge-Pump Output. Bypass to PGND with a 2.2μF ceramic capacitor and connect to SVs to provide the headphone amplifiers with a negative supply.  23 C1N Charge-Pump Flying Capacitor Negative Terminal. Connect a 0.47μF ceramic capacitor between C1N and C1P.  24 PGND Charge-Pump Ground  25 C1P Charge-Pump Ground  26 PVDD Charge-Pump and Headphone Amplifier Positive Power-Supply Input. Bypass to PGND with a 1μF ceramic capacitor. Connect to AVDD for normal operation.  27 SCL I <sup>2</sup> C-Compatible Serial Clock Input                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 9   | INR              | Right-Channel Line Input. INR is mixed with the right DAC output.                                                                                           |
| 12 OUTL Line Level Left-Channel Output. OUTL is biased at AGND.  13 REF Reference Output. Bypass to AGND with a 1μF ceramic capacitor.  14 AGND Analog Ground  15 NREG Line Output Negative Regulator Output. Bypass to AGND with a 1μF capacitor.  16 PREG Line Output Positive Regulator Output. Bypass to AGND with a 1μF capacitor.  17 AVDD Analog Power Supply. Bypass to AGND with a 1μF ceramic capacitor.  18 HPR Right-Channel Headphone Output. HPR is a DirectDrive output biased at AGND.  19 HPL Left-Channel Headphone Output. HPL is a DirectDrive output biased at AGND.  20 SVss Headphone Amplifier Negative Power-Supply Input. Connect to PVss.  21 HPS Headphone Sense Input. Connect to the control pin of a headphone jack for automatic headphone sensing. Float HPS if unused. See the Headphone Sense Input section.  22 PVss Inverting Charge-Pump Output. Bypass to PGND with a 2.2μF ceramic capacitor and connect to SVst to provide the headphone amplifiers with a negative supply.  23 C1N Charge-Pump Flying Capacitor Negative Terminal. Connect a 0.47μF ceramic capacitor between C1P and C1P.  24 PGND Charge-Pump Ground  25 C1P Charge-Pump Ground  26 PVDD Charge-Pump and Headphone Amplifier Positive Terminal. Connect a 0.47μF ceramic capacitor between C1P and C1N.  26 PVDD Charge-Pump and Headphone Amplifier Positive Power-Supply Input. Bypass to PGND with a 1μF ceramic capacitor. Connect to AV <sub>DD</sub> for normal operation.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 10  | INL              | Left-Channel Line Input. INL is mixed with the left DAC output.                                                                                             |
| 13 REF Reference Output. Bypass to AGND with a 1μF ceramic capacitor.  14 AGND Analog Ground  15 NREG Line Output Negative Regulator Output. Bypass to AGND with a 1μF capacitor.  16 PREG Line Output Positive Regulator Output. Bypass to AGND with a 1μF capacitor.  17 AVDD Analog Power Supply. Bypass to AGND with a 1μF ceramic capacitor.  18 HPR Right-Channel Headphone Output. HPR is a DirectDrive output biased at AGND.  19 HPL Left-Channel Headphone Output. HPR is a DirectDrive output biased at AGND.  20 SVss Headphone Amplifier Negative Power-Supply Input. Connect to PVss.  21 HPS Headphone Sense Input. Connect to the control pin of a headphone jack for automatic headphone sensing. Float HPS if unused. See the Headphone Sense Input section.  22 PVss Inverting Charge-Pump Output. Bypass to PGND with a 2.2μF ceramic capacitor and connect to SVst to provide the headphone amplifiers with a negative supply.  23 C1N Charge-Pump Flying Capacitor Negative Terminal. Connect a 0.47μF ceramic capacitor between C1P and C1P.  24 PGND Charge-Pump Flying Capacitor Positive Terminal. Connect a 0.47μF ceramic capacitor between C1P and C1N.  26 PVDD Charge-Pump and Headphone Amplifier Positive Power-Supply Input. Bypass to PGND with a 1μF ceramic capacitor. Connect to AV <sub>DD</sub> for normal operation.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 11  | OUTR             | Line Level Right-Channel Output. OUTR is biased at AGND.                                                                                                    |
| 14 AGND Analog Ground 15 NREG Line Output Negative Regulator Output. Bypass to AGND with a 1μF capacitor. 16 PREG Line Output Positive Regulator Output. Bypass to AGND with a 1μF capacitor. 17 AVDD Analog Power Supply. Bypass to AGND with a 1μF ceramic capacitor. 18 HPR Right-Channel Headphone Output. HPR is a DirectDrive output biased at AGND. 19 HPL Left-Channel Headphone Output. HPR is a DirectDrive output biased at AGND. 20 SVss Headphone Amplifier Negative Power-Supply Input. Connect to PVss. 21 HPS Headphone Sense Input. Connect to the control pin of a headphone jack for automatic headphone sensing. Float HPS if unused. See the Headphone Sense Input section. 22 PVss Inverting Charge-Pump Output. Bypass to PGND with a 2.2μF ceramic capacitor and connect to SVst to provide the headphone amplifiers with a negative supply. 23 C1N Charge-Pump Flying Capacitor Negative Terminal. Connect a 0.47μF ceramic capacitor between C1N and C1P. 24 PGND Charge-Pump Ground 25 C1P Charge-Pump Flying Capacitor Positive Terminal. Connect a 0.47μF ceramic capacitor between C1P and C1N. 26 PVDD Charge-Pump and Headphone Amplifier Positive Power-Supply Input. Bypass to PGND with a 1μF ceramic capacitor. Connect to AVDD for normal operation. 27 SCL 12 C-Compatible Serial Clock Input 28 SDA 12 C-Compatible Serial Data Input/Output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 12  | OUTL             | Line Level Left-Channel Output. OUTL is biased at AGND.                                                                                                     |
| 15 NREG Line Output Negative Regulator Output. Bypass to AGND with a 1μF capacitor.  16 PREG Line Output Positive Regulator Output. Bypass to AGND with a 1μF capacitor.  17 AVDD Analog Power Supply. Bypass to AGND with a 1μF capacitor.  18 HPR Right-Channel Headphone Output. HPR is a DirectDrive output biased at AGND.  19 HPL Left-Channel Headphone Output. HPL is a DirectDrive output biased at AGND.  20 SVss Headphone Amplifier Negative Power-Supply Input. Connect to PVss.  21 HPS Headphone Sense Input. Connect to the control pin of a headphone jack for automatic headphone sensing. Float HPS if unused. See the Headphone Sense Input section.  22 PVss Inverting Charge-Pump Output. Bypass to PGND with a 2.2μF ceramic capacitor and connect to SVst to provide the headphone amplifiers with a negative supply.  23 C1N Charge-Pump Flying Capacitor Negative Terminal. Connect a 0.47μF ceramic capacitor between C1N and C1P.  24 PGND Charge-Pump Ground  25 C1P Charge-Pump Flying Capacitor Positive Terminal. Connect a 0.47μF ceramic capacitor between C1P and C1N.  26 PVDD Charge-Pump and Headphone Amplifier Positive Power-Supply Input. Bypass to PGND with a 1μF ceramic capacitor. Connect to AV <sub>DD</sub> for normal operation.  27 SCL    <sup>2</sup> C-Compatible Serial Clock Input                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 13  | REF              | Reference Output. Bypass to AGND with a 1µF ceramic capacitor.                                                                                              |
| 16 PREG Line Output Positive Regulator Output. Bypass to AGND with a 1μF capacitor.  17 AVDD Analog Power Supply. Bypass to AGND with a 1μF capacitor.  18 HPR Right-Channel Headphone Output. HPR is a DirectDrive output biased at AGND.  19 HPL Left-Channel Headphone Output. HPL is a DirectDrive output biased at AGND.  20 SVss Headphone Amplifier Negative Power-Supply Input. Connect to PVss.  21 HPS Headphone Sense Input. Connect to the control pin of a headphone jack for automatic headphone sensing. Float HPS if unused. See the Headphone Sense Input section.  22 PVss Inverting Charge-Pump Output. Bypass to PGND with a 2.2μF ceramic capacitor and connect to SVst to provide the headphone amplifiers with a negative supply.  23 C1N Charge-Pump Flying Capacitor Negative Terminal. Connect a 0.47μF ceramic capacitor between C1N and C1P.  24 PGND Charge-Pump Ground  25 C1P Charge-Pump Ground  26 PVDD Charge-Pump and Headphone Amplifier Positive Power-Supply Input. Bypass to PGND with a 1μF ceramic capacitor. Connect to AVDD for normal operation.  27 SCL I²C-Compatible Serial Clock Input  28 SDA I²C-Compatible Serial Data Input/Output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 14  | AGND             | Analog Ground                                                                                                                                               |
| 17 AVDD Analog Power Supply. Bypass to AGND with a 1μF ceramic capacitor.  18 HPR Right-Channel Headphone Output. HPR is a DirectDrive output biased at AGND.  19 HPL Left-Channel Headphone Output. HPR is a DirectDrive output biased at AGND.  20 SVss Headphone Amplifier Negative Power-Supply Input. Connect to PVss.  21 HPS Headphone Sense Input. Connect to the control pin of a headphone jack for automatic headphone sensing. Float HPS if unused. See the <i>Headphone Sense Input</i> section.  22 PVss Inverting Charge-Pump Output. Bypass to PGND with a 2.2μF ceramic capacitor and connect to SVst to provide the headphone amplifiers with a negative supply.  23 C1N Charge-Pump Flying Capacitor Negative Terminal. Connect a 0.47μF ceramic capacitor between C1P and C1P.  24 PGND Charge-Pump Ground  25 C1P Charge-Pump Flying Capacitor Positive Terminal. Connect a 0.47μF ceramic capacitor between C1P and C1N.  26 PVDD Charge-Pump and Headphone Amplifier Positive Power-Supply Input. Bypass to PGND with a 1μF ceramic capacitor. Connect to AV <sub>DD</sub> for normal operation.  27 SCL 1 <sup>2</sup> C-Compatible Serial Clock Input  28 SDA 1 <sup>2</sup> C-Compatible Serial Data Input/Output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 15  | NREG             | Line Output Negative Regulator Output. Bypass to AGND with a 1µF capacitor.                                                                                 |
| 18 HPR Right-Channel Headphone Output. HPR is a DirectDrive output biased at AGND.  19 HPL Left-Channel Headphone Output. HPL is a DirectDrive output biased at AGND.  20 SVss Headphone Amplifier Negative Power-Supply Input. Connect to PVss.  21 HPS Headphone Sense Input. Connect to the control pin of a headphone jack for automatic headphone sensing. Float HPS if unused. See the Headphone Sense Input section.  22 PVss Inverting Charge-Pump Output. Bypass to PGND with a 2.2μF ceramic capacitor and connect to SVst to provide the headphone amplifiers with a negative supply.  23 C1N Charge-Pump Flying Capacitor Negative Terminal. Connect a 0.47μF ceramic capacitor between C1N and C1P.  24 PGND Charge-Pump Ground  25 C1P Charge-Pump Flying Capacitor Positive Terminal. Connect a 0.47μF ceramic capacitor between C1P and C1N.  26 PVDD Charge-Pump and Headphone Amplifier Positive Power-Supply Input. Bypass to PGND with a 1μF ceramic capacitor. Connect to AV <sub>DD</sub> for normal operation.  27 SCL I <sup>2</sup> C-Compatible Serial Clock Input  28 SDA I <sup>2</sup> C-Compatible Serial Data Input/Output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 16  | PREG             | Line Output Positive Regulator Output. Bypass to AGND with a 1µF capacitor.                                                                                 |
| 19 HPL Left-Channel Headphone Output. HPL is a DirectDrive output biased at AGND. 20 SVss Headphone Amplifier Negative Power-Supply Input. Connect to PVss.  21 HPS Headphone Sense Input. Connect to the control pin of a headphone jack for automatic headphone sensing. Float HPS if unused. See the Headphone Sense Input section.  22 PVss Inverting Charge-Pump Output. Bypass to PGND with a 2.2μF ceramic capacitor and connect to SVst to provide the headphone amplifiers with a negative supply.  23 C1N Charge-Pump Flying Capacitor Negative Terminal. Connect a 0.47μF ceramic capacitor between C1N and C1P.  24 PGND Charge-Pump Ground  25 C1P Charge-Pump Flying Capacitor Positive Terminal. Connect a 0.47μF ceramic capacitor between C1P and C1N.  26 PVDD Charge-Pump and Headphone Amplifier Positive Power-Supply Input. Bypass to PGND with a 1μF ceramic capacitor. Connect to AV <sub>DD</sub> for normal operation.  27 SCL I <sup>2</sup> C-Compatible Serial Clock Input  28 SDA I <sup>2</sup> C-Compatible Serial Data Input/Output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 17  | AV <sub>DD</sub> | Analog Power Supply. Bypass to AGND with a 1µF ceramic capacitor.                                                                                           |
| SVss Headphone Amplifier Negative Power-Supply Input. Connect to PVss.  21 HPS Headphone Sense Input. Connect to the control pin of a headphone jack for automatic headphone sensing. Float HPS if unused. See the <i>Headphone Sense Input</i> section.  22 PVss Inverting Charge-Pump Output. Bypass to PGND with a 2.2μF ceramic capacitor and connect to SVst to provide the headphone amplifiers with a negative supply.  23 C1N Charge-Pump Flying Capacitor Negative Terminal. Connect a 0.47μF ceramic capacitor between C1N and C1P.  24 PGND Charge-Pump Ground  25 C1P Charge-Pump Flying Capacitor Positive Terminal. Connect a 0.47μF ceramic capacitor between C1P and C1N.  26 PVDD Charge-Pump and Headphone Amplifier Positive Power-Supply Input. Bypass to PGND with a 1μF ceramic capacitor. Connect to AV <sub>DD</sub> for normal operation.  27 SCL I <sup>2</sup> C-Compatible Serial Clock Input  28 SDA I <sup>2</sup> C-Compatible Serial Data Input/Output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 18  | HPR              | Right-Channel Headphone Output. HPR is a DirectDrive output biased at AGND.                                                                                 |
| HPS Headphone Sense Input. Connect to the control pin of a headphone jack for automatic headphone sensing. Float HPS if unused. See the Headphone Sense Input section.  PVss Inverting Charge-Pump Output. Bypass to PGND with a 2.2μF ceramic capacitor and connect to SVst to provide the headphone amplifiers with a negative supply.  C1N Charge-Pump Flying Capacitor Negative Terminal. Connect a 0.47μF ceramic capacitor between C1N and C1P.  PGND Charge-Pump Ground  C1P Charge-Pump Flying Capacitor Positive Terminal. Connect a 0.47μF ceramic capacitor between C1P and C1N.  Charge-Pump and Headphone Amplifier Positive Power-Supply Input. Bypass to PGND with a 1μF ceramic capacitor. Connect to AV <sub>DD</sub> for normal operation.  SCL I <sup>2</sup> C-Compatible Serial Clock Input  SDA I <sup>2</sup> C-Compatible Serial Data Input/Output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 19  | HPL              | Left-Channel Headphone Output. HPL is a DirectDrive output biased at AGND.                                                                                  |
| sensing. Float HPS if unused. See the <i>Headphone Sense Input</i> section.  PVSS Inverting Charge-Pump Output. Bypass to PGND with a 2.2μF ceramic capacitor and connect to SVst to provide the headphone amplifiers with a negative supply.  C1N Charge-Pump Flying Capacitor Negative Terminal. Connect a 0.47μF ceramic capacitor between C1N and C1P.  PGND Charge-Pump Ground  C1P Charge-Pump Flying Capacitor Positive Terminal. Connect a 0.47μF ceramic capacitor between C1P and C1N.  PVDD Charge-Pump and Headphone Amplifier Positive Power-Supply Input. Bypass to PGND with a 1μF ceramic capacitor. Connect to AV <sub>DD</sub> for normal operation.  SCL I <sup>2</sup> C-Compatible Serial Clock Input  SDA I <sup>2</sup> C-Compatible Serial Data Input/Output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 20  | SVSS             | Headphone Amplifier Negative Power-Supply Input. Connect to PVSS.                                                                                           |
| to provide the headphone amplifiers with a negative supply.  C1N Charge-Pump Flying Capacitor Negative Terminal. Connect a 0.47µF ceramic capacitor between C1N and C1P.  C1N and C1P.  Charge-Pump Ground  C1P Charge-Pump Flying Capacitor Positive Terminal. Connect a 0.47µF ceramic capacitor between C1P and C1N.  C1P Charge-Pump and Headphone Amplifier Positive Power-Supply Input. Bypass to PGND with a 1µF ceramic capacitor. Connect to AVDD for normal operation.  C1P SCL I²C-Compatible Serial Clock Input  SDA I²C-Compatible Serial Data Input/Output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 21  | HPS              |                                                                                                                                                             |
| C1N and C1P.  C1N and C1P.  C1N and C1P.  C1N and C1P.  C1P Charge-Pump Ground  C1P Charge-Pump Flying Capacitor Positive Terminal. Connect a 0.47μF ceramic capacitor between C1P and C1N.  C1P Charge-Pump and Headphone Amplifier Positive Power-Supply Input. Bypass to PGND with a 1μF ceramic capacitor. Connect to AV <sub>DD</sub> for normal operation.  C1P Charge-Pump and Headphone Amplifier Positive Power-Supply Input. Bypass to PGND with a 1μF ceramic capacitor. Connect to AV <sub>DD</sub> for normal operation.  C1P C1P Charge-Pump and Headphone Amplifier Positive Power-Supply Input. Bypass to PGND with a 1μF ceramic capacitor. Connect to AV <sub>DD</sub> for normal operation.  C1P C1P Charge-Pump and Headphone Amplifier Positive Power-Supply Input. Bypass to PGND with a 1μF ceramic capacitor between C1P and C1N.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 22  | PV <sub>SS</sub> | Inverting Charge-Pump Output. Bypass to PGND with a 2.2µF ceramic capacitor and connect to SVss to provide the headphone amplifiers with a negative supply. |
| C1P Charge-Pump Flying Capacitor Positive Terminal. Connect a 0.47μF ceramic capacitor between C1P and C1N.  Charge-Pump and Headphone Amplifier Positive Power-Supply Input. Bypass to PGND with a 1μF ceramic capacitor. Connect to AV <sub>DD</sub> for normal operation.  SCL I <sup>2</sup> C-Compatible Serial Clock Input  SDA I <sup>2</sup> C-Compatible Serial Data Input/Output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 23  | C1N              |                                                                                                                                                             |
| and C1N.  26 PVDD Charge-Pump and Headphone Amplifier Positive Power-Supply Input. Bypass to PGND with a 1µF ceramic capacitor. Connect to AVDD for normal operation.  27 SCL I <sup>2</sup> C-Compatible Serial Clock Input  28 SDA I <sup>2</sup> C-Compatible Serial Data Input/Output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 24  | PGND             | Charge-Pump Ground                                                                                                                                          |
| ceramic capacitor. Connect to AV <sub>DD</sub> for normal operation.  27 SCL I <sup>2</sup> C-Compatible Serial Clock Input  28 SDA I <sup>2</sup> C-Compatible Serial Data Input/Output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 25  | C1P              |                                                                                                                                                             |
| 28 SDA I <sup>2</sup> C-Compatible Serial Data Input/Output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 26  | PV <sub>DD</sub> |                                                                                                                                                             |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 27  | SCL              | I <sup>2</sup> C-Compatible Serial Clock Input                                                                                                              |
| EP Exposed Thermal Pad. Connect EP to AGND.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 28  | SDA              |                                                                                                                                                             |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | _   | EP               | Exposed Thermal Pad. Connect EP to AGND.                                                                                                                    |

### Functional Diagram/Typical Operating Circuit



### **Detailed Description**

The MAX9850 audio digital-to-analog converter (DAC) with a stereo DirectDrive headphone amplifier is a complete digital audio playback solution. The sigma-delta DAC has 90dB of dynamic range and accepts stereo audio data at sampling frequencies ranging from 8kHz to 48kHz. Headphone output volume level, muting, and device configuration are programmed through the I<sup>2</sup>C-compatible interface. Three selectable I<sup>2</sup>C device IDs are available. Both basic modes of operation, integer and noninteger, provide full dynamic range performance and allow maximum flexibility when choosing the MAX9850's master clock (MCLK) frequency. Integer mode operation requires that MCLK is an integer multiple of 16 times the sample rate, and provides maximum full-scale SNR performance. Noninteger mode allows maximum flexibility when choosing an MCLK frequency, as the MCLK may be any frequency in the acceptable range.

Audio data is sent to the MAX9850 through a 3-wire digital audio data bus that supports numerous input formats. LRCLK and BCLK signals are generated by the MAX9850 when configured in master mode. The MAX9850 can also be configured as a slave device, accepting LRCLK and BCLK signals from an external digital audio master. External LRCLK and BCLK signals may be either synchronous or asynchronous with MCLK when the MAX9850 is configured as a slave device.

Maxim's DirectDrive architecture employs an internal charge pump to create a negative voltage supply to power the headphone amplifier outputs. The internal negative supply allows the analog output signals to be biased at ground, eliminating the need for an output-coupling capacitor, reducing system cost and size.

The MAX9850's stereo line inputs allow mixing of analog audio with digital audio. The summed audio signal is sent directly to the line and headphone outputs. The line inputs/outputs can be activated even when the DAC is disabled and MCLK is not present.

The headphone sense input (HPS) detects when a headphone is connected to the MAX9850. The HPS circuit shuts down the headphone amplifier outputs when no headphones are connected. The headphone amplifiers can be automatically enabled when HPS detects the presence of headphones.

### Sigma-Delta DAC

The MAX9850 uses a sigma-delta DAC to achieve up to 91dB of SNR. The DAC receives a stereo digital input signal sampled at  $f_{LRCLK}$ , interpolates the signal data to an 8 times  $f_{LRCLK}$  frequency, and digitally filters the

samples. The resulting oversampled digital signal is then converted using a multibit sigma-delta modulator followed by an analog smoothing filter that greatly attenuates high-frequency quantization noise typical with oversampling converters. Flexible clocking modes allow the MAX9850 to be used effectively in applications normally not well suited for oversampling converters all without the need for expensive sample rate converters.

Set DACEN = 0 in the enable register (register 0x5, bit B0) to disable the DAC. Set DACEN = 1 to enable the DAC.

### **Line Outputs/Inputs**

The MAX9850 features line inputs (INR, INL) and line outputs (OUTR, OUTL). The line inputs allow a line level signal to be mixed with the DAC output, see the *Functional Diagram/Typical Operating Circuit*. Set LNIEN = 1 in the enable register (register 0x5, bit B1) to enable the line inputs. The line inputs are biased at AGND and can be directly coupled or AC-coupled to INR and INL, depending on the signal source.

Stereo DirectDrive line outputs (OUTR and OUTL) can be used to drive line-level loads. Line outputs internally drive the inputs of the headphone amplifier. Set LNOEN = 1 in the enable register (register 0x5, bit B2) to enable the line outputs. Disabling the line outputs will also disable the headphone outputs.

The internal charge pump must be enabled to operate the line outputs. Enable the charge pump by configuring CPEN(1:0) = 11 in the enable register (register 0x5, bit B5 and B4). See the *Charge Pump* section.

### DirectDrive Headphone and Line Amplifiers

Unlike the MAX9850, traditional single-supply headphone amplifiers have their outputs biased about a nominal DC voltage, typically half the supply, for maximum dynamic range. Large coupling capacitors are typically needed to block this DC bias from the headphone. Without these capacitors, a significant amount of DC current flows to the headphone, resulting in unnecessary power dissipation and possible damage to both headphone and headphone amplifier.

Maxim's patented DirectDrive architecture uses a charge pump to create an internal negative supply voltage. This allows the MAX9850 headphone and line outputs to be biased about ground, almost doubling the dynamic range while operating from a single supply. With no DC component, there is no need for the large DC-blocking capacitors. Instead of two large (33µF to 330µF) capacitors, the MAX9850 charge pump



Figure 1. Headphone Amplifier Attenuation Profile

requires only two small ceramic capacitors (0.47µF and 2.2µF), conserving board space, reducing cost, improving the frequency response, and THD of the headphone amplifier. In addition to the cost and size disadvantages, the DC-blocking capacitors required by conventional headphone amplifiers limit low-frequency response and decrease PSRR performance. Some dielectrics can significantly distort the audio signal.

### **Volume Control**

Program VOL(5:0) in the volume register (register 0x2, bits B5–B0) to set the volume attenuation of the headphone amplifiers. Program VOL(5:0) to 0x00 for full volume. Minimum volume occurs at VOL(5:0) greater than or equal to 0x28. VMN in the status A register (register 0x0, bit B3) sets to 1 when the MAX9850 output is programmed to and reaches volume step 0x3F. Figure 1 shows the attenuation profile for each VOL(5:0) value.

### Volume Slew, Zero-Crossing Detect, and Mute

Set SLEW = 1 in the volume register (register 0x2, bit B6) to enable the volume slew circuit. When SLEW = 1 headphone amplifier volume changes will slew between programmed levels smoothly. Set the volume slew rate with SR(1:0) in the charge-pump register (register 0x7, bits B7 and B6). Table 1 lists the volume slew-rate settings for each value of SR(1:0).

Set ZDEN = 1 in the general-purpose register (register 0x3, bit B0) to force volume changes and headphone amplifier muting to occur when the audio signal is at its zero crossing. For optimal performance, set SR(1:0) to 01. This zero-crossing detection reduces audible clicks/pops caused when transitioning or slewing between volume levels.

Table 1. Slew-Rate Settings

|     |     | TYPICAL VOLUME SLEW RATE    |                                        |  |  |  |
|-----|-----|-----------------------------|----------------------------------------|--|--|--|
| SR1 | SR0 | FROM FULL<br>VOLUME TO MUTE | FROM FULL<br>VOLUME TO<br>VMN = 1 (ms) |  |  |  |
| 0   | 0   | 63µs                        | 0.1                                    |  |  |  |
| 0   | 1   | 125ms                       | 200                                    |  |  |  |
| 1   | 0   | 63ms                        | 100                                    |  |  |  |
| 1   | 1   | 42ms                        | 67                                     |  |  |  |

Set MUTE = 1 in the volume register (register 0x2, bit B7) to mute the headphone amplifiers. The mute function is independent of the volume control. The programmed volume settings are not reset when mute is enabled. With the zero-crossing detection and volume slew enabled, the Mute command mutes the output after the first zero crossing or after a 200ms timeout (SR = 01).

#### Mono Mode

Set MONO = 1 in the general-purpose register (register 0x3, bit B2) to enable mono mode. In mono mode, HPR is disabled, the left and right audio channels are summed and output on HPL. The 6dB attenuation ensures that the summed signal amplitude does not overdrive headphone amplifiers. SMONO in the status B register (register 0x1, bit B4) sets to 1 when the MAX9850 is in mono mode.

#### Configuring the Headphone and Line Outputs

Set HPEN and LNOEN in the enable register (register 0x5, bits B3 and B2) equal to 1 to enable the headphone outputs (HPR and HPL). Set HPEN or LNOEN = 0 to disable the headphone outputs.

The headphone amplifier inputs are driven from the outputs of the line amplifier. Disabling the line out by setting LNOEN = 0 in the enable register (register 0x5, bit B2), deprives the headphone amplifiers of an input signal and disables the headphone outputs (HPR and HPL).

The internal charge pump must be enabled to operate the headphone and line outputs. Enable the charge pump by programming CPEN(1:0) = 11 in the enable register (register 0x5, bits B5 and B4). See the *Charge Pump* section for more details.

### Headphone Sense Input (HPS)

The headphone sense input (HPS) monitors the headphone jack, and automatically disables the headphone amplifiers based upon the voltage applied at HPS. For automatic headphone detection, connect HPS to the



Figure 2. Headphone Sense (HPS) Input

control pin of a 3-wire headphone jack as shown in Figure 2. With no headphone present, the output impedance of the headphone amplifier pulls HPS to less than 0.3 x DVDD. When a headphone is inserted into the jack, the control pin is disconnected from the tip contact and HPS is pulled to DVDD through the internal  $100k\Omega$  pullup. No external resistor is required. Leave HPS floating if automatic headphone sensing is not used. HPS must be high and HPEN (register 0x5, bit B3) must be set to 1 for the headphone amplifiers (HPR and HPL) to output an audio signal.

The MAX9850 includes an HPS debounce circuit that ignores short duration changes on HPS. The debounce circuit ensures that a headphone is properly connected before powering up and enabling the headphone amplifiers. Program DBDEL(1:0) in the general-purpose register (register 0x3, bits B4 and B3) to set the HPS debounce delay time. The delay time is based on a division of the charge-pump frequency, fcp. See the Charge Pump section for details on programming the charge-pump frequency. Table 2 lists the available delay times of the debounce circuit.

There is no delay on removal of a headphone when using automatic headphone sense. The headphone amplifiers are immediately placed into shutdown when HPS goes high.

SHPS in the status A register (register 0x0, bit B4) reports the status of HPS. SHPS = 0 when HPS is low and SHPS = 1 when HPS is high.

**Table 2. HPS Debounce Times** 

| DBDEL(0) | DBDEL(0) | DEBOUNCE<br>TIME<br>(ms)              | DEBOUNCE TIME<br>BASED ON<br>f <sub>CP</sub> = 667kHz (ms) |
|----------|----------|---------------------------------------|------------------------------------------------------------|
| 0        | 0        | 0                                     | 0 (Disabled)                                               |
| 0        | 1        | 2 <sup>17</sup> x 1 / f <sub>CP</sub> | Approx 200                                                 |
| 1        | 0        | 2 <sup>18</sup> x 1 / f <sub>CP</sub> | Approx 400                                                 |
| 1        | 1        | 2 <sup>19</sup> x 1 / f <sub>CP</sub> | Approx 800                                                 |

### **GPIO**

Configure GPIO as an input or an output with the GPD bit in the general-purpose register (register 0x3, bit B5). GPD = 1 configures GPIO as an open-drain output while GPD = 0 makes GPIO an input. Connect an external pullup resistor from GPIO to DV<sub>DD</sub> when GPIO is configured as an output.

GPIO as an output allows the MAX9850 to drive an LED or other state indicator. It also can be used to provide an interrupt signal to alert a  $\mu$ C when an event has occurred. Potential events include changes in internal PLL lock state, connecting headphones to HPS, headphone outputs reaching the minimum volume, or an overcurrent on the headphone outputs. Any of these events can be programmed to pulse GPIO's output state when GPIO is configured as an open-drain output.

Using GPIO as an input allows the MAX9850 to receive a signal from a  $\mu$ C's digital I/O or other device. The status of GPIO is read through SGPIO in the status A register (register 0x0, bit B6).

#### GPIO as an Output

Set GPD = 1 (register 0x3, bit B5) to configure GPIO as an output. Program the output operating mode of GPIO with GM(1:0) in the general-purpose register (register 0x3, bits B7 and B6). GPIO can be programmed to output logic-high, a logic-low, or it can be programmed to output an interrupt signal by changing state when the ALERT bit in the status A register (register 0x0, bit B7) sets. Table 3 lists GPIO's modes of operation.

Table 3. GPIO Output Operating Modes (GPD = 1)

| GM(1) | GM(0) | MODE DESCRIPTION                                  |
|-------|-------|---------------------------------------------------|
| 0     | 0     | GPIO = 0                                          |
| 0     | 1     | GPIO = High impedance                             |
| 1     | 0     | GPIO = 0, ALERT output pulse enabled              |
| 1     | 1     | GPIO = High impedance, ALERT output pulse enabled |

Table 4. Interrupt Enable Register (0x4) Events

| EVENT                                                                                                                                                   | BIT NUMBER IN REGISTER 0x4 |
|---------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|
| LCK (register 0x0, bit B5) sets when the internal PLL acquires or loses frequency lock                                                                  | B5                         |
| SHPS (register 0x0, bit B4) sets after the headphone is inserted and the debounce time has elapsed when the headphone amplifier is powered up and ready | B4                         |
| VMN (register 0x0, bit B3) sets when the headphone amplifier minimum volume is reached                                                                  | B3                         |
| IOHL or IOHR (register 0x0, bits B1 or B0) sets after an overcurrent at either HPL or HPR                                                               | В0                         |

The interrupt enable register programs the MAX9850 to set ALERT = 1 when an event occurs. GPIO pulses when ALERT sets if GM(1:0) is programmed with 10 or 11. Table 4 contains a list of events that can set ALERT and their corresponding bit positions in the interrupt enable register. Enable the interrupt for each event by setting its bit to 1.

### GPIO as an Input

The state of the GPIO input is read through SGPIO in the status A register (register 0x0, bit B6). Set ISGPIO = 1 to allow ALERT to set when SGPIO changes state.

### **Internal Timing**

The internal clock (ICLK) and sample rate clock (LRCLK in master mode) are derived from MCLK. The MAX9850's flexible operating modes allow any desired LRCLK sample rate to operate over a wide range of MCLK input frequencies.

Figure 3 shows a flowchart detailing how the internal clocks are derived from MCLK. The MAX9850 generates ICLK by dividing the MCLK frequency. Higher ICLK frequencies allow for greater DAC oversampling and SNR performance. Dynamic range of 90dB (typ) is possible when fICLK is greater than or equal to 12MHz. Lower ICLK frequencies may require slightly less supply current but sacrifice dynamic range. See the SNR vs. MCLK Frequency graph in the *Typical Operating Characteristics*.

ICLK is a frequency-scaled version of MCLK that is used by the MAX9850 to clock the internal DAC circuitry and generate LRCLK and BCLK when in master mode. The charge-pump clock is derived from ICLK when the internal charge-pump oscillator is not used.

Connect an available system clock to MCLK, see the *Operating Modes* section. MCLK can be supplied from any synchronous or available asynchronous system clock whose frequency falls within the 8.448MHz to 13MHz, or 16.896MHz to 40MHz range. Any MCLK within these ranges allow the MAX9850 to operate at any sample rate between 8kHz to 48kHz in either a master or slave mode of operation. Other MCLK frequencies can still be used, but will limit the sample rate ranges that the MAX9850 operates with as illustrated in Table 5.

Higher ICLK frequencies provide higher SNR. Always use the highest acceptable ICLK. Sample rates other than those listed in Table 5 can be used. The MAX9850 defaults to IC(1:0) = 0x0 at power-up.

### **DAC Operating Modes**

Four DAC operating modes: master integer, slave integer, master noninteger, and slave noninteger allow flexibility for operating with various applications and virtually any available MCLK frequency within the system. The operating modes are set with MAS in the digital audio register (register 0xA, bit B7) and INT in the LRCLK MSB register (register 0x8, bit B7). Table 6 shows the four modes of operation and the equations needed to program the MAX9850 to use the DAC modes.

The master and slave integer modes are the modes in which DACs commonly operate. In these modes, LRCLK is ICLK divided by an integer value. A typical application would set MCLK equal to 256 x LRCLK. The MAX9850 requires that ICLK be an integer multiple of 16 x LRCLK where the integer multiple is at least 10 when in master or slave integer modes. Integer mode always provides the maximum full-scale signal level performance compared to other modes of operation. Choose integer mode over any other mode of operation when possible.

The master noninteger mode allows for a condition where LRCLK and ICLK may not be related by an integer value. In these modes, the MAX9850 can operate from any available MCLK in the system.



Figure 3. Internally Generated Clock Signals Derived from MCLK

**Table 5. Acceptable MCLK Frequency Ranges** 

|                | MINIMUM ICLK<br>(MHz)                       |                                                   | MAXIMUM ICLK<br>(MHz) | ACCEPTABLE MCLK FREQUENCIES* (MHz) |                               |                               |                               |  |
|----------------|---------------------------------------------|---------------------------------------------------|-----------------------|------------------------------------|-------------------------------|-------------------------------|-------------------------------|--|
| LRCLK<br>(kHz) | INTEGER MODE<br>(160 x f <sub>LRCLK</sub> ) | NONINTEGER<br>MODE<br>(176 x f <sub>LRCLK</sub> ) | ANY MODE              | IC(1:0) = 0x0<br>SF = 1            | IC(1:0) = 0x1<br>SF = 2       | IC(1:0) = 0x2<br>SF = 3       | IC(1:0) = 0x3<br>SF = 4       |  |
| 8              | 1.280                                       | 1.4080                                            | 13.0                  | 1.280 and<br>1.4080 to 13.0        | 2.560 and<br>2.8160 to 26.0   | 3.840 and<br>4.2240 to 39.0   | 5.120 and<br>5.6320 to 40.0   |  |
| 11.025         | 1.764                                       | 1.9404                                            | 13.0                  | 1.764 and<br>1.9404 to 13.0        | 3.528 and<br>3.8808 to 26.0   | 5.292 and<br>5.8212 to 39.0   | 7.056 and<br>7.7616 to 40.0   |  |
| 12             | 1.920                                       | 2.1120                                            | 13.0                  | 1.920 and<br>2.1120 to 13.0        | 3.840 and<br>4.2240 to 26.0   | 5.760 and<br>6.3360 to 39.0   | 7.680 and<br>8.4480 to 40.0   |  |
| 16             | 2.560                                       | 2.8160                                            | 13.0                  | 2.560 and<br>2.8160 to 13.0        | 5.120 and<br>5.6320 to 26.0   | 7.680 and<br>8.4480 to 39.0   | 10.240 and<br>11.2640 to 40.0 |  |
| 22.05          | 3.528                                       | 3.8808                                            | 13.0                  | 3.528 and<br>3.8808 to 13.0        | 7.056 and<br>7.7616 to 26.0   | 10.584 and<br>11.6424 to 39.0 | 14.112 and<br>15.5232 to 40.0 |  |
| 24             | 3.840                                       | 4.2240                                            | 13.0                  | 3.840 and<br>4.2240 to 13.0        | 7.680 and<br>8.4480 to 26.0   | 11.520 and<br>12.6720 to 39.0 | 15.360 and<br>16.8960 to 40.0 |  |
| 32             | 5.120                                       | 5.6320                                            | 13.0                  | 5.120 and<br>5.6320 to 13.0        | 10.240 and<br>11.2640 to 26.0 | 15.360 and<br>16.8960 to 39.0 | 20.480 and<br>22.5280 to 40.0 |  |
| 44.1           | 7.056                                       | 7.7616                                            | 13.0                  | 7.056 and<br>7.7616 to 13.0        | 14.112 and<br>15.5232 to 26.0 | 21.168 and<br>23.2848 to 39.0 | 28.224 and<br>31.0464 to 40.0 |  |
| 48             | 7.680                                       | 8.4480                                            | 13.0                  | 7.680 and<br>8.4480 to 13.0        | 15.360 and<br>16.8960 to 26.0 | 23.040 and<br>25.3440 to 39.0 | 30.720 and<br>33.7920 to 40.0 |  |

<sup>\*</sup>The first frequency listed is the minimum MCLK frequency required to operate in integer mode. The range of frequencies indicates the MCLK frequencies the MAX9850 needs to operate in any mode.

### **Table 6. DAC Operating Modes**

|                              |                                                                          | SLAVE MODE<br>(MAS = 0)                                       | MASTER MODE<br>(MAS = 1)                                 |  |
|------------------------------|--------------------------------------------------------------------------|---------------------------------------------------------------|----------------------------------------------------------|--|
|                              | MODE                                                                     | LRCLK and BCLK signals supplied from external source          | LRCLK and BCLK signals supplied<br>by MAX9850            |  |
|                              |                                                                          | Asynchronous                                                  | Asynchronous                                             |  |
| NONINTEGER<br>MODE (INT = 0) | LRCLK may be any frequency within an acceptable range                    | N <sub>MSB,LSB</sub> = 0                                      | $N_{MSB,LSB} = \frac{2^{22} \times f_{LRCLK}}{f_{ICLK}}$ |  |
| INTEGER MODE<br>(INT = 1)    | ICLK and LRCLK must be<br>synchronous and exact integer<br>ratio related | $N_{LSB} = \frac{f_{ICLK}}{16 \times f_{LRCLK}}, N_{MSB} = 0$ |                                                          |  |

Slave modes of operation allow the MAX9850 to operate in any audio system where the LRCLK and BCLK must be supplied from an external source. When operating in slave mode, the MCLK supplied to the MAX9850 may be either synchronous or asynchronous with LRCLK. Use the slave integer mode if ICLK is synchronous and has an integer multiple of 16 x LRCLK. Integer mode ensures that the highest levels of full-scale-input signal performance can be achieved. Slave noninteger mode offers the highest degree of clock flexibility. ICLK does not need to be synchronous or an integer multiple of LRCLK when operating in slave noninteger mode.

Master modes of operation allow the MAX9850 to generate and supply an LRCLK and BCLK to other elements in the system. Use master integer mode if the provided ICLK is an integer multiple of 16 x LRCLK. Integer mode ensures that the highest levels of full-scale input signal performance can be achieved. Master noninteger mode allows the MAX9850 to supply virtually any frequency LRCLK with an accuracy better than ±0.5%.

The slave noninteger mode provides maximum flexibility for ICLK and LRCLK frequencies. The ICLK and LRCLK can be asynchronous and noninteger related. Connect any available system clock that is listed on Table 5 in the *Internal Timing* section. In slave noninteger mode, the acceptable MCLK frequency range is the same as master mode.

### Master Integer Mode (MAS = 1, IM = 1)

The MAX9850 generates the LRCLK and BCLK in master mode. LRCLK is an integer factor of ICLK by the following equation:

$$f_{LRCLK} = \frac{f_{ICLK}}{16 \times N_{LSB}}$$

where:

fICLK = ICLK frequency. fICLK must be at least 160 x fLRCLK for proper DAC operation.

N<sub>LSB</sub> = decimal value of the data contained in LSB(7:0) (register 0x9, bits B7–B0).

fLRCLK = LRCLK frequency.

For example:

 $f_{\text{ICLK}} = 12.228 \text{MHz}$  and  $N_{\text{LSB}} = 16$  (0x10),  $f_{\text{LRCLK}} = 48 \text{kHz}$ .

Solve the above equation for N<sub>LSB</sub>. Use master integer mode if N<sub>LSB</sub> is an integer. Use master noninteger mode if N<sub>LSB</sub> is not an integer.

### Slave Integer Mode (MAS = 0, IM = 1)

The MAX9850 accepts LRCLK and BCLK from an external digital audio source when in slave integer mode. LRCLK must be an **exact** integer multiple of ICLK to ensure proper operation. Program LSB(7:0) (register 0x9, bits B7–B0) with the LRCLK division ratio. Use the following equation to find the value that needs to be programmed to LSB(7:0):

$$N_{LSB} = \frac{f_{ICLK}}{16 \times f_{LRCLK}}$$

where:

 $f_{ICLK} = ICLK$  frequency.  $f_{ICLK}$  must be 160 x  $f_{LRCLK}$  for proper DAC operation.

fLRCLK = supplied LRCLK frequency.

N<sub>LSB</sub> = decimal value of the data contained in LSB(7:0) (register 0x9, bits B7–B0).

For example:

 $f_{ICLK} = 11.2896MHz$  and  $f_{LRCLK} = 44.1kHz$ ,  $N_{LSB} = 16$  (0x10).

Solve the above equation for N<sub>LSB</sub>. Use slave integer mode if N<sub>LSB</sub> is an integer. Use slave noninteger mode if N<sub>LSB</sub> is not an integer.

### Slave Noninteger (MAS = 0, IM = 0)

In slave noninteger mode, the MAX9850 accepts an external LRCLK and converts the digital audio signal using any asynchronous ICLK within the acceptable operating range. The MAX9850 uses internal clock recovery circuitry to generate all required internal clocks. This allows the MAX9850 to operate in systems that do not have dedicated clock sources or crystal oscillators. Virtually any existing system clock will work. fICLK must be at least 176 x fLRCLK for proper operation.

### Master Noninteger Mode (MAS = 1, IM = 0)

The ICLK frequency in some applications may not be an integer multiple of the desired LRCLK frequency. The MAX9850, operating in master noninteger mode, can generate and output any LRCLK frequency between 8kHz to 48kHz (±0.5%) with any ICLK frequency within the acceptable operating range. In this mode, the MAX9850 generates LRCLK by dividing MCLK by the ratio programmed into MSB(14:8) and LSB(7:0) (register 0x8, bits B7–B0 and register 0x9, bits B6–B0). The LRCLK sample frequency can have any noninteger relationship with respect to MCLK. Calculate the values for MSB(14:8) and LSB(7:0) with the following equation:

$$N_{MSB,LSB} = ROUND \left( \frac{2^{22} \times f_{LRCLK}}{f_{ICLK}} \right)$$

where:

 $f_{ICLK}$  = ICLK frequency.  $f_{ICLK}$  must be at least 176 x  $f_{LRCLK}$  for proper DAC operation.

fLRCLK = LRCLK frequency.

N<sub>MSB,LSB</sub> = decimal value of MSB(14:8) and LSB(7:0) (register 0x8, bits B6–B0 and register 0x9, bits B7–B0).

Round the results of the equation to the nearest integer value.

For example:

fLRCLK = 44.1kHz, fICLK = 12.288MHz.

- 1) Solve for NMSB.LSB, 15052.8.
- 2) Round result to nearest integer value. 15053.
- 3) Convert to hex, 0x3CD.
- 4) Program MSB(14:8) with the MSB 0x3A and program LSB(7:0) with the LSB 0xCD).

Table 7 provides examples of using master noninteger mode with various MCLK frequencies to generate useful LRCLK frequencies.

### **Charge Pump**

The DirectDrive line and headphone outputs of the MAX9850 require a charge pump to create the internal negative power supply. Set CPEN(1:0) = 11 in the enable register (register 0x5, bits B5 and B4) to turn on the charge pump. The negative charge-pump voltage is established and the audio outputs are ready for use approximately 1.4ms after CPEN is set to 11.

The state of CP(4:0), in the charge-pump register (register 0x7, bits B4–B0), determines whether the charge-pump oscillator is derived from the internal 667kHz oscillator or from MCLK. Set CPEN(1:0) = 11 and set CP(4:0) = 0x00 to enable the internal oscillator. The charge pump runs independent from MCLK when the internal oscillator is enabled allowing the charge pump to operate when the DAC is disabled or when only the line inputs are used. No MCLK is required when only the line inputs are used.

The switching frequency of the charge pump is well beyond the audio range and does not interfere with audio signals. The switch drivers utilize techniques that minimize noise generated by turn-on and turn-off transients. Although not typically required, additional high-frequency noise attenuation can be achieved by increasing the size of C2 and the PV<sub>DD</sub> bypass capacitor (see the *Functional Diagram/Typical Operating Circuit*).

Derive the charge-pump clock from MCLK by programming CP(4:0) to a non-zero value based on the following equation:

$$N_{CP(4:0)} = \frac{f_{MCLK}}{2 \times f_{CP} \times SF}$$

where:

 $f_{MCLK} = MCLK$  frequency.

 $f_{CP}$  = charge-pump clock frequency. Ensure  $f_{CP}$  = 667kHz ±20% for proper operation.

SF = MCLK scale factor. SF is the decimal value of IC(1:0) + 1.

 $N_{CP(4:0)}$  = rounded decimal value of CP(4:0) (register 0x7, bits B4-B0).  $N_{CP(4:0)}$  must be greater than 1 when deriving the charge-pump clock from  $I_{CLK}$ .

Table 7. Master Noninteger NMSB,LSB Examples

|               |    | 1011/         |      |                              |      | N (15 | -BIT hex V | ALUE) |      |       |      |
|---------------|----|---------------|------|------------------------------|------|-------|------------|-------|------|-------|------|
| MCLK<br>(MHz) | SF | ICLK<br>(MHz) |      | LRCLK OUTPUT FREQUENCY (kHz) |      |       |            |       |      |       |      |
| (101112)      |    | (1411 12)     | 48   | 44.1                         | 32   | 24    | 22.05      | 16    | 12   | 11.03 | 8    |
| 18.4320       | 2  | 9.2160        | 5555 | 4E66                         | 38E4 | 2AAB  | 2733       | 1C72  | 1555 | 139A  | 0E39 |
| 16.9344       | 2  | 8.4672        | 5CE1 | 5555                         | 3DEB | 2E71  | 2AAB       | 1EF6  | 1738 | 1555  | 0F7B |
| 16.3840       | 2  | 8.1920        |      | 5833                         | 4000 | 3000  | 2C1A       | 2000  | 1800 | 160D  | 1000 |
| 12.5000       | 1  | 12.5000       | 3EEA | 39CE                         | 29F1 | 1F75  | 1CE7       | 14F9  | 0FBB | 0E73  | 0A7C |
| 12.2880       | 1  | 12.2880       | 4000 | 3ACD                         | 2AAB | 2000  | 1D66       | 1555  | 1000 | 0EB3  | 0AAB |
| 12.0000       | 1  | 12.0000       | 4189 | 3C36                         | 2BB1 | 20C5  | 1E1B       | 15D8  | 1062 | 0F0E  | 0AEC |
| 11.2896       | 1  | 11.2896       | 45A9 | 4000                         | 2E71 | 22D4  | 2000       | 1738  | 116A | 1000  | 0B9C |
| 9.2160        | 1  | 9.2160        | 5555 | 4E66                         | 38E4 | 2AAB  | 2733       | 1C72  | 1555 | 139A  | 0E39 |
| 8.4672        | 1  | 8.4672        | 5CE1 | 5555                         | 3DEB | 2E71  | 2AAB       | 1EF6  | 1738 | 1555  | 0F7B |
| 8.4480        | 1  | 8.4480        | 5D17 | 5587                         | 3E10 | 2E8C  | 2AC3       | 1F08  | 1746 | 1562  | 0F84 |

Note: The N values represent the combined MSB(14:8) and LSB(7:0) values.

fCP

(kHz)

### Stereo Audio DAC with DirectDrive **Headphone Amplifier**

For example:

 $f_{MCLK} = 12MHz$ , SF = 1, and  $f_{CP} = 666.7kHz$ , NCP(4:0) = 9.

Table 8 shows recommended CP(4:0) values for typical MCLK frequencies.

### Registers and Bit Descriptions

Eleven internal registers program and report the status of the MAX9850. Table 9 lists all of the registers, their addresses, and power-on-reset state. Registers 0x0 and 0x1 are read-only while all of the other registers are read/write. Register 0xB is reserved for factory testing.

### Status Registers (0x0, 0x1)

**fMCLK** 

(MHz)

11.2896 0x08 0x0 1 705.6 12.0000 0x09 0x0 1 666.7 12.2880 0x09 0x0 1 682.7 13.0000 0x0A 0x0 1 650.0 24.0000 0x09 0x1 2 666.7 27.0000 0x07 0x2 3 642.9

IC(1:0)

SF

Table 8. Recommended CP(4:0) Values

for Typical MCLK Frequencies

CP(4:0)

Table 9. Register Map

| REGISTER            | В7       | В6     | В5    | В4                  | В3        | B2      | В1    | В0    | REGISTER<br>ADDRESS | POWER-ON<br>RESET STATE |
|---------------------|----------|--------|-------|---------------------|-----------|---------|-------|-------|---------------------|-------------------------|
| Status A            | ALERT    | SGPIO  | LCK   | SHPS                | VMN       | 1       | IOHL  | IOHR  | 0x0                 | _                       |
| Status B            | Χ        | Х      | Χ     | SMONO               | SHP       | SLO     | SLI   | SDAC  | 0x1                 | _                       |
| Volume              | MUTE     | SLEW   |       |                     | VOL       | .(5:0)  |       |       | 0x2                 | 0x0C                    |
| General<br>Purpose  | GM       | (1:0)  | GPD   | DBDE                | L(1:0)    | MONO    | 0     | ZDEN  | 0x3                 | 0x00                    |
| Interrupt<br>Enable | 0        | ISGPIO | ILCK  | ISHPS               | IVMN      | 0       | 0     | IIOH  | 0x4                 | 0x00                    |
| Enable              | SHDN     | MCLKEN | CPE   | V(1:0)              | HPEN      | LNOEN   | LNIEN | DACEN | 0x5                 | 0x00                    |
| Clock               | 0        | 0      | 0     | 0                   | IC(       | 1:0)    | 0     | 0     | 0x6                 | 0x00                    |
| Charge<br>Pump      | SR(      | 1:0)   | 0     |                     |           | CP(4:0) |       |       | 0x7                 | 0x00                    |
| LRCLK MSB           | INT      |        |       |                     | MSB(14:8) | )       |       |       | 0x8                 | 0x00                    |
| LRCLK LSB           |          |        |       | LSB                 | (7:0)     |         |       |       | 0x9                 | 0x00                    |
| Digital<br>Audio    | MAS      | INV    | BCINV | LSF DLY RTJ WS(1:0) |           |         |       | 0xA   | 0x00                |                         |
|                     | RESERVED |        |       |                     |           |         |       |       | 0xB                 | _                       |

X = Don't Care.

### Alert Flag (ALERT)

## Table 10. Status A (0x0) Read-Only, Bit Descriptions

| В7    | В6    | B5  | B4   | В3  | B2 | B1   | В0   |
|-------|-------|-----|------|-----|----|------|------|
| ALERT | SGPIO | LCK | SHPS | VMN | 1  | IOHL | IOHR |

- 1 = An interrupt event has occurred.
- 0 = No interrupt event has occurred.

ALERT is an alert flag that sets when an interrupt event has occurred. The events that can be programmed to set ALERT are as follows:

- A change in state on SGPIO indicating a change in levels at GPIO when GPIO is configured as an input. Configure GPIO as an input and set ISGPIO = 1 in the interrupt enable register (register 0x4, bit B6).
- The internal PLL locks or unlocks with LRCLK. Set ILCK = 1 in the interrupt enable register (register 0x4, bit B5).
- A change in state on SHPS indicating headphones have been connected or disconnected. Set ISHPS = 1 in the interrupt enable register (register 0x4, bit B4).
- The headphone amplifier reaches its minimum volume. Set IVMN = 1 in the interrupt enable register (register 0x4, bit B3).
- An overload on either right or left headphone outputs (HPR, HPL). Set IIOH = 1 in the interrupt enable register (register 0x4, bit B0).

ALERT sets to 1 after an event occurs and remains set until the status A register is read. GPIO configured as an output can interrupt a  $\mu$ C on an ALERT event. GM(1:0) in the GPIO register (register 0x3, bits B7 and B6) control the output mode of GPIO. See the *GPIO* section for more information on programming GPIO as an output.

GPIO Status (SGPIO)

1 = GPIO is high.

0 = GPIO is low.

SGPIO reports the status of GPIO at the time that status A is read, regardless of whether GPIO is programmed as an input or output. A change in state on SGPIO causes ALERT to set to 1 when GPIO is configured as an input and ISGPIO = 1 in the interrupt enable register (register 0x4, bit B6).

### PLL Lock Status (LCK)

- 1 = The internal PLL is locked with LRCLK.
- 0 = The internal PLL is not locked with LRCLK.

LCK reports the lock status of the internal PLL at the time that STATUS A is read. The DAC is disabled when the PLL is not locked. When the PLL is locked with LRCLK, the DAC will become operational if DACEN is equal to 1 (register 0x5, bit B0). ALERT sets to 1 when LCK changes state if ILCK = 1 in the interrupt enable register (register 0x4, bit B5).

### HPS Status (SHPS)

- 1 = HPS is low, indicating that headphones are connected.
- 0 = HPS is high, indicating no headphone is connected.

SHPS reports the debounced status of HPS at the time STATUS A is read. SHPS = 0 indicates that no headphone is connected and HPS is high. SHPS sets to 1 when HPS is low, indicating headphones are connected. ALERT sets to 1 when SHPS changes state, if ISHPS = 1 in the interrupt enable register (register 0x4, bit B4).

### Volume at Minimum (VMN)

- 1 = Headphone volume has reached its minimum volume.
- 0 = Headphone volume is not at its minimum.

VMN sets to 1 when the minimum headphone amplifier volume has been reached. ALERT sets to 1 when IVMN = 1 in the interrupt enable register (register 0x4, bit B3).

### Headphone Overcurrent Left (IOHL)

- 1 = The left headphone output (HPL) has experienced an overcurrent condition.
- 0 = The left headphone output (HPL) is operating normally.

IOHL sets to 1, when an overcurrent occurs on the left headphone output HPL and remains set until status A is read. ALERT sets to 1 when an overcurrent on the right or left headphone output occurs if IIOH = 1 in the interrupt enable register (register 0x4, bit B0).

### Headphone Overcurrent Right (IOHR)

- 1 = The right headphone output (HPR) has experienced an overcurrent condition.
- 0 = The right headphone output (HPR) is operating normally. IOHR sets to 1 and remains set until STATUS A is read. ALERT sets to 1 when an overcurrent on the right or left headphone output occurs if IIOH = 1 in the interrupt enable register (register 0x4, bit B0).

## Table 11. Status B (0x1) Read-Only, Bit Descriptions

| B7 | В6 | B5 | B4    | В3  | B2  | B1  | В0   |
|----|----|----|-------|-----|-----|-----|------|
| Х  | Χ  | Χ  | SMONO | SHP | SLO | SLI | SDAC |

### Mono Status (SMONO)

- 1 = The headphone amplifier outputs are in mono mode.
- 0 = The headphone amplifier outputs are in stereo mode.

SMONO indicates whether the headphone outputs are in mono or stereo mode. In mono mode, the left and right audio signals are mixed and output to the left headphone output. Set MONO = 1 in the general-purpose register (register 0x3, bit B2) to enter mono mode.

### Headphone Amplifier Status (SHP)

- 1 = The headphone amplifiers are operating.
- 0 = The headphone amplifiers are not operating.

SHP indicates whether the headphone amplifiers are operating or not operating.

### Line Output Status (SLO)

- 1 = The line outputs are enabled.
- 0 = The line outputs are disabled.

SLO indicates whether the line outputs are enabled or disabled. Set LNOEN = 1 in the enable register (register 0x5, bit B2) to enable the line outputs.

### Line Input Status (SLI)

- 1 = The line inputs are enabled.
- 0 = The line inputs are disabled.

SLI indicates whether the line inputs are enabled or disabled. Set LNIEN = 1 in the enable register (register 0x5, bit B1) to enable the line inputs.

### DAC Status (SDAC)

- 1 = The DAC is operating.
- 0 =The DAC is not operating.

SDAC indicates whether the DAC is operational and receiving valid clock signals, or not operating.

### **Volume Register (0x2)**

## Table 12. Volume (0x2) Read/Write, Bit Descriptions

| В7   | В6   | B5       | B4 | В3 | B2 | B1 | В0 |
|------|------|----------|----|----|----|----|----|
| MUTE | SLEW | VOL(5:0) |    |    |    |    |    |

Mute Enable (MUTE)

- 1 = Mute headphone outputs.
- 0 = Unmute headphone outputs.

Set MUTE = 1 to mute the headphone outputs (HPR, HPL). The headphone output is muted on the first zero crossing of the audio signal if zero-crossing detect is enabled.

Slew-Rate Control Enable (SLEW)

- 1 = Enable slew-rate control.
- 0 = Disable slew-rate control.

The slew-rate control allows the headphone amplifiers to smoothly slew between volume settings after a volume change is made. Volume changes occur immediately when the slew-rate control is disabled.

### Volume Control (VOL(5:0))

VOL(5:0) controls the headphone amplifier volume attenuation. Code 0x00 is full volume while 0x28 to 0x3F is full attenuation. VMN sets to 1 when code 0x3F is programmed and the minimum volume is reached. Table 13 lists the volume attenuation settings for each code.

**Table 13. Volume Control Settings** 

| VOL(5:0) | SETTING (dB) |
|----------|--------------|
| 0x00     | +6.0         |
| 0x01     | +5.5         |
| 0x02     | +5.0         |
| 0x03     | +4.5         |
| 0x04     | +4.0         |
| 0x05     | +3.5         |
| 0x06     | +3.0         |
| 0x07     | +2.5         |
| 0x08     | +1.5         |
| 0x09     | +0.5         |
| 0x0A     | -0.5         |
| 0x0B     | -1.5         |
| 0x0C     | -3.5         |
| 0x0D     | -5.5         |

| VOL(5:0) | SETTING (dB) |
|----------|--------------|
| 0x0E     | -7.5         |
| 0x0F     | -9.5         |
| 0x10     | -11.5        |
| 0x11     | -13.5        |
| 0x12     | -15.5        |
| 0x13     | -17.5        |
| 0x14     | -19.5        |
| 0x15     | -21.5        |
| 0x16     | -23.5        |
| 0x17     | -25.5        |
| 0x18     | -27.5        |
| 0x19     | -29.5        |
| 0x1A     | -31.5        |
| 0x1B     | -33.5        |

| VOL(5:0)  | SETTING (dB) |
|-----------|--------------|
| 0x1C      | -35.5        |
| 0x1D      | -37.5        |
| 0x1E      | -39.5        |
| 0x1F      | -41.5        |
| 0x20      | -45.5        |
| 0x21      | -49.5        |
| 0x22      | -53.5        |
| 0x23      | -57.5        |
| 0x24      | -61.5        |
| 0x25      | -65.5        |
| 0x26      | -69.5        |
| 0x27      | -73.5        |
| 0x28-0x3F | Mute         |
| _         | _            |

### **General-Purpose Register**

## Table 14. General Purpose (0x3) Read/Write, Bit Descriptions

| В7      | В6 | B5  | В4   | В3     | B2   | B1 | В0   |  |
|---------|----|-----|------|--------|------|----|------|--|
| GM(1:0) |    | GPD | DBDE | L(1:0) | MONO | 0  | ZDEN |  |

### GPIO Output Mode Control (GM(1:0))

00 = GPIO outputs low.

01 = GPIO is high impedance.

10 = GPIO outputs low and the ALERT output pulse function is enabled.

11 = GPIO is high impedance and the ALERT output pulse function is enabled.

GM(1:0) programs the GPIO output state and enables or disables the ALERT output pulse function. The opendrain GPIO output can be programmed to output static high or a low. GPIO can also be programmed to pulse to the opposite output level than the programmed output state when an alert occurs. An alert occurs when ALERT sets to 1 in the status A register. GM(1:0) has no function when GPIO is configured as an input.

### **GPIO Direction (GPD)**

1 = Configure GPIO as an open-drain output.

0 = Configure GPIO as an input.

The state of GPD determines whether GPIO is an input or an output.

### Debounce Delay Control (DBDEL(1:0))

00 = HPS debounce delay disabled.

01 = HPS debounce delay is a nominal 200ms.

10 = HPS debounce delay is a nominal 400ms.

11 = HPS debounce delay is a nominal 800ms.

DBDEL(1:0) controls the length of HPS debounce time. The debounce time is derived from the charge-pump clock.

### Mono Mode Enable (MONO)

1 = Enable mono mode.

0 = Disable mono mode, headphone outputs in stereo mode.

Set MONO = 1 to force the headphone outputs to mono mode. The stereo input signal is summed to one channel. The summed signal is output on the left headphone output (HPL).

### Zero-Detect Enable (ZDEN)

1 = Enables the zero-detect function.

0 = Disables the zero-detect function.

Volume changes, headphone output muting, and entering/exiting shutdown occur only on the zero crossing of the audio signal when ZDEN = 1. For optimum performance, set SR(1:0) to 01.

### Interrupt Enable Register

## Table 15. Interrupt Enable (0x4) Read/Write, Bit Descriptions

| В7 | В6     | B5   | B4    | В3   | B2 | B1 | В0   |
|----|--------|------|-------|------|----|----|------|
| 0  | ISGPIO | ILCK | ISHPS | IVMN | 0  | 0  | IIOH |

**Note:** Any of the below interrupts can be configured to trigger a hardware interrupt through GPIO. Program GPD and GM(1:0) in the general-purpose register to enable the ALERT output pulse function.

### SGPIO Interrupt Enable (ISGPIO)

1 = A state change on SGPIO, when GPIO is an input, will cause ALERT to set to 1.

0 = A state change on SGPIO, when GPIO is an input, will not cause ALERT to set.

ISGPIO = 1 configures the MAX9850 to set ALERT = 1 when SGPIO changes state. The interrupt may only be enabled when GPIO is an input.

### PLL Lock Interrupt Enable (ILCK)

1 = A state change on LCK will cause ALERT to set to 1.

0 = A state change on LCK will not cause ALERT to set. ILCK = 1 configures the MAX9850 to set ALERT = 1

when the DAC's internal PLL loses or achieves frequency lock with LRCLK. Program GM(1:0), while GPD = 1, to configure GPIO as a hardware interrupt to alert a  $\mu$ C when LCK changes state.

### SHPS Interrupt Enable (ISHPS)

1 = A state change on SHPS will cause ALERT to set to 1. 0 = A state change on SHPS will not cause ALERT to set. ISHPS = 1 configures the MAX9850 to set ALERT = 1 when SHPS changes state.

### Volume at Minimum Interrupt Enable (IVMN)

1 = A state change on VMN will cause ALERT to set to 1.

0 = A state change on VMN will not cause ALERT to set.

IVMN = 1 configures the MAX9850 to set ALERT = 1 when the headphone amplifier is programmed to and reaches its minimum output volume. Program GM(1:0), while GPD = 1, to configure GPIO as a hardware interrupt to alert a  $\mu$ C when the headphone output volume is programmed to and reaches its minimum volume.

### Headphone Overcurrent Interrupt Enable (IIOH)

1 = ALERT sets to 1 when either IOHL or IOHR set to 1.

0 = ALERT will not set when IOHL or IOHR set to 1.

IIOH = 1 configures the MAX9850 to set ALERT = 1 when one or both of the headphone amplifier outputs (HPL, HPR) has experienced an overcurrent condition. Program GM(1:0), while GPD = 1, to configure GPIO as a hardware interrupt to alert a  $\mu$ C to an overcurrent condition on the headphone outputs.

### **Enable Register**

## Table 16. Enable (0x5) Read/Write, Bit Descriptions

| B7   |        |      |       |             |       |       |       |
|------|--------|------|-------|-------------|-------|-------|-------|
| SHDN | MCLKEN | CPEN | (1:0) | <b>HPEN</b> | LNOEN | LNIEN | DACEN |

### Shutdown (SHDN)

1 = The MAX9850 is powered on.

0 = The MAX9850 is in low-power shutdown mode. The  $I^2C$  interface remains active.

Set  $\overline{SHDN}=1$  to power on the MAX9850. The headphone amplifier, master clock, line inputs/outputs, DAC, charge pump, and charge-pump clock all have their own enable bits. The individual components of the MAX9850 can only be enabled after  $\overline{SHDN}=1$ .

### MCLK Enable (MCLKEN)

1 = MCLK is connected to the MAX9850.

0 = MCLK is disconnected from the MAX9850.

MCLKEN must be set to 1 for the DAC to operate properly. The line inputs/outputs and headphone amplifiers will work if MCLKEN = 0, but the charge-pump clock must be derived from the internal oscillator.

### Charge-Pump Enable (CPEN(1:0))

11 = Enable the internal charge pump.

00 = Disable the internal charge pump.

10 and 01 = Invalid.

Set CPEN(1:0) to 11 to enable the internal charge pump when the line outputs and headphone amplifiers are used.

### Headphone Output Enable (HPEN)

1 = Enable the headphone outputs.

0 = Disable the headphone outputs.

Set HPEN = 1 to enable the headphone outputs. HPEN = 0 places the headphone outputs in high impedance. The line outputs must be enabled for the headphone amplifiers to operate properly.

### Line Output Enable (LNOEN)

1 = Enable the line outputs.

0 =Disable the line outputs.

LNOEN = 0 forces the line outputs and the headphone outputs to high impedance. Set LNOEN = 1 to enable the line outputs. The line outputs must be enabled for the headphone amplifiers to operate properly.

### Line Input Enable (LNIEN)

1 = Enable the line outputs.

0 = Disable the line outputs.

LNIEN = 1 enables the line inputs. LNIEN = 0 disconnects the line inputs.

### DAC Enable (DACEN)

1 = Enable the audio DAC.

0 = Disable the audio DAC.

DACEN = 1 enables the DAC and all supporting circuitry including the digital audio interface and interpolating FIR filter. DACEN = 0 places the DAC and support circuitry into low-power shutdown mode.

### **Clock Register**

## Table 17. Clock (0x6) Read/Write, Bit Descriptions

| В7 | В6 | B5 | В4 | В3  | B2   | B1 | В0 |
|----|----|----|----|-----|------|----|----|
| 0  | 0  | 0  | 0  | IC( | 1:0) | 0  | 0  |

### Internal Clock Divide (IC(1:0))

 $00 = Internal clock divider is transparent (<math>f_{ICLK} = f_{MCLK}$ ).

 $01 = (f_{ICLK} = f_{MCLK} / 2).$ 

 $10 = (f_{ICLK} = f_{MCLK} / 3).$ 

 $11 = (f_{ICLK} = f_{MCLK} / 4).$ 

IC(1:0) controls the internal clock divider that determines the internal clock frequency from the master clock.

### **Charge-Pump Register**

## Table 18. Charge Pump (0x7) Read/Write, Bit Descriptions

| В7  | В6   | B5 | В4 | B4 B3 B2 B1 |         |  |  |  |  |  |  |  |
|-----|------|----|----|-------------|---------|--|--|--|--|--|--|--|
| SR( | 1:0) | 0  |    |             | CP(4:0) |  |  |  |  |  |  |  |

### Slew-Rate Control (SR(1:0))

00 = Headphone volume slews from code 0x00 to 0x28 in 63 $\mu$ s. Not recommended when ZDEN = 1.

01 = Headphone volume slews from code 0x00 to 0x28 in 125ms.

10 = Headphone volume slews from code 0x00 to 0x28 in 63ms.

11 = Headphone volume slews from code 0x00 to 0x28 in 42ms.

Program SR(1:0) to set the rate that the MAX9850 uses to slew between two volume settings. The slew-rate control also controls the amount of time the headphone outputs take to mute or shut down after the command is given.

### Charge-Pump Clock Divider (CP(4:0))

CP(4:0) controls the charge-pump clock divider. The charge-pump clock frequency (f<sub>CPCLK</sub>) is derived from either ICLK or from the internal oscillator.

Program CP(4:0) = 0x00 to enable the 667kHz internal oscillator. This allows the headphone amplifiers and line outputs to operate when the DAC is disabled.

Programming CP(4:0) to any value other than 0x00 disables the internal oscillator and derives the charge-pump clock from ICLK. Program CP(4:0) with a value that creates a 667kHz ±20% charge-pump clock from ICLK by the following equation:

$$f_{CP} = \frac{f_{MCLK}}{2 \times_{NCP(4:0)} \times SF}$$

where:

fMCLK = MCLK frequency.

 $N_{CP(4:0)}$  = decimal value of CP(4:0).  $N_{CP(4:0)}$  must be greater than 1 when deriving the charge-pump clock from  $I_{CLK}$ .

fCP = charge-pump clock frequency. Program fCP = 667kHz ±20% for proper operation.

SF = MCLK scale factor. SF is the decimal value of IC(1:0) + 1.

# LRCLK MSB and LRCLK LSB Registers Table 19. LRCLK MSB (0x8) and LRCLK

#### 

LSB (0x9) Read/Write, Bit Descriptions

### Integer Mode (INT)

1 = Configure the MAX9850 to integer mode.

0 = Configure the MAX9850 to noninteger mode.

Integer mode operation requires that ICLK is an integer multiple of 16 times the sample rate ( $f_{LRCLK}$ ). See the *DAC Operating Modes* section. When in integer mode,  $f_{LRCLK} = f_{ICLK} / (16 \times LSB(7:0))$ .

### LRCLK MSB Divider (MSB(14:8))

MSB(14:8) and LSB(7:0) are used to determine fLRCLK when in noninteger mode only (see the *DAC Operating Modes* section). For noninteger mode:

$$N_{MSB,LSB} = \frac{2^{22} \times f_{LRCLK}}{f_{ICLK}}$$

### LRCLK LSB Divider (LSB(7:0))

LSB(7:0) combined with MSB(14:8) sets the LRCLK divider when the MAX9850 is configured in noninteger mode. Only LSB(7:0) is used to determine f<sub>LRCLK</sub> when the MAX9850 is configured in integer mode. See the *DAC Operating Modes* section.

### **Digital Audio Register**

## Table 20. Digital Audio (0xA) Read/Write, Bit Descriptions

| В7  | В6  | B5    | B4  | В3  | B2  | B1  | В0    |
|-----|-----|-------|-----|-----|-----|-----|-------|
| MAS | INV | BCINV | LSF | DLY | RTJ | WS( | (1:0) |

### Master Mode (MAS)

1 = Configure the MAX9850 to master mode.

0 = Configure the MAX9850 to slave mode.

Set MAS = 1 to configure the MAX9850 to master mode. The LRCLK and BCLK are generated by the MAX9850 when in master mode. Set MAS = 0 to configure the MAX9850 as a digital audio slave that accepts LRCLK and BCLK from an external digital audio source.

### LRCLK Invert (INV)

1 = Left audio data is clocked in when LRCLK is high and right data is clocked in when LRCLK is low.

0 = Left audio data is clocked in when LRCLK is low and right data is clocked in when LRCLK is high.

Set INV = 0 to conform to the  $I^2S$  standard.

### Bit Clock Invert (BCINV)

1 = Digital data at SDIN latches in on the falling edge of BCLK.

0 = Digital data at SDIN latches in on the rising edge of BCLK.

Set BCINV = 0 to conform to the  $I^2S$  standard.

### Least Significant Bit First (LSF)

- 1 = Accepts audio data LSB first.
- 0 = Accepts audio data MSB first.

Set LSF = 0 to conform to the  $I^2S$  standard.

### SDIN Delay (DLY)

- 1 = Audio data is latched into the MAX9850 on the second rising BCLK edge after LRCLK transitions.
- 0 = Audio data is latched into the MAX9850 on the first rising BCLK edge after LRCLK transitions.

Set DLY = 1 to conform to the  $I^2S$  standard.

### Right-Justified Data (RTJ)

- 1 = Audio data is right justified.
- 0 = Audio data is left justified.

 $I^2S$  audio data is left justified. Set RTJ = 0 to conform to the  $I^2S$  standard.

### Word Length Select (WS (1:0))

- 00 = Audio data word length is 16 bits.
- 01 = Audio data word length is 18 bits.
- 10 = Audio data word length is 20 bits.
- 11 = Audio data word length is 24 bits.

Program WS(1:0) to select the input data word length. Programming the audio data word length ensures that the correct number of BCLK cycles are output to accommodate the incoming data word.

### **Digital Audio Interface**

The MAX9850 receives serial digital audio data through a 3-wire interface. The data can be right or left justified, MSB or LSB first, or I<sup>2</sup>S compatible. The 3-wire serial bus carries two time-multiplexed audio data channels (SDIN), a channel-select line (LRCLK), and a bit clock line (BCLK). The configuration of the audio interface is controlled with the digital audio register, see Table 20. Typical digital audio formats, and the required digital audio register code, are listed in Table 21. Figure 4. illustrates the difference between right justified, left justified, and I<sup>2</sup>S-compatible audio data.

**Table 21. Typical Digital Audio Formats** 

| FORMAT                                 | DIGITAL AUDIO REGISTER<br>CODE (0xA) |
|----------------------------------------|--------------------------------------|
| Left-Justified Audio Data              | X0000000                             |
| Right-Justified Audio Data             | X0000100                             |
| I <sup>2</sup> S-Compatible Audio Data | X0001000                             |

The MAX9850 generates the BCLK and the LRCLK from ICLK when in master mode, see the *Internal Timing* section. In slave mode, the MAX9850 accepts an LRCLK and BCLK from an external digital audio source.

The MAX9850 can accept right- or left-justified data when operating in slave mode with extra BCLK pulses beyond what is programmed by the WS(1:0) bits. When using the I<sup>2</sup>S standard, audio data must latch into SDIN on the second BCLK rising edge following an LRCLK transition. See Figure 4 for the various relationships between clock and data that are supported by the MAX9850.

The MAX9850 can be configured to accept 16, 18, 20, or 24-bit data. The MAX9850 generates exactly the programmed number of BCLK cycles when in master mode. Program the audio data word size with WS(1:0) (register 0xA, bit B0 and B1) according to Table 22 to ensure that the MAX9850 outputs the correct number of BCLK cycles to accommodate the input word.

Table 22. Audio Data Word Size

| WS(1:0) | DATA WORD SIZE (BITS) |
|---------|-----------------------|
| 0x0     | 16                    |
| 0x1     | 18                    |
| 0x2     | 20                    |
| 0x3     | 24                    |

The internal digital processing resolution is 18 bits wide. Data words longer than 18 bits will be truncated. Zeros are internally programmed into the missing bit positions when the data word is shorter than the programmed word size.

### I<sup>2</sup>C-Compatible Serial Interface

The MAX9850 features an I<sup>2</sup>C/SMBus<sup>™</sup>-compatible, 2-wire serial interface consisting of a serial data line (SDA) and a serial clock line (SCL). SDA and SCL facilitate communication between the MAX9850 and the master at clock rates up to 400kHz. Figure 5 shows the 2-wire interface timing diagram. The master generates SCL and initiates data transfer on the bus.

A master device writes data to the MAX9850 by transmitting the proper slave address followed by the register address and then the data word. Each transmit sequence is framed by a START (S) or REPEATED START (S<sub>r</sub>) condition and a STOP (P) condition. Each word transmitted to the MAX9850 is 8 bits long and is followed by an acknowledge clock pulse.

SMBus is a trademark of Intel Corp.



Figure 4. Right-Justified, Left-Justified and I<sup>2</sup>S Audio Data Formats (Slave Mode, 16-Bit Data)



Figure 5. 2-Wire Interface Timing Diagram

A master reading data from the MAX9850 transmits the proper slave address followed by a series of nine SCL pulses. The MAX9850 transmits data on SDA in sync with the master-generated SCL pulses. The master acknowledges receipt of each byte of data. Each read sequence is framed by a START (S) or REPEATED START (Sr) condition, a not acknowledge, and a STOP (P) condition.

SDA operates as both an input and an open-drain output. A pullup resistor, typically greater than  $500\Omega$ , is required on the SDA bus. SCL operates as an input only. A pullup resistor, typically greater than  $500\Omega$ , is required on SCL if there are multiple masters on the bus, or if the

master in a single-master system has an open-drain SCL output. Series resistors in line with SDA and SCL are optional. Series resistors protect the digital inputs of the MAX9850 from high-voltage spikes on the bus lines, and minimize crosstalk and undershoot of the bus signals.

### Bit Transfer

One data bit is transferred during each SCL cycle. The data on SDA must remain stable during the high period of the SCL pulse. Changes in SDA while SCL is high are control signals (see the *START* and *STOP Conditions* section). SDA and SCL idle high when the I<sup>2</sup>C bus is not busy.



Figure 6. START, STOP, and REPEATED START Conditions



Figure 7. Acknowledge

### Start and Stop Conditions

SDA and SCL idle high when the bus is not in use. A master initiates communication by issuing a START condition. A START condition is a high-to-low transition on SDA with SCL high. A STOP condition is a low-to-high transition on SDA while SCL is high (Figure 6). A START condition from the master signals the beginning of a transmission to the MAX9850. The master terminates transmission, and frees the bus, by issuing a STOP condition. The bus remains active if a REPEATED START condition is generated instead of a STOP condition.

### Early STOP Conditions

The MAX9850 recognizes a STOP condition at any point during data transmission except if the STOP condition occurs in the same high pulse as a START condition. For proper operation, do not send a STOP condition during the same SCL high pulse as the START condition.

### Table 23. MAX9850 Address Map

| ADD              |    | N          | //AX98 | MAX9850 SLAVE ADDRESS |    |            |    |     |  |  |  |  |  |  |  |  |  |  |
|------------------|----|------------|--------|-----------------------|----|------------|----|-----|--|--|--|--|--|--|--|--|--|--|
| ADD              | A6 | <b>A</b> 5 | A4     | А3                    | A2 | <b>A</b> 1 | Α0 | R/W |  |  |  |  |  |  |  |  |  |  |
| GND              | 0  | 0          | 1      | 0                     | 0  | 0          | 0  | Χ   |  |  |  |  |  |  |  |  |  |  |
| AV <sub>DD</sub> | 0  | 0          | 1      | 0                     | 0  | 0          | 1  | Χ   |  |  |  |  |  |  |  |  |  |  |
| SDA              | 0  | 0          | 1      | 0                     | 0  | 1          | 1  | Χ   |  |  |  |  |  |  |  |  |  |  |

X = Don't Care.

### Slave Address

The MAX9850 is programmable to one of three slave addresses (see Table 23). These slave addresses are unique device IDs. Connect ADD to GND, AVDD, or SDA to set the I<sup>2</sup>C slave address. The address is defined as the seven most significant bits (MSBs) followed by the Read/Write bit. Set the Read/Write bit to 1 to configure the MAX9850 to read mode. Set the Read/Write bit to 0 to configure the MAX9850 to write mode. The address is the first byte of information sent to the MAX9850 after the START condition.

### Acknowledge

The acknowledge bit (ACK) is a clocked 9th bit that the MAX9850 uses to handshake receipt of each byte of data when in write mode (see Figure 7). The MAX9850 pulls down SDA during the entire master-generated 9th clock pulse if the previous byte is successfully received. Monitoring ACK allows for detection of unsuccessful data transfers. An unsuccessful data transfer occurs if a receiving device is busy or if a system fault has occurred. In the event of an unsuccessful data transfer, the bus master may retry communication.

The master pulls down SDA during the 9th clock cycle to acknowledge receipt of data when the MAX9850 is in read mode. An acknowledge is sent by the master after each read byte to allow data transfer to continue. A not-acknowledge is sent when the master reads the final byte of data from the MAX9850, followed by a STOP condition.

### Write Data Format

A write to the MAX9850 includes transmission of a START condition, the slave address with the  $R/\overline{W}$  bit set to 0 (see Table 23), one byte of data to configure the internal register address pointer, one or more bytes of data, and a STOP condition. Figure 8 illustrates the proper frame format for writing one byte of data to the MAX9850. Figure 9 illustrates the frame format for writing n-bytes of data to the MAX9850.

The slave address with the  $R/\overline{W}$  bit set to 0 indicates that the master intends to write data to the MAX9850. The MAX9850 acknowledges receipt of the address byte during the master-generated 9th SCL pulse.

The second byte transmitted from the master configures the MAX9850's internal register address pointer. The pointer tells the MAX9850 where to write the next byte of data. An acknowledge pulse is sent by the MAX9850 upon receipt of the address pointer data.

The third byte sent to the MAX9850 contains the data that will be written to the chosen register. An acknowledge pulse from the MAX9850 signals receipt of the data byte. The address pointer autoincrements to the next register address after each received data byte. This autoincrement feature allows a master to write to

sequential registers within one continuous frame. Figure 9 illustrates how to write to multiple registers with one frame. The master signals the end of transmission by issuing a STOP condition.

Register addresses greater than 0xA are reserved. Do not write to these addresses

### Read Data Format

Send the slave address with the R/W bit set to 1 to initiate a read operation. The MAX9850 acknowledges receipt of its slave address by pulling SDA low during the 9th SCL clock pulse. A START command followed by a read command resets the address pointer to register 0x0. The first byte transmitted from the MAX9850 will be the contents of register 0x0. Transmitted data is valid on the rising edge of the master-generated serial clock (SCL). The address pointer autoincrements after each read data byte. This autoincrement feature allows all registers to be read sequentially within one continuous frame.

A STOP condition can be issued after any number of read data bytes. If a STOP condition is issued followed by another read operation, the first data byte to be read will be from register 0x0 and subsequent reads will autoincrement the address pointer until the next STOP condition.



Figure 8. Writing One Byte of Data to the MAX9850



Figure 9. Writing n-Bytes of Data to the MAX9850





Figure 10. Reading One Byte of Data from MAX9850



Figure 11. Reading n-Bytes from MAX9850

The address pointer can be preset to a specific register before a read command is issued. The master presets the address pointer by first sending the MAX9850's slave address with the R/W bit set to 0 followed by the register address. A REPEATED START condition is then sent followed by the slave address with the R/W bit set to 1. The MAX9850 transmits the contents of the specified register. The address pointer autoincrements after transmitting the first byte. Attempting to read from register addresses higher than 0xB results in repeated reads of 0xB. Note that 0xB is a reserved register.

The master acknowledges receipt of each read byte during the acknowledge clock pulse. The master must acknowledge all correctly received bytes except the last byte. The final byte must be followed by a not-acknowledge from the master and then a STOP condition. Figure 10 illustrates the frame format for reading one byte from the MAX9850. Figure 11 illustrates the frame format for reading multiple bytes from the MAX9850.

# Applications Information Powering On/Off the MAX9850

The MAX9850 powers on in low-power shutdown mode with the DAC, headphones, line inputs, and outputs all disabled. For useful circuit operation to be available, the charge pump needs to be activated using CPEN(1:0) in the enable register (register 0x5, bits B5)

and B4). Setting the appropriate bits in the enable register will enable the desired circuit functions on the MAX9850. Finally, the global shutdown bit, SHDN needs to be set to 1 (register 0x5, bit B7). The enable bits can all be set with a single I<sup>2</sup>C write operation.

It is good practice for an application to configure the I<sup>2</sup>C registers before taking the MAX9850 out of shutdown. This may include setting initial volume levels, DAC mode of operation, stereo or mono operation, and audio interface settings. Powering on the MAX9850 with all the registers set ensures that the audio output will not be interrupted.

The charge pump starts and establishes the internal supply voltages once the appropriate byte is written to the enable register. The MAX9850 is ready for operation approximately 10ms after the charge pump is enabled. If selected, the headphone outputs will also complete a clickless/popless power-up sequence during this time. The headphone amplifier status bit (SHP) (register 0x1, bit B3) sets to 1 once the headphones are ready to operate. The line inputs and outputs will also turn on during this 10ms startup period if enabled.

Let AC-coupling capacitors settle before enabling the line input amplifiers. The input-coupling capacitor charges to the output bias voltage of the driving device even while the MAX9850 is in shutdown. The input AC coupling capacitors are charged and ready for use immediately after power is applied to the system in most applications.



Figure 12. Stereo Speakerphone

The DAC begins its soft-start routine after being enabled and after receiving 32 LRCLK cycles. All internal filters are initialized and the DAC gain gradually ramps to maximum. The MAX9850's headphone output level is determined by the headphone amplifier volume setting.

Mute the audio outputs before powering down the MAX9850 by setting MUTE to 1 (register 0x2, bit B7). Ramping the volume to its maximum attenuation is an alternative to muting the output. VMN in the status A register (register 0x0, bit B3) notifies the  $\mu$ C when the outputs are at maximum attenuation. Disable the headphone and line outputs once the audio is fully attenuated. Headphone and line outputs can be disabled within 50 $\mu$ s without any audible clicks or pops, once the audio is fully attenuated. Place the MAX9850 in shutdown after the outputs are disabled.

### Stereo Speakerphone

The MAX9850 can be combined with a stereo speaker amplifier to create a complete speakerphone playback solution. The MAX9701, or another Maxim stereo speaker amplifier, can be used to drive the speakers while the MAX9850's integrated DirectDrive headphone amplifier drives the headphones (see Figure 12).

Configure GPIO to output high when a headphone is not connected and low when the headphone is connected. Connect GPIO to the  $\overline{SHDN}$  control of the MAX9701. Configure the interrupt enable register to set ALERT (register 0x0, bit B7) when HPS changes state. The  $\mu C$  polls the status A register and waits for ALERT to set when HPS changes state. The  $\mu C$  changes the state of GPIO when ALERT is set, either turning off the speaker amp because a headphone is connected or enabling the speaker amp when the headphone is disconnected.



Figure 13. Cell Phone Audio

### **Cell Phone Audio**

The MAX9850 is a complete cell-phone audio playback solution. In a typical application, ringtones are created and output through the application's processor on the digital audio bus. Connect the baseband IC to the line inputs of the MAX9850, INR and INL. The headphone amplifier outputs a summed version of the digital audio input and the line input (see Figure 13).

### **Headphone Short Circuit**

The headphone amplifiers can provide almost  $\pm 300$ mA per channel during a short-circuit event. The MAX9850 has been designed to withstand this current continuously. To avoid unnecessarily draining a battery, it is advised to enable the IOHR and IOHL hardware interrupt. The  $\mu$ C can service the interrupt by disabling the headphone amplifiers and waiting for a timeout period.

A headphone short-circuit event on the right channel only may also indicate that a mono headphone has been inserted into the stereo socket. The  $\mu C$  can then automatically disable the right channel by placing the MAX9850 in mono mode. This resolves a mono jack-induced, short-circuit condition.

### **PC Board Layout and Bypassing**

Proper layout and grounding are essential for optimum performance. Use large traces for the power-supply inputs and amplifier outputs to minimize losses due to parasitic trace resistance. Large traces also aid in moving heat away from the package. Proper grounding improves audio performance, minimizes crosstalk between channels, and prevents any switching noise from coupling into the audio signal. Connect PGND, DGND, and AGND together at a single point on the PC board. Route DGND, PGND, and all traces that carry switching transients or digital signals away from AGND and traces or components in the analog audio-signal path.

Connect all components associated with the charge pump to PGND. Connect PVss and SVss together at the device. Place the charge-pump capacitors as close to PVss as possible. Ensure C2 is connected to PGND. Bypass PVDD with  $1\mu F$  to PGND. Place the bypass capacitors as close to the device as possible.

The MAX9850 thin QFN package features an exposed thermal pad on its underside. This pad lowers the package's thermal resistance by providing a direct heat conduction path from the die to the printed circuit board. If possible, connect the exposed thermal pad to an electrically isolated, large pad of copper. If it cannot be left floating, connect it to AGND.

### **Pin Configuration**

**Chip Information** 

TRANSISTOR COUNT: 104,069

PROCESS: BiCMOS



### **Package Information**

(The package drawing(s) in this data sheet may not reflect the most current specifications. For the latest package outline information, go to <a href="https://www.maxim-ic.com/packages">www.maxim-ic.com/packages</a>.)



|                 |                                                         |                                                      | C                                           | OMM                             | ON DI                                | MENS                                              | IONS                                  |                                    |                                         |                            |                           |                        |          |                    | EXF  | POSEE        | PAD    | VARIA  | TIONS   | 3      |                     |               |
|-----------------|---------------------------------------------------------|------------------------------------------------------|---------------------------------------------|---------------------------------|--------------------------------------|---------------------------------------------------|---------------------------------------|------------------------------------|-----------------------------------------|----------------------------|---------------------------|------------------------|----------|--------------------|------|--------------|--------|--------|---------|--------|---------------------|---------------|
| PKG.            | 1                                                       | 6L 5x                                                | 5                                           | 2                               | 20L 5:                               | <b>(</b> 5                                        | 2                                     | 8L 5                               | :5                                      | 3                          | 32L 5                     | ĸ5                     |          | PKG.               |      | D2           |        |        | E2      |        | L                   | DOWN<br>BONDS |
| SYMBOL          | MIN.                                                    | NOM.                                                 | MAX.                                        | MIN.                            | NOM.                                 | MAX.                                              | MIN.                                  | NOM.                               | MAX.                                    | MIN.                       | NOM.                      | MAX.                   |          | CODES              | MIN. | NOM.         | MAX.   | MIN.   | NOM.    | MAX.   | ±0.15               | ALLOWED       |
| Α               | 0.70                                                    | 0.75                                                 | 0.80                                        | 0.70                            | 0.75                                 | 0.80                                              | 0.70                                  | 0.75                               | 0.80                                    | 0.70                       | 0.75                      | 0.80                   |          | T1655-1            | 3.00 | 3.10         | 3.20   | 3.00   | 3.10    | 3.20   | **                  | NO            |
| A1              | 0                                                       | 0.02                                                 | 0.05                                        | 0                               | 0.02                                 | 0.05                                              | 0                                     | 0.02                               | 0.05                                    | 0                          | 0.02                      | 0.05                   |          | T1655-2            | 3.00 | 3.10         | 3.20   | 3.00   | 3.10    | 3.20   | **                  | YES           |
| A3              | 0.                                                      | 20 RE                                                | F.                                          | 0.                              | 20 RE                                | F.                                                | 0.:                                   | 20 RE                              | F.                                      | 0.20 REF                   | F.                        |                        | T1655N-1 | 3.00               | 3.10 | 3.20         | 3.00   | 3.10   | 3.20    | **     | NO                  |               |
| b               | 0.25                                                    | 0.30                                                 | 0.35                                        | 0.25                            | 0.30                                 | 0.35                                              | 0.20                                  | 0.25                               | 0.30                                    | 0.20                       | 0.25                      | 0.30                   |          | T2055-2            | 3.00 | 3.10         | 3.20   | 3.00   | 3.10    | 3.20   | **                  | NO            |
| D               | 4 90                                                    | 5.00                                                 | 5.10                                        | 4.90                            | -                                    | -                                                 | _                                     | 5.00                               | 5.10                                    | 4 90                       | 5.00                      | -                      |          | T2055-3            | 3.00 | 3.10         | 3.20   | 3.00   | 3.10    | 3.20   | **                  | YES           |
| Е               | 4.90                                                    | 5.00                                                 | 5.10                                        |                                 |                                      |                                                   |                                       |                                    |                                         |                            |                           |                        | T2055-4  | 3.00               | 3.10 | 3.20         | 3.00   | 3.10   | 3.20    | **     | NO                  |               |
| e               | 0.80 BSC 0.65 BSC                                       |                                                      | SC.                                         | 0                               | 50 B                                 | SC.                                               | 0                                     | .50 BS                             | SC.                                     |                            | T2055-5                   | 3.15                   | 3.25     | 3.35               | 3.15 | 3.25         | 3.35   | 0.40   | Y       |        |                     |               |
| k               | 0.25                                                    |                                                      |                                             | 0.25                            |                                      | Ι.                                                | 0.25                                  |                                    | T .                                     | 0.25                       |                           | ١.                     |          | T2855-1            | 3.15 | 3.25         | 3.35   | 3.15   | 3.25    | 3.35   | **                  | NO            |
|                 | 0.20                                                    | 0.40                                                 | 0.50                                        |                                 | 0.55                                 | 0.65                                              | 0.45                                  | 0.55                               | 0.65                                    | 0.20                       | 0.40                      | 0.50                   |          | T2855-2            | 2.60 | 2.70         | 2.80   | 2.60   | 2.70    | 2.80   | **                  | NO            |
| 11              | -                                                       | -                                                    | -                                           | -                               | -                                    | -                                                 | -                                     | -                                  | -                                       | -                          | -                         | -                      |          | T2855-3            | 3.15 | 3.25         | 3.35   | 3.15   | 3.25    | 3.35   | **                  | YES           |
| N               |                                                         | 16                                                   |                                             | _                               | 20                                   |                                                   |                                       | 28                                 |                                         | $\vdash$                   | 32                        | _                      |          | T2855-4            | 2.60 | 2.70         | 2.80   | 2.60   | 2.70    | 2.80   | **                  | YES           |
| ND              |                                                         | 4                                                    |                                             | $\vdash$                        | 5                                    |                                                   | 7                                     |                                    |                                         | $\vdash$                   | 8                         |                        |          | T2855-5            | 2.60 | 2.70         | 2.80   | 2.60   | 2.70    | 2.80   | **                  | NO            |
| NF              |                                                         |                                                      |                                             | 7                               |                                      |                                                   | -                                     | 8                                  |                                         |                            | T2855-6                   | 3.15                   | 3.25     | 3.35               | 3.15 | 3.25         | 3.35   | **     | NO      |        |                     |               |
| JEDEC           | ,                                                       | WHHE                                                 | 3                                           |                                 | WHH                                  | 3                                                 | v                                     | VHHD                               | -1                                      | V                          | VHHD                      | -2                     |          | T2855-7<br>T2855-8 | 2.60 | 2.70<br>3.25 | 2.80   | 2.60   | 2.70    | 2.80   | 0.40                | YES           |
| 02020           |                                                         | *** 11 11                                            |                                             |                                 |                                      |                                                   |                                       |                                    |                                         | т.                         |                           | _                      |          | T2855N-1           | 3.15 | 3.25         | 3.35   | 3.15   | 3.25    | 3.35   | 0.40                | N N           |
| ES:             |                                                         |                                                      |                                             |                                 |                                      |                                                   |                                       |                                    |                                         |                            |                           |                        |          | T3255-2            | 3.00 | 3.10         | 3.20   | 3.00   | 3.10    | 3.20   | **                  | NO            |
| . DIMENS        | SIONIN                                                  | IG & T0                                              | DLERA                                       | NCING                           | CONF                                 | ORM 1                                             | OASN                                  | IE Y14                             | .5M-19                                  | 94.                        |                           |                        |          | T3255-3            | 3.00 | 3.10         | 3.20   | 3.00   | 3.10    | 3.20   | **                  | YES           |
| . ALL DI        | MENSI                                                   | ONS A                                                | RE IN I                                     | <b>JILLIM</b>                   | ETERS                                | . ANG                                             | ES AR                                 | E IN C                             | EGRE                                    | ES.                        |                           |                        |          | T3255-4            | 3.00 | 3.10         | 3.20   | 3.00   | 3.10    | 3.20   | **                  | NO            |
| . NISTH         | E TOT                                                   | AL NU                                                | MBER                                        | OF TE                           | RMINA                                | LS.                                               |                                       |                                    |                                         |                            |                           |                        |          | T3255N-1           | 3.00 | 3.10         | 3.20   | 3.00   | 3.10    | 3.20   | **                  | NO            |
| FROM            | ORM TO<br>NAL, B<br>FIER N<br>SION B<br>TERMI<br>O NE R | O JESE<br>UT MU<br>MAY BE<br>APPL<br>NAL TI<br>REFER | 95-1 ST BE<br>EITHE<br>ES TO<br>P.<br>TO TH | SPP-01<br>LOCA<br>R A M<br>META | 12. DE<br>TED W<br>NOLD C<br>ALLIZED | TAILS (<br>ITHIN 1<br>IR MAR<br>) TERN<br>IF TERI | OF TER<br>THE ZO<br>KED FI<br>IINAL A | MINAL<br>NE INI<br>EATUF<br>IND IS | #1 IDI<br>DICATE<br>E.<br>MEAS<br>ACH D | ENTIFII<br>ED. THI<br>URED | ER ARE<br>E TERM<br>BETWI | E<br>MINAL :<br>EEN 0. | 5 mm AN  | D 0.30 mm          |      |              |        | **     | SEE COI | MMON E | DIMENSIO            | NS TABLE      |
| . DEPOP         |                                                         |                                                      |                                             |                                 |                                      |                                                   |                                       |                                    |                                         |                            |                           |                        |          |                    |      |              |        |        |         |        |                     |               |
| COPLA           |                                                         |                                                      |                                             |                                 |                                      |                                                   |                                       |                                    |                                         |                            |                           |                        |          |                    |      | _            |        |        |         |        |                     |               |
| DRAWI<br>T2855- |                                                         |                                                      |                                             | JEDE                            | C MO2                                | 20, EX                                            | CEPT E                                | XPOS                               | ED PA                                   | D DIME                     | NSION                     | N FOR                  | 2855-1,  |                    |      | B            | DAI    | LLA    | S A     |        | 113                 | <b>(1/</b>    |
| WARPA           | GE SH                                                   | ALL N                                                | OT EX                                       | CEED                            | 0.10 mi                              | n.                                                |                                       |                                    |                                         |                            |                           |                        |          |                    |      | 100          | SEMICO | MOUCTO | ar 🖋    | w 11.  |                     |               |
| MARKIN          | IG IS F                                                 | OR PA                                                | ACKAG                                       | E ORIE                          | ENTAT                                | ON RE                                             | FEREN                                 | ICE O                              | NLY.                                    |                            |                           |                        |          |                    |      | TITUE        | PACK   | AGE OL | JTLINE, |        |                     |               |
|                 |                                                         |                                                      | 011014                                      |                                 |                                      | REFER                                             | TNOT A                                | ON III AC                          |                                         |                            |                           |                        |          |                    |      | 1            | 16 20  | 20 22  | L THIN  | OEN E  | · F · · O O - · · · |               |

MAX9850 Package Code: T2855-6

Maxim cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim product. No circuit patent licenses are implied. Maxim reserves the right to change the circuitry and specifications without notice at any time.

36 \_\_\_\_\_\_Maxim Integrated Products, 120 San Gabriel Drive, Sunnyvale, CA 94086 408-737-7600