UNIVERSITY OF NEVADA LAS VEGAS. DEPARTMENT OF ELECTRICAL AND COMPUTER ENGINEERING LABORATORIES.

| Class:                 | СРІ | E-300L           | Semester:                 | Spring 2020 |  |  |  |
|------------------------|-----|------------------|---------------------------|-------------|--|--|--|
|                        |     |                  |                           |             |  |  |  |
| Points                 |     | Document author: | Brysen Kokubun            |             |  |  |  |
|                        |     | Author's email:  | Brysenkokubun96@gmail.com |             |  |  |  |
|                        |     |                  |                           |             |  |  |  |
|                        |     | Document topic:  | Prelab 4                  |             |  |  |  |
| Instructor's comments: |     |                  |                           |             |  |  |  |
|                        |     |                  |                           |             |  |  |  |
|                        |     |                  |                           |             |  |  |  |

# **Introduction / Theory of operation**

- For this lab experiment we will be implementing various latches and flip-flops, Verilog models, synchronous and asynchronous operation and asynchronous system design. We will be verifying our models by using the RTL viewer, Waveforms and DE2 board implementations.

### Prelab main content

1. Implementation of SR latch: Structural Verilog Models

```
COLUMN TO THE TOTAL OF THE PERSON NAMED IN COLUMN TO PERSON NAMED IN C
                                                                                                                                                                                                                                                                                                                module partl (clk, R, S, Q);
                                                                                                                                                                                                                   1
                                                                                                                                                                                                                                                module partl (clk, R, S, Q);
     2
                                                    input clk, R, S;
                                                                                                                                                                                                                   2
                                                                                                                                                                                                                                                                  input clk, R, S;
     3
                                                    output Q;
                                                                                                                                                                                                                   3
                                                                                                                                                                                                                                                                  output Q;
     4
                                                    wire R g, S g, Qa, Qb;
                                                                                                                                                                                                                   4
                                                                                                                                                                                                                                                                  wire R g, S g, Qa, Qb;
     5
                                                                                                                                                                                                                   5
                                                                                                                                                                                                                                                                  and (R g, R, clk);
     6
                                                    assign R g = R & clk;
                                                                                                                                                                                                                   6
                                                                                                                                                                                                                                                                  and (S g, S, clk);
     7
                                                    assign S g = S & clk;
                                                                                                                                                                                                                  7
                                                                                                                                                                                                                                                                  nor (Qa, R_g, Qb);
     8
                                                    assign Qa = ~(R g | Qb);
                                                                                                                                                                                                                   8
                                                                                                                                                                                                                                                                  nor (Qb, S_g, Qa);
                                                    assign Qb = ~(S g | Qa);
     9
                                                                                                                                                                                                                   9
                                                                                                                                                                                                                                                                  assign Q = Qa;
                                                    assign Q = Qa;
10
                                                                                                                                                                                                              10
                                                                                                                                                                                                                                                 endmodule
11
                                                                                                                                                                                                             11
12
                                   endmodule
13
```

**Component Instantiation** 

Structural Model



Waveforms of both modules created the same output. The difference between the 2 codes are the way they are written. One code uses component instantiation with assign statements and another code uses a structural model with gate primitives. Both will perform same task just written differently.

#### 2. Asynchronous set/clear

```
module partl (clk, D, set, clear, Q);
         input clk, D, set, clear;
 2
 3
         output Q;
 4
         wire R_g, S_g, Qa, Qb, S, R;
 5
         assign R = ~D;
 6
         assign S = D;
         nand (R_g, R, clk);
 8
 9
         nand (S_g, S, clk);
         nand (Qb, ~set, S_g, Qa);
10
         nand (Qa, ~clear, R_g, Qb);
11
         assign Q = Qb;
12
13
      endmodule
14
15
```

#### S-R latch with added set and clear input



# 3. JK flip-flop

JK #1 JK #2 JK #3

```
module J_K (Q, QN, J, K, Clock);
  output Q, QN; //data output
  input J, K; //data input
  input Clock;
  module J_K (Q, QN, J, K, Clock);
                                                           module J_K (Q, QN, J, K, Clock);
       output Q, QN; //data output
                                                               output Q, QN; //data output input J, K; //data input
       input J, K; //data input
                                                               input Clock;
                                                                                                                          reg Q;
always @(posedge Clock)
begin
case ({J,K})
       input Clock;
                                                               red Q:
       reg Q;
                                                               always @(posedge Clock)
       always @(posedge Clock)
                                                         begin
                                                                                                                             2'b01: Q = 1'b0;
2'b10: Q = 1'b1;
2'b11: Q = ~Q;
default: Q = Q;
                                                                   if ({J,K} == 2'b01) Q = 1'b0;
            begin
else if ({J,K} == 2'bl0) Q = 1'bl;
else if ({J,K} == 2'bl1) Q = ~Q;
            Q = J&(\sim Q) | (\sim K) &Q;
       end
                                                                   else Q = Q;
                                                                                                                             endcase
       assign QN = ~Q;
                                                               end
                                                                                                                          end
                                                                   assign QN = ~Q;
  endmodule
                                                                                                                          assign QN = ~Q;
                                                           endmodule
                                                                                                                       endmodule
```

#### Waveforms



| resource osage January                        |                      | r Kesource Usage Summary                      |                      | Resource Usage Summary                        |                     |
|-----------------------------------------------|----------------------|-----------------------------------------------|----------------------|-----------------------------------------------|---------------------|
| Resource                                      | Usage                | Resource                                      | Usage                | Resource                                      | Usage               |
| ➤ [Total logic elements]                      | 1 / 14,400 ( < 1 %)  | ✓ Total logic elements                        | 1 / 14,400 ( < 1 % ) | ▼ Total logic elements                        | 1 / 14,400 ( < 1 %  |
| Combinational with no register                | 0                    | Combinational with no register                | 0                    | Combinational with no register                | 0                   |
| Register only                                 | 0                    | Register only                                 | 0                    | Register only                                 | 0                   |
| Combinational with a register                 | 1                    | Combinational with a register                 | 1                    | Combinational with a register                 | 1                   |
| ▼ Logic element usage by number of LUT inputs |                      | ✓ Logic element usage by number of LUT inputs |                      | ✓ Logic element usage by number of LUT inputs |                     |
| 4 input functions                             | 0                    | 4 input functions                             | 0                    | 4 input functions                             | 0                   |
| 3 input functions                             | 1                    | 3 input functions                             | 1                    | 3 input functions                             | 1                   |
| <=2 input functions                           | 0                    | <=2 input functions                           | 0                    | <=2 input functions                           | 0                   |
| Register only                                 | 0                    | Register only                                 | 0                    | Register only                                 | 0                   |
| ➤ Logic elements by mode                      |                      | ✓ Logic elements by mode                      |                      | ✓ Logic elements by mode                      |                     |
| normal mode                                   | 1                    | normal mode                                   | 1                    | normal mode                                   | 1                   |
| arithmetic mode                               | 0                    | arithmetic mode                               | 0                    | arithmetic mode                               | 0                   |
| ✓ Total registers*                            | 1 / 14,733 ( < 1 % ) | ✓ Total registers*                            | 1 / 14,733 ( < 1 % ) |                                               | 1 / 14,733 ( < 1 %  |
| Dedicated logic registers                     | 1 / 14,400 ( < 1 % ) | Dedicated logic registers                     | 1 / 14,400 ( < 1 % ) | Dedicated logic registers                     | 1 / 14,400 ( < 1 %  |
| I/O registers                                 | 0/333(0%)            | I/O registers                                 | 0/333(0%)            | I/O registers                                 | 0/333(0%)           |
| Total LABs: partially or completely used      | 1/900(<1%)           | Total LABs: partially or completely used      | 1/900(<1%)           | Total LABs: partially or completely used      | 1/900 (<1%)         |
| Virtual pins                                  | 0                    | Virtual pins                                  | 0                    | Virtual pins                                  | 0                   |
| ✓ I/O pins                                    | 5/81(6%)             | ✓ I/O pins                                    | 5/81(6%)             | ✓ I/O pins                                    | 5/81(6%)            |
| Clock pins                                    | 0/6(0%)              | Clock pins                                    | 0/6(0%)              | Clock pins                                    | 0/6(0%)             |
| Dedicated input pins                          | 0/12(0%)             | Dedicated input pins                          | 0 / 12 (0 %)         | Dedicated input pins                          | 0 / 12 (0 %)        |
| Global signals                                | 0                    | Global signals                                | 0                    | Global signals                                | 0                   |
| M9Ks                                          | 0/60(0%)             | M9Ks                                          | 0/60(0%)             | M9Ks                                          | 0/60(0%)            |
| Total block memory bits                       | -,,,                 | Total block memory bits                       | 0 / 552,960 (0 %)    | Total block memory bits                       | 0 / 552,960 (0 %)   |
| · · · · · · · · · · · · · · · · · · ·         | 0 / 552,960 (0 %)    | Total block memory implementation bits        | 0 / 552,960 (0 %)    | Total block memory implementation bits        | 0 / 552,960 ( 0 % ) |
| Total block memory implementation bits        | 0 / 552,960 (0 %)    | PLLs                                          | 0/3(0%)              | PLLs                                          | 0/3(0%)             |

### 4. JK with synchronous clear



