UNIVERSITY OF NEVADA LAS VEGAS. DEPARTMENT OF ELECTRICAL AND COMPUTER ENGINEERING LABORATORIES.

| Class:                 | CPE | E-300L           | Semester:    | Spring 2020    |     |  |  |  |  |  |
|------------------------|-----|------------------|--------------|----------------|-----|--|--|--|--|--|
|                        |     |                  |              |                |     |  |  |  |  |  |
| Points                 |     | Document author: | Brysen Kokuk | Brysen Kokubun |     |  |  |  |  |  |
|                        |     | Author's email:  | Brysenkokub  | un96@gmail.    | com |  |  |  |  |  |
|                        |     |                  |              |                |     |  |  |  |  |  |
|                        |     | Document topic:  | Prelab 2     |                |     |  |  |  |  |  |
| Instructor's comments: |     |                  |              |                |     |  |  |  |  |  |
|                        |     |                  |              |                |     |  |  |  |  |  |
|                        |     |                  |              |                |     |  |  |  |  |  |

# **Introduction / Theory of operation**

For this lab we will familiarize ourselves with Quartus 7.1, ModelSim and review the Verilog HDL. Verilog HDL was originally developed as a tool for simulation and testing for digital systems but later evolved and used for synthesizing digital designs. Verilog HDL is similar to C language but instead of being procedural operating sequential algorithms, Verilog is for modeling hardware and operates concurrently.

Within Verilog HDL there are continuous assignment statements which allows Boolean equations describing relationships between inputs and outputs to become an assignment statement. There are also primitives, which have built in gate logic: or, xor, nand, and, nor, etc. Verilog also has the ability to use propagation delays for gates and signals. Within this lab we will learn about Verilog value types such as logic 1/0, Outputs, Nets, Regs etc, also within the lab we will learn how to properly use vectors which consists of a set number of bits that sends a signal. The last outcome from this lab was to give us the knowledge of Verilog's operators and their functionalities within Quartus.

#### **Prelab Deliveries:**

- 1. Not Required
- 2. Schematic of Circuit from code



# 3. Verilog Code for XNOR gate

a. Normal Verilog Style



# b. ANSI-C Style



|            | Name | i value a | 0 ps                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 20.0 ns | 40.0 ns | 60.0 ns | 80.0 ns | 100.0 րs |
|------------|------|-----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|---------|---------|---------|----------|
|            |      |           | 0 ps<br>Д                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |         |         |         |         |          |
| <b>■</b> 0 | a    | A 0       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |         |         |         |         |          |
| <b>■</b> 1 | b    | A 0       | $ldsymbol{ldsymbol{ldsymbol{ldsymbol{ldsymbol{ldsymbol{ldsymbol{ldsymbol{ldsymbol{ldsymbol{ldsymbol{ldsymbol{ldsymbol{ldsymbol{ldsymbol{ldsymbol{ldsymbol{ldsymbol{ldsymbol{ldsymbol{ldsymbol{ldsymbol{ldsymbol{ldsymbol{ldsymbol{ldsymbol{ldsymbol{ldsymbol{ldsymbol{ldsymbol{ldsymbol{ldsymbol{ldsymbol{ldsymbol{ldsymbol{ldsymbol{ldsymbol{ldsymbol{ldsymbol{ldsymbol{ldsymbol{ldsymbol{ldsymbol{ldsymbol{ldsymbol{ldsymbol{ldsymbol{ldsymbol{ldsymbol{ldsymbol{ldsymbol{ldsymbol{ldsymbol{ldsymbol{ldsymbol{ldsymbol{ldsymbol{ldsymbol{ldsymbol{ldsymbol{ldsymbol{ldsymbol{ldsymbol{ldsymbol{ldsymbol{ldsymbol{ldsymbol{ldsymbol{ldsymbol{ldsymbol{ldsymbol{ldsymbol{ldsymbol{ldsymbol{ldsymbol{ldsymbol{ldsymbol{ldsymbol{ldsymbol{ldsymbol{ldsymbol{ldsymbol{ldsymbol{ldsymbol{ldsymbol{ldsymbol{ldsymbol{ldsymbol{ldsymbol{ldsymbol{ldsymbol{ldsymbol{ldsymbol{ldsymbol{ldsymbol{ldsymbol{ldsymbol{ldsymbol{ldsymbol{ld}}}}}}$ |         |         |         |         |          |
| <b>◎</b> 2 | С    | A 1       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |         |         |         |         |          |

# 4. Verilog Code for 4 input AND Gate

