University of Nevada Las Vegas. Department of Electrical and Computer Engineering Laboratories.

| Class:                 | CPE-300L |                  |                                          | Semester: | Spring 2020 |
|------------------------|----------|------------------|------------------------------------------|-----------|-------------|
|                        |          |                  |                                          |           |             |
| Points                 |          | Document author: | Brysen Kokubun Brysenkokubun96@gmail.com |           |             |
|                        |          | Author's email:  |                                          |           |             |
|                        |          |                  |                                          |           |             |
|                        |          | Document topic:  | Postlab 3                                |           |             |
| Instructor's comments: |          |                  |                                          |           |             |
|                        |          |                  |                                          |           |             |
|                        |          |                  |                                          |           |             |

# 1. Introduction / Theory of Operation

- Lab experiment #3 familiarize with ModelSim and its software for testbenches. We will also be reviewing and designing combinational circuits. Some of the circuits being designed are Ripple adder, ALU, implementing 7-seg on DE2 board, and Comparator.
  - 1. What is the mega function in Quartus? List applications.
    - Mega function is a black box containing a logic design. The mega function can be used as an instantiation of other functions in a design file and inputs are parameters to the function.
  - 2. What is continuous assignment and procedural assignment in Verilog?
    - Continuous assignments are structural logic connections and can be used to symbolize combinational logic. Procedural assignments simply assign values to variables, registers, etc.

## 2. Prelab

- Attached

# 3. Experiment Results

Experiment #1: 7-Segment in Verilog

- Wrote Verilog code to use 7-segment on the DE2 board using toggle switches.

```
module segmentDisplay(switch,display);
 2
         input[3:0] switch;
 3
         output[6:0] display;
 4
         reg[6:0] display;
 5
 6
         always@(*)
 7
          case (switch)
 8
              4'b0000: display = 7'b1000000; // 0
             4'b0001: display = 7'b1111001; // 1
 9
10
             4'b0010: display = 7'b0100100; // 2
             4'b0011: display = 7'b0110000; // 3
11
             4'b0100: display = 7'b0011001; // 4
12
             4'b0101: display = 7'b0010010; // 5
13
             4'b0110: display = 7'b00000010; // 6
14
             4'b0111: display = 7'b1111000; // 7
15
16
              4'b1000: display = 7'b00000000; // 8
             4'b1001: display = 7'b0010000; // 9
17
              default: display = 7'b1000000; // Default 0
18
19
         endcase
20
     endmodule
```



Here are 2 examples of 7-segment on DE2 board 4 = 0100, second 3 = 0011.

## Experiment #2: Magnitude Comparator from prelab 3

- Comparing two 1-bit values for magnitude. 3 cases a < b, a = b, a > b

```
module comp_tb;
                                                  reg a, b;
                                                  wire less, greater, eq;
                                                  Comparator G1 (
                                                  .a (a),
                                                  .b (b),
                                                  .less (less),
                                                  .greater (greater),
                                                   .eq (eq)
            Verilog Code
                                                                               Test Bench Code
                                                  initial begin
                                                a = 0;
b = 0;
                                                  #10
                                                  a = 0;
b = 1;
module Comparator(a, b, less, eq, greater);
    input a, b;
                                                  a = 1;
b = 0;
    output less, eq, greater;
                                                  #10
    wire y1, y2;
                                                  a = 1;
    not F1(y1, a);
                                                  b = 1;
    not F2 (y2, b);
                                                  #10
                                                  a = 0;
b = 0;
    and F3(less,y1, b);
    and F4(greater, y2, a);
                                                  end
    xnor F5(eq, a, b);
                                                                                   Waveform
                                                endmodule
endmodule
Wave - Default
   /comp_tb/a
    /comp_tb/b
     /comp_tb/great
    /comp tb/eq
                                                   ENTES
                                                                                   00 equal to (Middle LED ON)
                                                                                   01 less than (Left LED ON)
                                                                                   10 greater than (Right LED ON)
                                                                                   11 equal to (Middle LED ON)
```

### Experiment #3: Ripple Adder

- Designed a 3-bit ripple adder and implemented on the DE2 board with 7-segment

### Verilog Code

#### Test Bench Code



Here are 2 examples of the outputs from the RippleAdder on the DE2 board.

## Experiment #4: Simple ALU

- 4-bit ALU with 8 opcodes of operations



### 4. Questions

- 1. Why ModelSim is better than Quartus internal simulator?
- Both ModelSim and Quartus can run simulations but ModelSim is created more for simulation and testing of projects while Quartus is used more for configurations and programing devices.
- 2. How does initial block differ from always block?
- The initial block only runs once during program execution and the always block will always run in order to check for signal changes.
- 3. What is the difference between \$finish and \$stop in Verilog testbench?
- Finish will complete the testbench code and stop will stop the testbench code in its position.

### **5. Encountered Problems**

- For this lab experiment we had difficulty applying our Verilog code to assign to certain pins on the 7-seg display on the DE2 board. But after writing out the logic, we were able to correctly pin assign. Also, some of the labs do not have the proper version of Quartus installed which created an issue of where we could work on the experiment at school.

#### 6. Conclusions

- To conclude this lab, we used both Quartus and ModelSim to compile, simulate, and create waveforms for our experiments. We successfully created and implemented a comparator, Ripple adder, and ALU. We were able to create testbenches to easily see outputs on waveforms. We also implemented our Verilog codes on the DE2 boards 7-seg and switches. This lab helped us get a better handling of Quartus and ModelSim and what type of functions they have to offer.