LoRa PCIe Gateway - Main part with SX1302/3 Lora Digital Baseband Chip VCCCORE12 LED3 RX\_ON R104 680R YELLOW GREEN VCCI033 VCCI033 VCC1033 0 R116 4.7k R117 4.7k R103 47k 51 GPIO(10) HOST\_CSN GPI0[10] TP10 GPI0(10) GPIO(11) HOST\_MISO GPI0[11 TP11 GPIO(11) VCC1033 HOST\_MOSI RADIO\_A\_IQ[2 HOST\_SCK HOST\_SCK) RADIO\_A\_IQ[4 VCC1033 VCC\_CORE VCC\_IC C107 100nF GND D101

SX1302\_RESET\_HOST) 2 1 SX1302\_RESET RESET RADIO\_A\_IQ[1] R101 47k RADIO\_A\_IQ[0] GND 69 RADIO\_A\_CLK\_I RADIO\_CTRL[0] RADIO\_A\_MISO RADIO\_CTRL(1) RADIO\_CTRL\_(1) 11 VCCCORE12 RADIO\_CTRL[1] RADIO\_A\_IQ[3] RADIO\_CTRL[2] VCC\_CORE RADIO\_CTRL[3] GND VCC<u>10</u>33 RADIO\_B\_IQ[2] 38 RADIO\_B\_IQ[4] GND ·I R121 OR (RADIO\_B\_IQ(1)) (SX1302\_PA\_ON) 16 RADIO\_CTRL[4] RADIO\_B\_IQ[1] RADIO\_CTRL[5] -RADIO\_B\_IQ[0 RAD10\_B\_1Q[3] Sheet: SCH4 SX1303 File: LoRa\_PCle\_GW\_GPS.sch Sheet: SCH1 File: LoRa\_PCIe\_GW\_RF.sch Sheet: SCH2 VCCCORE12 SX1302/3 Schematic Part File: LoRa\_PCle\_GW\_Interface.sch Nebra Ltd Sheet: SCH3 Sheet: / File: LoRa\_PCIe\_GW.sch Title: LoRa PCIe Gateway Main File: LoRa\_PCIe\_GW\_Power.sch Size: B Date: 2021-04-13 KiCad E.D.A. kicad (5.1.5)-3 Rev: 1.1



## LoRa PCIe Gateway Interface - mini-PCIe Interface Connector & MCU USB Bridge



Series 0 ohm resistors = DNP when MCU/USB is used

MCU = DNP when Lora Gateway odule is used through SPI Interface over PCIe connector

SWCLK, SWDIO, and MCU\_NRESET are connected to mini-PCle

VCC\_MAIN comes from 5V or 3.3V





## LoRa PCIe Gateway - RF Part with 2x SX1250 RF Front-Ends:

## 32MHz TCXO - Clipped Sinewave Output See LoRa\_Reference\_Clock\_Selection\_V1.1 for recommended osc SKY66420-11 FEM Control lines: RF Front End Schematic Part Nebra Ltd Sheet: /SCH1/ Fite: LoRa\_PCIe\_GW\_RF.sch Title: LoRa PCIe Gateway Rf Part Size: A2 Date: 2021-04-13 KiCad E.D.A. kicad (5.1.5)-3