### Intro:-

ELM stands for Embedded Linux Mezzanine, which is a small device based on Ultrascale+ ZYNQ FPGA. The main purpose of ELM is to serve as an on board control interface for ATCA modules. These test suites are being developed to automate/semi-automate the bring up tests of the ELM.

This manual includes the ZYNQ-DDR interface testing steps from HW configuration to SDK project building and actual testing on ELM. The DDR tests have to be done by a software program which already exists. The testing software should write various data patterns into the memory and then read back, thus we can check if the signal conditions of the PS-DDR interface are good enough or not. The DDR4 memory on the board is MT40A1G16KNR-075:E is a main RAM for the CPU having a total range of 4GB.

## Requirements-

- Vivado Design Suite (V2019.1) + SDK installed
- Board connected to the system with JTAG and USB-UART connection.

## Launching Vivado

- ----Steps to launch vivado on madorsky-d2---
  - run this script, shown relative to the home directory:

>>> ~/bin/viv191.sh

# Hardware (HW) configuration in Vivado-

1. PS-DDR interface in vivado-

The HW configuration is done using Vivado Design Automation and IP integrator for simplicity. To automate the process of HW configuration, a tcl script is developed.

### Running the TCL script-

After launching the Vivado, There are 2 options available to run the tcl script
 a. Using tcl console - Highlighted in Red below



Run the following commands-

- > cd <your project dir>
- > source psddr.tcl
- b. In Vivado GUI, Use option Tools-> Run Tcl Script

Here, the Tcl file is sourced by using GUI instead of using command line.



Both approaches do the same job.

#### The TCL script does the following tasks-

- Checks if the script is running the correct version (2019.1).
- Creates the new vivado project at current working directory (where the tcl is sourced) with the device as- xczu4cg-sfvc784-1-e
- Creates the block design in IP integrator with name 'ps block'
- Configures ZYNQ UL+ IP with required parameters.
  - DDR
  - Clocks
  - PSU banks(0-3) IO standards
  - UART (MIO 5...9)
- Validates and saves the design
- Generate the HDL wrapper in target language and add it to the source file as a top module.
- Generates the Output products
- Export the hardware files to SDK
- Launch the Xlinx's Software Development Kit (SDK)

## Xilinx's Software Development Kit (SDK)

1. Once the SDK is launched, in the project explorer tab, select the ps\_block\_wrapper\_hw\_platform\_0 and File->New->Application Project. In the new project window, give the project name, and follow the settings below and click next.



2. Next window would show the example templates available from Xilinx. The application template used for this testing is 'ZYNQ DRAM tests'. Click Finish.



3. SDK adds this project to the Project Explorer window with its required bsp automatically generated. Once added, SDK automatically builds the project. Wait till the 'Build Finished' message prints on the console. Once Project is built successfully, select the application in Project Explorer window, locate the green button 'Run' tab and select 'Run Configuration'.



4. In the Run configuration window, double click, Xilinx C/C++ Application (GDB).



5. Then select the GDB Debugger using Debug\_testDDR.elf on local and follow the settings from the figure below and Click 'Apply'



- 6. Before hitting 'Run', make sure the JTAG and USB-UART connection is done on the board and board is powered ON.
- 7. Verify the USB port by command- dmesg | grep ttyUSB. In case of madorsky-d2 machine, USB-UART bridge is connected to /dev/ttyUSB2
- 8. Open up a terminal/xterm and do- screen /dev/ttyUSB2 115200.



9. Now, hit the 'Run' button in the SDK. A pop- up window named 'Run-As' would appear, select Launch on Hardware (GDB).



10. If run is successful, below window would be appeared on the serial console.

```
Enter 'h' to print help menu
Enter Test Option: h
Zung MPSoC
  DRAM Diagnostics Test (A53)
  Select one of the options below:
    Memory Tests
  I 'O' | Test first 16MB region of DDR
   '1' | Test first 32MB region of DDR
   '2' | Test first 64MB region of DDR
   '3' | Test first 128MB region of DDR
   '4' | Test first 256MB region of DDR
   '5' | Test first 512MB region of DDR
   '6' | Test first 1GB region of DDR
   '7' | Test first 2GB region of DDR
   '8' | Test first 4GB region of DDR
   '9' | Test first 8GB region of DDR
    'm' | Test user specified size in MB of DDR
    'g' | Test user specified size in GB of DDR
  I Eye Tests
  l 'r' | Perform a read eye analysis test
  I 'w' | Perform a write eye analysis test
   'c' | Perform a 2-D read eye analysis test
  l 'e' | Perform a 2-D write eye analysis test
   'a' | Print test start address
   'l' | Select Number of Iterations for Read/Write Eye Test
   't' | Specify test start address (default=0x0)
   's' | Select the DRAM Rank (default=1)
    Miscellaneous options
   'i' | Print DDR information
   'v' | Verbose Mode ON/OFF
  I 'o' I Toggle cache enable/disable
  I 'b' I Toggle between 32/64-bit bus widths
       I Exit the DRAM Test
  I 'h' | Print this help menu
```

Bus Width = 32, D-cache is enable, Verbose Mode is OFF, DDR ECC is DISABLED

- 11. The DDR test application is an interactive test, where the user can test the DDR for various memory ranges by selecting the appropriate command shown above.
- 12. The total range till which we can test is 4GB. So press'8' and hit <Enter>, it will start testing the selected range (4GB) with 15 different data patterns, starting from the logical address '0x00000000000000000'.

| TEST    | I ERROR<br>I COUNT | IPER-BYT | E-LANE<br>#1 , | ERROR<br>#2 , | COUNT I | TIME<br>(sec) |  |  |
|---------|--------------------|----------|----------------|---------------|---------|---------------|--|--|
| MTO( 0) | 1 0                | i 0,     | 0,             | 0,            | 0 1     | 56,478923     |  |  |
| MTO( 1) | . 0                | 0,       | 0,             | 0,            | 0       | 59,575592     |  |  |
| MTO( 2) | . 0                | i 0,     | 0,             | 0,            | 0       | 59,575954     |  |  |
| MTO( 3) | 1 0                | 1 0,     | 0,             | 0,            | 0       | 59,575611     |  |  |
| MTO( 4) | 1 0                | i 0,     | 0,             | 0,            | 0 1     | 59,576091     |  |  |
| MTO( 5) | . 0                | 0,       | 0,             | 0,            | 0       | 59,575820     |  |  |
| MTO( 6) | İ 0                | 0,       | 0,             | 0,            | 0       | 59,576347     |  |  |
| MTO( 7) | 1 0                | 1 0,     | 0,             | 0,            | 0 1     | 59,575901     |  |  |
| MTO( 8) | 1 0                | 1 0,     | 0,             | 0,            | 0 1     | 59,576187     |  |  |
| MTO( 9) | 1 0                | 0,       | 0,             | 0,            | 0       | 67,647727     |  |  |
| MTO(10) | 1 0                | 1 0,     | 0,             | 0,            | 0 1     | 67,647453     |  |  |
| MT0(11) | 1 0                | 1 0,     | 0,             | 0,            | 0 1     | 70,861190     |  |  |
| MT0(12) | 1 0                | 1 0,     | 0,             | 0,            | 0 1     | 70,861312     |  |  |
| MT0(13) | 1 0                | 1 0,     | 0,             | 0,            | 0 1     | 70,861267     |  |  |
| MT0(14) | 1 0                | 0,       | 0,             | 0,            | 0 1     | 70,861190     |  |  |

13. In the 'src' tab, a document named 'ZYNQMP\_DRAM\_DIAGNOSTICS\_TEST.doc' would be available, which briefs about the test patterns being used.