## IS62C5128EL, IS65C5128EL



# 512Kx8 HIGH SPEED, ULTRA LOW POWER CMOS STATIC RAM

### **NOVEMBER 2021**

#### **KEY FEATURES**

- High-speed access time: 45ns, 55ns
- CMOS low power operation
  - Operating Current: 22 mA (max) at 85°C
  - CMOS Standby Current: 5.0uA (typ) at 25°C
- TTL compatible interface levels
- Single 5V ± 10 % power supply
- Three state outputs
- Industrial and Automotive temperature support
- Lead-free available

#### **DESCRIPTION**

The *ISSI* IS62/65C5128EL are high-speed, 4M bit static RAMs organized as 512K words by 8 bits. It is fabricated using *ISSI*'s high-performance CMOS technology. This highly reliable process coupled with innovative circuit design techniques, yields high-performance and low power consumption devices.

When CS# is HIGH (deselected), the device assumes a standby mode at which the power dissipation can be reduced down with CMOS input levels.

Easy memory expansion is provided by using Chip Enable and Output Enable inputs. The active LOW Write Enable (WE#) controls both writing and reading of the memory.

The IS62/65C5128EL are packaged in the JEDEC standard 32-pin sTSOP (TYPE I), 32-pin SOP and TSOP (TYPE II).

### **FUNCTIONAL BLOCK DIAGRAM**



Copyright © 2021 Integrated Silicon Solution, Inc. All rights reserved. ISSI reserves the right to make changes to this specification and its products at any time without notice. ISSI assumes no liability arising out of the application or use of any information, products or services described herein. Customers are advised to obtain the latest version of this device specification before relying on any published information and before placing orders for products.

Integrated Silicon Solution, Inc. does not recommend the use of any of its products in life support applications where the failure or malfunction of the product can reasonably be expected to cause failure of the life support system or to significantly affect its safety or effectiveness. Products are not authorized for use in such applications unless Integrated Silicon Solution, Inc. receives written assurance to its satisfaction, that:

- a.) the risk of injury or damage has been minimized;
- b.) the user assume all such risks; and
- c.) potential liability of Integrated Silicon Solution, Inc is adequately protected under the circumstances



PIN CONFIGURATIONS 32-Pin SOP 32-Pin TSOP (Type II)



### 32-Pin sTSOP(Type I)



### **PIN DESCRIPTIONS**

| A0-A18    | Address Inputs      |  |  |
|-----------|---------------------|--|--|
| I/O0-I/O7 | Data Inputs/Outputs |  |  |
| CS#       | Chip Enable Input   |  |  |
| OE#       | Output Enable Input |  |  |
| WE#       | Write Enable Input  |  |  |
| NC        | No Connection       |  |  |
| VDD       | Power               |  |  |
| GND       | Ground              |  |  |



### **FUNCTION DESCRIPTION**

SRAM is one of random access memories. SRAM has three different modes supported. Each function is described below with Truth Table.

### STANDBY MODE

Device enters standby mode when deselected (CS# HIGH). The input and output pins (I/O0-7) are placed in a high impedance state. CMOS input in this mode will maximize saving power.

### **WRITE MODE**

Write operation issues with Chip selected (CS# LOW) and Write Enable (WE#) input LOW. The input and output pins (I/O0-7) are in data input mode. Output buffers are closed during this time even if OE# is LOW.

#### **READ MODE**

Read operation issues with Chip selected (CS# LOW) and Write Enable (WE#) input HIGH. When OE# is LOW, output buffer turns on to make data output. Any input to I/O pins during READ mode is not permitted.

In the READ mode, output buffers can be turned off by pulling OE# HIGH. In this mode, internal device operates as READ but I/Os are in a high impedance state. Since device is in READ mode, active current is used.

### **TRUTH TABLE**

| Mode            | CS# | WE# | OE# | 1/00-1/07 | VDD Current |
|-----------------|-----|-----|-----|-----------|-------------|
| Not Selected    | Η   | Χ   | Х   | High-Z    | ISB2        |
| Output Disabled | L   | Н   | Н   | High-Z    | ICC,ICC1    |
| Write           | L   | L   | Х   | DIN       | ICC,ICC1    |
| Read            | L   | Н   | L   | DOUT      | ICC,ICC1    |



## **ABSOLUTE MAXIMUM RATINGS AND Operating Range**

### **ABSOLUTE MAXIMUM RATINGS**(1)

| Symbol                      | Parameter                            | Value        | Unit |
|-----------------------------|--------------------------------------|--------------|------|
| Vterm                       | Terminal Voltage with Respect to GND | -0.5 to +7.0 | V    |
| tStg                        | Storage Temperature                  | -65 to +150  | °C   |
| PT                          | Power Dissipation                    | 1.5          | W    |
| <b>І</b> оит <sup>(2)</sup> | DC Output Current (LOW)              | 20           | mA   |

#### Notes:

1. Stress greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

### **OPERATING RANGE**

| Range      | Ambient Temperature | VDD       | Speed(ns) |
|------------|---------------------|-----------|-----------|
| Commercial | 0°C to +70°C        | 5V ± 10 % | 45        |
| Industrial | -40°C to +85°C      | 5V ± 10 % | 45        |
| Automotive | -40°C to +125°C     | 5V ± 10 % | 55        |

### PIN CAPACITANCE (1)

| Parameter                | Symbol           | Test Condition                                     | Max | Units |
|--------------------------|------------------|----------------------------------------------------|-----|-------|
| Input capacitance        | C <sub>IN</sub>  | T 25°C f 4 MHz \/ \/ (t);p\                        | 6   | pF    |
| DQ capacitance (IO0–IO7) | C <sub>I/O</sub> | $T_A = 25$ °C, $f = 1$ MHz, $V_{DD} = V_{DD}(typ)$ | 8   | pF    |

#### Note:

<sup>1.</sup> These parameters are guaranteed by design and tested by a sample basis only.



## AC TEST CONDITIONS (OVER THE OPERATING RANGE)

| Parameter                                   | Unit                    |
|---------------------------------------------|-------------------------|
| Input Pulse Level                           | 0V to 3.5V              |
| Input Rise and Fall Time                    | 3ns                     |
| Input and Output Timing and Reference Level | 1.5V                    |
| R1                                          | 1838 Ω                  |
| R2                                          | 994Ω                    |
| V <sub>TM</sub>                             | 5V                      |
| Output Load Conditions                      | Refer to Figure 1 and 2 |

### **OUTPUT LOAD CONDITIONS FIGURES**

## FIGURE 1 FIGURE 2







## **ELECTRICAL CHARACTERISTICS**

### DC ELECTRICAL CHARACTERISTICS-I (OVER THE OPERATING RANGE)

| Symbol                         | Parameter           | Test Conditions                                           | Min.  | Max.       | Unit                  |    |
|--------------------------------|---------------------|-----------------------------------------------------------|-------|------------|-----------------------|----|
| Voн                            | Output HIGH Voltage | V <sub>DD</sub> = Min., I <sub>OH</sub> = -1.0 mA         | 4     | 2.4        | _                     | V  |
| V <sub>OL</sub>                | Output LOW Voltage  | $V_{DD} = Min., I_{OL} = 2.1 \text{ mA}$                  |       | _          | 0.4                   | V  |
| V <sub>IH</sub> <sup>(1)</sup> | Input HIGH Voltage  |                                                           |       | 2.2        | V <sub>DD</sub> + 0.5 | V  |
| V <sub>IL</sub> <sup>(1)</sup> | Input LOW Voltage   |                                                           |       |            | 0.8                   | V  |
|                                |                     |                                                           | Com.  | <b>–</b> 1 | 1                     |    |
| ILI                            | Input Leakage       | $GND < V_{IN} < V_{DD}$                                   | Ind.  | -2         | 2                     | μΑ |
|                                |                     |                                                           | Auto. | -5         | 5                     |    |
|                                |                     |                                                           | Com.  | -1         | 1                     |    |
| I <sub>LO</sub>                | Output Leakage      | GND < V <sub>IN</sub> < V <sub>DD</sub> , Output Disabled | Ind.  | -2         | 2                     | μΑ |
|                                |                     |                                                           | Auto. | -5         | 5                     |    |

#### Notes:

### DC ELECTRICAL CHARACTERISTICS-II FOR POWER (OVER THE OPERATING RANGE)

| Cymphol | umbol Baramatar Tast Car                |                                                                         | t Conditions Grade          |       | 45/5               | วิทธ | 11:4:4 |    |
|---------|-----------------------------------------|-------------------------------------------------------------------------|-----------------------------|-------|--------------------|------|--------|----|
| Symbol  | Parameter                               | Test Conditions                                                         | Gra                         | ae    | Typ <sup>(1)</sup> | Max  | Unit   |    |
|         | V <sub>DD</sub> Dynamic                 | \\ \\ (mox)   0m \                                                      | Cor                         | n.    | -                  | 20   |        |    |
| ICC     | Operating                               | $V_{DD} = V_{DD}(max), I_{OUT} = 0mA,$<br>$f = f_{max}.CS\# = V_{IL}$   | Inc                         | d     | -                  | 22   | mΑ     |    |
|         | Supply Current                          | I - Illiax, COII - VIL                                                  | Auto.                       | A3    | -                  | 22   |        |    |
|         | V <sub>DD</sub> Static                  | $V_{DD} = V_{DD}(max), I_{OUT} = 0mA,$                                  | Cor                         | n.    | -                  | 5    |        |    |
| ICC1    | Operating                               |                                                                         | $ting$ $f = 0 CSH = V_{ii}$ | Inc   | d                  | -    | 5      | mA |
|         | Supply Current                          | 1 - 0, 00 = 12                                                          | Auto.                       | A3    | -                  | 5    |        |    |
|         | ISB2 CMOS Standby Current (CMOS Inputs) |                                                                         |                             | 25°C  | 5.0                | 8    |        |    |
|         |                                         | $V_{DD} = V_{DD}(max), f = 0,$                                          | Com.                        | 40°C  | -                  | 9    |        |    |
| ISB2    |                                         | $CS\# \ge V_{DD} - 0.2V$ ,<br>$VIN \le 0.2V$ or $VIN \ge V_{DD} - 0.2V$ |                             | 70°C  | -                  | 11   | μΑ     |    |
|         |                                         |                                                                         | Ind.                        | 85°C  | -                  | 16   |        |    |
|         |                                         |                                                                         | Auto. A3                    | 125°C | -                  | 30   |        |    |

#### Note

VILL(min) = -2.0V AC (pulse width < 10ns). Not 100% tested.</li>
 VIHH(max) = VDD + 2.0V AC (pulse width < 10ns). Not 100% tested.</li>

<sup>1.</sup> VILL(min) = -2.0V AC (pulse width < 10ns). Not 100% tested. VIHH(max) = VDD + 2.0V AC (pulse width < 10ns). Not 100% tested.



## AC CHARACTERISTICS<sup>(6)</sup> (OVER OPERATING RANGE)

#### READ CYCLE AC CHARACTERISTICS

| Parameter            | Symbol | Symbol 45ns |     | 55ns |     | unit | notos |
|----------------------|--------|-------------|-----|------|-----|------|-------|
| Parameter            | Symbol | Min         | Max | Min  | Max | unit | notes |
| Read Cycle Time      | tRC    | 45          | -   | 55   | -   | ns   | 1,5   |
| Address Access Time  | tAA    | -           | 45  | -    | 55  | ns   | 1     |
| Output Hold Time     | tOHA   | 10          | -   | 10   | -   | ns   | 1     |
| CS# Access Time      | tACS   | -           | 45  | -    | 55  | ns   | 1     |
| OE# Access Time      | tDOE   | -           | 20  | -    | 25  | ns   | 1     |
| OE# to High-Z Output | tHZOE  | -           | 15  | -    | 15  | ns   | 2     |
| OE# to Low-Z Output  | tLZOE  | 5           | -   | 5    | -   | ns   | 2     |
| CS# to High-Z Output | tHZCS  | -           | 15  | -    | 15  | ns   | 2     |
| CS# to Low-Z Output  | tLZCS  | 5           | -   | 5    | -   | ns   | 2     |

#### WRITE CYCLE AC CHARACTERISTICS

| Davamatav                       | Symbol 45ns |     | 55  | ins |     |      |       |
|---------------------------------|-------------|-----|-----|-----|-----|------|-------|
| Parameter                       | Symbol      | Min | Max | Min | Max | unit | notes |
| Write Cycle Time                | tWC         | 45  | -   | 55  | -   | ns   | 1,3,5 |
| CS# to Write End                | tSCS        | 35  | -   | 35  | -   | ns   | 1,3   |
| Address Setup Time to Write End | tAW         | 35  | -   | 35  | -   | ns   | 1,3   |
| Address Hold from Write End     | tHA         | 0   | -   | 0   | -   | ns   | 1,3   |
| Address Setup Time              | tSA         | 0   | -   | 0   | -   | ns   | 1,3   |
| WE# Pulse Width                 | tPWE        | 35  | -   | 35  | -   | ns   | 1,3,4 |
| Data Setup to Write End         | tSD         | 20  | -   | 25  | -   | ns   | 1,3   |
| Data Hold from Write End        | tHD         | 0   | -   | 0   | -   | ns   | 1,3   |
| WE# LOW to High-Z Output        | tHZWE       | -   | 15  | -   | 15  | ns   | 2,3   |
| WE# HIGH to Low-Z Output        | tLZWE       | 5   | -   | 5   | -   | ns   | 2,3   |

### Notes:

- Tested with the load in Figure 1.
- 2. Tested with the load in Figure 2. Transition is measured ±500 mV from steady-state voltage. tHZOE, tHZCS, tHZB, and tHZWE transitions are measured when the output enters a high impedance state. Not 100% tested.
- 3. The internal write time is defined by the overlap of CS#=LOW, and WE#=LOW. All four conditions must be in valid states to initiate a Write, but any condition can go inactive to terminate the Write. The Data Input Setup and Hold timing are referenced to the rising or falling edge of the signal that terminates the write.
- 4. tPWE > tHZWE + tSD when OE# is LOW.
- 5. Address inputs must meet V<sub>IH</sub> and V<sub>IL</sub> SPEC during this period. Any glitch or unknown inputs are not permitted. Unknown input with standby mode is acceptable.
- 6. Data retention characteristics are defined later in DATA RETENTION CHARACTERISTICS.



## TIMING DIAGRAM

## READ CYCLE NO. 1<sup>(1)</sup> (ADDRESS CONTROLLED, CS# = OE# = LOW, WE# = HIGH)



## READ CYCLE NO. 2<sup>(1,2)</sup> (CS#, OE# CONTROLLED)



Note:

1. Address is valid prior to or coincident with CS# LOW transition.



## WRITE CYCLE NO. 1 (1,2) (CS# Controlled, OE# = HIGH or LOW)



#### Notes

- 1. tHZWE is based on the assumption when tSA=0nS after READ operation. Actual DOUT for tHZWE may not appear if OE# goes high before Write Cycle. tHZOE is the time DOUT goes to High-Z after OE# goes high.
- 2. During this period, the I/Os are in output state. Do not apply input signals.

### WRITE CYCLE NO. 2<sup>(1,2)</sup> (WE# CONTROLLED: OE# IS HIGH DURING WRITE CYCLE)



#### Notes:

- 1. tHZOE is the time DOUT goes to High-Z after OE# goes high.
- 2. During this period the I/Os are in output state. Do not apply input signals.



## WRITE CYCLE NO. 3<sup>(1)</sup> (WE# CONTROLLED: OE# IS LOW DURING WRITE CYCLE)



Note:

1. If OE# is low during write cycle, tHZWE must be met in the application. Do not apply input signal during this period. Data output from the previous READ operation will drive IO BUS.



## DATA RETENTION CHARACTERISTICS

| Symbol                          | Parameter                             | Test Condition                                         | OPTION | Min | Typ (1) | Max | Unit     |
|---------------------------------|---------------------------------------|--------------------------------------------------------|--------|-----|---------|-----|----------|
| V <sub>DR</sub>                 | V <sub>DD</sub> for Data<br>Retention | See Data Retention Waveform                            |        | 2.0 |         | -   | <b>\</b> |
|                                 |                                       | \\\co=\\\\co\(\min\)                                   | 25°C   | -   | 5.0     | 8   |          |
| $I_{DR}$                        | Data Retention<br>Current             | $V_{DD} = V_{DR}(min),$<br>$CS\# \ge V_{DD} - 0.2V$ or | 85°C   | -   | -       | 16  | uA       |
|                                 |                                       | $VIN \le 0.2V$ or $VIN \ge V_{DD} - 0.2V$              | 125°C  | -   | -       | 30  |          |
| t <sub>SDR</sub> <sup>(2)</sup> | Data Retention<br>Setup Time          | See Data Retention Waveform                            |        | -   | -       | -   | ns       |
| t <sub>RDR</sub>                | Recovery Time                         | See Data Retention Waveform                            |        | tRC | -       | 1   | ns       |

### Notes:

- 1. Typical value indicates the value for the center of distribution at VDD = VDR (min.), and not 100% tested.
- 2. VDD power down slope must be longer than 100 us/volt when enter into Data Retention Mode.

## DATA RETENTION WAVEFORM (CS# CONTROLLED)





## **ORDERING INFORMATION**

## IS62C5128EL

Industrial Range: -40°C to +85°C

| Speed (ns) | Order Part No.    | Package                        |
|------------|-------------------|--------------------------------|
| 45         | IS62C5128EL-45QLI | 450-mil Plastic SOP, Lead-free |
| 45         | IS62C5128EL-45HLI | 32-pin sTSOP-I, Lead-free      |
| 45         | IS62C5128EL-45TLI | 32-pin TSOP-II, Lead-free      |

## AUTOMOTIVE RANGE (A3): -40°C TO +125°C

| Speed (ns) | Order Part No.      | Package                                     |
|------------|---------------------|---------------------------------------------|
| 45         | IS62C5128EL-45CTLA3 | 32-pin TSOP-II, Lead-free, Copper Leadframe |



## **PACKAGE INFORMATION**











## **Mouser Electronics**

**Authorized Distributor** 

Click to View Pricing, Inventory, Delivery & Lifecycle Information:

## Lumissil:

IS62C5128EL-45QLI IS62C5128EL-45QLI-TR IS62C5128EL-45TLI IS62C5128EL-45TLI-TR