#### 8.0 MK3870 INSTRUCTION SET

#### 8.1 INTRODUCTION

This section describes the execution and timing of the MK3870 Family instruction set. The 3870 instruction set is compatible with that of the multi-chip F8 Family.

#### 8.2 3870 ADDRESSING MODES

Most of the 3870 instructions operate on data stored in internal CPU registers, in main memory, in scratchpad memory, or in the I/O ports. The term "addressing mode" refers to how the address of this data is generated. This section gives a summary of the types of addressing used in the 3870.

#### 8.2.1 IMMEDIATE ADDRESSING

In this mode of addressing, the operand is contained in memory following the OP code of the instruction. Immediate addressing can be used in one byte, two byte, and three byte instructions. For a one byte instruction which uses immediate addressing the 3870 uses a special short form instruction format. The OP code is contained in the most significant four bits (D7-D4) of a byte in memory while a four bit operand is specified in the least significant four bits as shown below:

| OP CODE |    |    | OPERAN | D |
|---------|----|----|--------|---|
| D7      | D4 | D3 | D      | Ō |

A two byte instruction which uses immediate addressing contains an 8-bit OP code which is specified in the first byte of the instruction and an 8-bit immediate operand in the second byte.

|    | OP CODE |    |
|----|---------|----|
|    | OPERAND |    |
| D7 |         | DO |

For certain instructions requiring greater than an 8 bit immediate operand, two bytes are required to specify an immediate operand. An example would be the DCI instruction, which loads an immediate value into the Data Counter. These instructions are three bytes long as shown below:

|    | OP CODE                               |    |
|----|---------------------------------------|----|
|    | OPERAND                               |    |
|    | OPERAND                               |    |
| D7 | · · · · · · · · · · · · · · · · · · · | DO |

## 8.2.2 IMPLIED ADDRESSING

Instructions which use Implied addressing are instructions which are one byte long in which the operand or operands are implicitly specified in the instruction OP code itself. For example, an instruction which uses Implied addressing would be the 'LR Q,DC' instruction. The result of this instruction would be the contents of the Data Counter register loaded into the Q Linkage register.



## 8.2.3 RELATIVE ADDRESSING

Relative addressing is used exclusively by the Branch instructions in the 3870. Relative addressing uses one byte of data following the OP code to specify a displacement from the current Program Counter location to which a program jump can occur. This displacement is

a signed two's complement number that is added to the address of the byte containing the displacement:



Relative addressing allows program jumps to locations within the range from -127 bytes backward to +128 bytes forward relative to the memory location containing the branch instruction op code. Relative addressing requires only two bytes of memory space to implement. For most programs relative branches are by far the most prevalent type of jump due to the proximity of related program segments. Thus, these instructions can significantly reduce memory space requirements.

#### 8.2.4 EXTENDED ADDRESSING

Extended addressing provides for up to two bytes (16 bits) of address to be included in the instruction. This data can be an address to which a program can jump or it can be an address where a subroutine may be called:

|   | OP CODE                 |
|---|-------------------------|
| 1 | HIGH ORDER ADDRESS BYTE |
| ı | LOW ORDER ADDRESS BYTE  |
|   | D7 D0                   |

#### 8.2.5 SCRATCHPAD ADDRESSING

Scratchpad addressing is utilized by instructions which access the Scratchpad Register Array. These instructions utilize the 3870's short form instruction format and are therefore only one byte long, with the instruction OP code specified in the most significant four bits:

The least sigificant four bits are used as an address to designate the scratchpad register whose contents are to be used as the operand in the instruction. The Scratchpad Register array contains 64 bytes of RAM. When the value of the four bit operand field is in the range of 0 through 0B (Hex) then the corresponding scratchpad location is accessed directly. When the operand value is 0C, 0D, or 0E (Hex), then the Indirect Scratchpad Register (IS) is used to point to the scratchpad location which is to be accessed. Note that the IS register can be used to point to any location in the scratchpad register array. Scratchpad locations 0CH, 0DH, 0EH, and 0FH are actually Linkage Registers K and Q, and, as such, may be directly accessed through instructions which use implied addressing.

The IS register is six bits wide which is divided into two halves, called IS Upper (ISU) and IS Lower (ISL). The Scratchpad registers may be thought of as an 8 x 8 array, with ISU pointing to a row of registers in the array and ISL pointing to a column of registers. This is illustrated below in Figure 8-1.

# OCTAL REPRESENTATION OF SCRATCHPAD REGISTER ARRAY

Figure 8-1

|       |   | IS<br>0 | upper<br>1 | -><br>2 | 3  | 4  | 5  | 6  | 7  |
|-------|---|---------|------------|---------|----|----|----|----|----|
|       | 0 | 00      | 01         | 02      | 03 | 04 | 05 | 06 | 07 |
| IS    | 1 | .10     | 11         | 12      | 13 | 14 | 15 | 16 | 17 |
| lower | 2 | 20      | 21         | 22      | 23 | 24 | 25 | 26 | 27 |
|       | 3 | 30      | 31         | 32      | 33 | 34 | 35 | 36 | 37 |
|       | 4 | 40      | 41         | 42      | 43 | 44 | 45 | 46 | 47 |
|       | 5 | 50      | 51         | 52      | 53 | 54 | 55 | 56 | 57 |
|       | 6 | 60      | 61         | 62      | 63 | 64 | 65 | 66 | 67 |
|       | 7 | 70      | 71         | 72      | 73 | 74 | 75 | 76 | 77 |

This figure illustrates how the 2 octal digits of the IS register can be visualized as pointing to a scratchpad register in an  $8 \times 8$  matrix.

When the IS register is used to point to a register during the execution of an instruction which uses Scratchpad Addressing, the lower three bits of IS are modified according to the value specified in the operand as shown below:

| OPERAND | IS LOWER        |
|---------|-----------------|
| OCH     | Unmodified      |
| ODH     | Incremented     |
| OEH     | Decremented     |
| OFH     | Illegal OP code |

Thus, the lower half of the IS register can be automatically incremented, decremented, or left unmodified. When the IS is incremented or decremented during the execution of an instruction, only the lower half of the IS register is modified. As an example, suppose that the IS contains the octal value 27. If an instruction is executed which automatically increments the IS, the value will be changed to an octal 20 so that IS Upper is left unmodified.

#### 8.2.6 INDIRECT MEMORY ADDRESSING

Instructions which operate on data contained in a location in Main Memory must access that data through the Data Counter Register (DC). These instructions are 1 byte in length. The one byte OP code specifies the implicit use of the Data Counter to perform an indirect access of main memory to fetch the 8-bit operand:

The value of the Data Counter is automatically incremented by one after the access is complete.

### 8.2.7 I/O PORT ADDRESSING

The 3870 can use one of two forms of the I/O Port Address mode to transfer data between the Accumulator and an I/O port location. Instructions using this type of addressing may be two bytes long with the port address specified in the 8-bit operand field following the OP code, as shown below:

| OP CODE      |    |
|--------------|----|
| PORT ADDRESS |    |
| D7           | DO |

Alternatively, the instruction may use the short form to specify one of the first 16 I/O port locations with a single byte:

| OP CODE | PORT ADDRESS |
|---------|--------------|
| D7      | DC           |

#### 8.3 MK3870 INSTRUCTION TYPES

The 3870 instruction set consists of 76 different types of instructions. They can be classified into seven separate groups by function:

- 1) Arithmetic and Logical Group
- 2) Branch and Jump Group
- 3) Address Register Group
- 4) Accumulator Data Movement Group
- 5) Input/Output Group
- 6) CPU Control Group

The operation of the executable instructions in the 3870 is summarized in Table 8-3. An overview of the instruction set operation by group accompanies the summary. Notation used in this table is described in "Notes" at the end of this section.

#### 8.3.1 ARITHMETIC AND LOGICAL GROUP

The Arithmetic and Logical Group of instructions allow the 3870 to perform various operations on data contained in the Accumulator and/or data from one of four sources within the device as listed below:

- 1) A Scratchpad Register
- 2) A location in Main Memory
- 3) An immediate value
- 4) The Data Counter Register

Data in a Scratchpad location may be added, added with decimal adjust, logically AND'ed, or Exclusive OR'ed with data contained in the Accumulator. Additionally, a scratchpad register may be decremented. Instructions in the Arithmetic and Logical group which operate on the Scratchpad utilize Scratchpad Addressing. The contents of the Accumulator may be added, added with decimal adjust, AND'ed, compared, OR'ed or exclusive OR'ed with a location in Main Memory. A location in Main Memory is accessed indirectly through the use of the Data Counter (Indirect Memory Addressing). The contents of the Accumulator may be complemented, incremented, shifted left or right, or AND'ed, OR'ed, Exclusive ORed, or Immediate addressing. Finally, the contents of the Data Counter Register may be added with the contents of the Accumulator, which is treated as a signed binary (two's complement) number, with the result in the Data Counter. This instruction also uses Implied addressing.

#### 8.3.2 BRANCH, JUMP, CALL, AND RETURN GROUP

The Branch, Jump, Call, and Return Group include all of those instructions which can be used to transfer program control in the 3870.

Branch instructions which are conditional on the state of one or more of the bits in the Status register (W) are actually one of two basic instructions: Branch on True and Branch on False. The Branch on True instruction is a two byte instruction, with the branch condition contained in a field in the first byte of the instruction along with the OP code, and the second byte containing the relative offset pointing to the branch destination. The form of the Branch

The three bit field "t" is actually a mask field for three of the bits which are to be tested in the Status Register. This three bit field is shown in detail below:

| ZERO | CARRY | SIGN | ← Test bit in W |  |  |
|------|-------|------|-----------------|--|--|
| D2   | D1    | D0   | ← Bit no.       |  |  |

When a bit in the "t" field is set to a "1", the corresponding bit in the Status Register is tested during the execution of the Branch on True instruction. When a bit in the "t" field is set to a "0", the state of the corresponding bit in the Status Register is ignored. The operation of the Branch on True instruction is such that the branch to the branch destination address is taken if any of the unmasked bits in the Status Register are true. There are a total of 8 combinations of conditions which can be specified with the Branch on True instruction. Four of these conditions are often used in programming and given unique mnemonic names which are recognized by all 3870 cross assembler programs. These four forms of the Branch on True instruction are Branch on Carry (BC), Branch on Positive (BP) and Branch on Zero (BC). All of the possible branch conditions which exist for the Branch if True instructions are summarized in Table 8-1.

# BRANCH CONDITIONS FOR BT INSTRUCTION Table 8-1

**OPERAND STATUS FLAGS TESTED** ZERO CARRY SIGN DEFINITION COMMENTS t 0 0 0 0 Non-Functional An effective 3 cycle NOP 1 0 0 1 Branch if Positive Same as BP 2 0 Same as BC 1 0 Branch on Carry 3 0 1 1 Branch if Positive or on Carry Same as BZ 4 0 0 Branch if Zero Same as t=1. 5 0 1 Branch if Positive 6 1 1 0 Branch if Zero or on Carry 7 1 1 1 Branch if Positive Same as t=3 or on Carry

3870 SINGLE CHIP MICROCOMPUTER FAMILY

## **BRANCH CONDITIONS FOR BF INSTRUCTION**

Table 8-2

| OPERAND | S   | TATUS FLA | AGS TESTE | D    |                                                  |             |
|---------|-----|-----------|-----------|------|--------------------------------------------------|-------------|
| t       | OVF | ZERO      | CARRY     | SIGN | DEFINITION                                       | COMMENTS    |
| 0       | 0   | 0         | 0         | 0    | Unconditional Branch Relative                    |             |
| 1       | 0   | 0         | 0         | 1    | Branch on Negative                               | Same as BM  |
| 2       | 0 - | 0         | 1 ' '     | 0    | Branch if no Carry                               | Same as BNC |
| 3       | 0   | 0         | 1         | 1    | Branch if no Carry and Negative                  |             |
| 4       | 0   | 1         | 0         | 0    | Branch if not Zero                               | Same as BZ  |
| 5       | 0   | 1         | 0         | 1    |                                                  | Same as t=1 |
| 6       | 0   | 1         | 1         | 0    | Branch if no Carry and result is no Zero         |             |
| 7       | 0   | 1         | 1         | 1    |                                                  | Same as t=3 |
| 8       | 1   | 0         | 0         | 0    | Branch if there is no Overflow                   | Same as BNO |
| 9       | 1   | 0         | 0         | 1    | Branch if Negative and no<br>Overflow            |             |
| Α       | 1   | , 0       | 1         | 0    | Branch if no Overflow and no Carry               |             |
| В       | 1   | 0         | 1         | 1 .  | Branch if no Overflow, no<br>Carry and Negative  |             |
| С       | 1   | 1         | 0         | 0    | Branch if no Overflow and not Zero               |             |
| D       | 1   | 1         | 0         | 1    |                                                  | Same as t=9 |
| E       | 1   | 1 .       | 1         | 1    | Branch if no Overflow,<br>no Carry, and not Zero |             |
| F       | 1   | 1         | 1         | 1    |                                                  | Same as t=B |

The Branch if IS not = 7 instruction is used indicate whether or not Similarly, the Branch on False instruction consists of two bytes: The first byte specifies the OP code along with a four bit mask field for the OVERFLOW, ZERO, CARRY, AND SIGN bits in the Status Register. The form of the Branch on False instruction is illustrated below:

| OP   |    |    | t  | OFFSET |    |  |
|------|----|----|----|--------|----|--|
| CODE |    |    |    |        |    |  |
| D7   | D4 | D3 | DO | D7     | DO |  |

The mask field for the Branch on False instruction is:

| OVERFLOW | ZERO | CARRY | SIGN | ◆ Status Bit in W |
|----------|------|-------|------|-------------------|
| D3       | D2   | D1    | DO   | ◆ Bit no.         |

The mask word selectively enables or disables the test on the bits in the Status Register as in the case of the Branch on True instruction. The operation of the Branch on False instruction is such that the branch to the destination address is taken if all of the unmasked bits in the Status Register are false (logic 0). Special forms of the Branch on False instruction which are given special mnemonic names include the Branch on Minus (BM), Branch on No Carry (BNC), Branch on Not Zero (BNZ), Branch if No Overflow (BNO), and Branch Relative (BR) instructions. All of the possible branch conditions which exist for the Branch if False instructions are summarized in Table 8-2. The branch condition for the BR7 instruction is true when ISC  $\neq$  7. The branch is not not taken when ISC = 7, or when the lower half of the IS register is pointing to the end byte of an 8 byte block in the Scratchpad Register array. It is useful in many program sequences since only the lower half of the IS register can be auto-incremented or auto-decremented.

The Jump instruction allows program control to be transferred to any location within the 3870's internal Main Memory map. This is accomplished through the use of Extended Addressing. The user should take note of the fact that the contents of the Accumulator are modified during the execution of the Jump instruction. The Accumulator is used as a holding register for the most significant 8 bits of the destination address specified in the two byte operand field following the Jump OP code. Thus, this value results in the Accumulator when the Jump instruction is completed. The Jump Indirect (LR PO,Q) instruction can be used to transfer program control to the address in Main Memory which is pointed to by the contents of the Q Linkage Register.

Subroutines may be called either directly using the Call to Subroutine (PI) instruction or indirectly using the Call to Subroutine Indirect (PK) instruction. In either case the return address is placed in the Program Counter Stack Register during the execution of the instruction. The P register facilitates one level of subroutine calls or interrupts. Additional levels of subroutine and/or interrupts are possible by utilizing those instructions which transfer data between the PO and P registers and the Linkage registers in the Scratchpad Array. These instructions are discussed in the Address Register Instruction description. For a detailed description of multiple level subroutine and interrupt implementation in the 3870, the user should refer to the Mostek application note "Multi-Level Subroutine and Interrupt Handling in the 3870". The user should note that the PI instruction modifies the contents of the Accumulator during the course of its execution. Like the Jump instruction, the Accumulator is used the hold the most significant portion of the destination address, or that portion of the address which is greater than the least significant 8 bits. Thus, this is the value which results in the Accumulator on completion of the instruction.

## 8.3.3 ACCUMULATOR DATA MOVEMENT GROUP

Instructions in the Accumulator Data Movement Group allow data to be moved between the Accumulator and either a scratchpad register or a location in Main Memory. An immediate 8 bit value may be moved into the Accumulator from the location in Main Memory following the instruction OP code. Data may be transferred between the Accumulator and any location in Main Memory by using the Load Memory (LM) and Store Memory (ST) instructions. The LM and ST instruction utilize Indirect Memory Addressing by pointing to the source/destination memory location with the Data Counter Register.

Data may also be transferred between the Accumulator and any Scratchpad location with instructions in the Accumulator Data Movement Group which use Scratchpad Addressing.

### 8.3.4 ADDRESS REGISTER GROUP

Intructions in the Address Register Group are used to manipulate the contents of registers within the 3870 which are used to address either the Scratchpad registers or Main Memory. The Indirect Scratchpad Address Register (IS) is used to address a location in the Scratchpad. The Program Counter Stack Register (P) is associated with the Program Counter and is primarily used for saving the return address during subroutine calls. The Data Counter (DC) and Auxiliary Data Counter (DC1) are used in address data constants in

#### Main Memory.

The Load IS Upper (LISU) and Load IS Lower (LISL) instructions can be used to selectively load either the upper three bits or the lower three bits of the IS Register. These instructions cause an immediate three bit value which is contained in the same byte as the OP code to be transferred into the appropriate half of the IS register. The contents of the IS register may be transferred to the Accumutor, or the contents of the Accumulator may be transferred into the IS register, by using the LR A,IS or LR IS,A instructions, respectively.

Data may be transferred between the P, DC, and DC1 registers and special register pairs which reside in the Scratchpad Register Array and are known as Linkage Registers. The Linkage registers are given special mnemonic names: H designates the register pair at locations 10 and 11, K designates the register pair at locations 12 and 13, and Q designates the register pair at locations 14 and 1. Figure 8-2 summarizes the data transfers which are possible between the Linkage Registers and the Address registers. For every such transfer shown in the diagram, there exists a corresponding instruction in the Address Register Group which facilitates that transfer, except for the LR PO,Q instruction, which is discussed with the Branch, Jump, Call, and Return instructions.

# 3870 ADDRESS REGISTER LINKAGES

Figure 8-2



## 8.3.5 INPUT/OUTPUT GROUP

There are four types of instructions in the Input/Output group which can access any I/O port location within the 3870. They are the Input (IN), Output (OUT), Input Short (INS), and Output Short (OUTS) instructions. The short form instructions can access any of the lower sixteen I/O port locations in the 3870 I/O port map and require only one byte. The long form instructions require two bytes; one for the OP code and the other to specify a port address from 0-255. In all existing 3870 devices, the short form instructions are sufficient to access all I/O port locations.

## 8.3.6 CPU CONTROL GROUP

The Enable Interrupts and Disable Interrupts instructions are included in the CPU Control Group. Also included are the instructions which transfer data between the Status Register W and Linkage Register J. These are the LR W,J and LR J,W instructions, which are primarily used to save and restore the status of the 3870 during interrupt subroutines. A No Operation instruction is included in the CPU Control Group.

# **ARITHMETIC AND LOGICAL GROUP**

| OPERATION                               | MNEMONIC-<br>OPERAND | ADDR.<br>MODE | DESCRIPTION                                                                                                                                                  |
|-----------------------------------------|----------------------|---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Add Carry                               | LNK                  | IMP           | Add the Carry bit to the contents of the Accumulator                                                                                                         |
| Add Immediate<br>Add to Data<br>Counter | Al ii<br>ADC         | IMM<br>IND    | Add 8-bit immediate operand to the Add the contents of the Accumulator to the Data Counter DC; result is in the Data Counter the contents of the Accumulator |
| Add Memory                              | AM                   | IND           | Add the contents of memory location [DC] to the contents of the Accumulator                                                                                  |
| Add Memory Decimal                      | AMD                  | IND           | Add the contents of memory location [DC] to the Accumulator with decimal adjust                                                                              |
| Add Scratchpad                          | AS r                 | SCR           | The contents of Scratchpad Register 'r' are added to the Accumulator                                                                                         |
| Add Scratchpad<br>Decimal               | ASD r                | SCR           | The contents of Scratchpad Register 'r' are added to the Accumulator with decimal adjust                                                                     |
| And Immediate                           | NI ii                | IMM           | Perform the logical AND of the 8-bit immediate operand and the contents of the Accumulator                                                                   |
| And Memory                              | . NM                 | IND           | Perform the logical AND between memory location [DC] and the Accumulator                                                                                     |
| And Scratchpad                          | NS r                 | SCR           | Scratchpad location 'r' is logically ANDed with the contents of the Accumulator                                                                              |
| Compare Immediate                       | CI ii                | IMM           | Non-destructive subtraction of the Accumulator from the immediate operand                                                                                    |
| Compare Memory                          | СМ                   | INC           | Non-destructive subtraction of the Accumulator from the contents of memory location [DC]                                                                     |
| Complement                              | СОМ                  | IMP           | Performs a one's complement operation on the contents of the Accumulator                                                                                     |
| Decrement Scratchpad                    | DS r                 | SCR           | The contents of Scratchpad Register are decremented by 1                                                                                                     |
| Exclusive OR Immediate                  | XI ii                | IMM           | Performs a logical Exclusive OR operation of<br>the 8 bit immediate operand and the<br>Accumulator                                                           |
| Exclusive OR Memory                     | ХМ                   | IND           | Perform a logical Exclusive OR operation between the Accumulator and memory location [DC]                                                                    |



| ARITHMETIC | AND LOGICAL | GROUP (Continued) |
|------------|-------------|-------------------|
|            |             |                   |

| OPERATION               | MNEMONIC-<br>OPERAND | ADDR.<br>MODE | DESCRIPTION                                                                               |
|-------------------------|----------------------|---------------|-------------------------------------------------------------------------------------------|
|                         |                      |               |                                                                                           |
| Exclusive OR Scratchpad | XS r                 | SCR           | Scratchpad location 'r' is logically exclusive OR'ed with the contents of the Accumulator |
| Increment               | INC                  | IMP           | Add the value of 1 to the Accumulator                                                     |
| OR Immediate            | OI ii                | IMM           | Perform a logical OR of the 8-bit immediate operand and the Accumulator                   |
| OR Memory               | ОМ                   | IND           | Perform a logical OR operation between the Accumulator and memory location [DC]           |
| Shift Left 1            | SL 1                 | IMP           | Shift the contents of the Accumulator left by one                                         |
| Shift Left 4            | SL 4                 | IMP           | Shift the contents of the Accumulator left by four                                        |
| Shift Right 1           | SR 1                 | IMP           | Shift the contents of the Accumulator right by one                                        |
| Shift Right 4           | SR 4                 | IMP           | Shift the contents of the Accumulator right by four                                       |

# BRANCH, JUMP, CALL, AND RETURN GROUP

|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | NEMONIC-<br>PERAND | ADDR.<br>MODE | DESCRIPTION                                                                                                  |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|---------------|--------------------------------------------------------------------------------------------------------------|
| Branch Relative                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | BR aa              | REL           | Branch unconditionally                                                                                       |
| Branch if False                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | BF taa             | REL           | Branch if all of the unmasked Status bits = 0                                                                |
| Branch if Minus                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | BM aa              | REL           | Branch if the Sign bit = 0                                                                                   |
| Branch if No Carry                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | BNC aa             | REL           | Branch if the Carry bit = 0                                                                                  |
| Branch if No Overflow                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | BNO aa             | REL           | Branch if the Overflow bit = 0                                                                               |
| Branch if Not Zero                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | BNZ aa             | REL           | Branch if the Zero bit = 0                                                                                   |
| Branch if ISL not = 7                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | BR7 aa             | REL           | Branch if the value of the lower half of the IS register is not = 7                                          |
| Branch on Carry                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | BC aa              | REL           | Branch if Carry bit = 1                                                                                      |
| Branch on Positive                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | BP aa              | REL           | Branch if the Sign bit = 1                                                                                   |
| Branch on True                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | BT taa             | REL           | Branch if any unmasked Status bit = 1                                                                        |
| Branch on Zero                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | BZ aa              | REL           | Branch if the Zero bit = 1                                                                                   |
| Jump Research State Control of the C | JMP aaaa           | EXT           | Program Counter is loaded with the immediate value 'aaaa', the Accumulator is loaded with upper half of aaaa |

# BRANCH, JUMP, CALL, AND RETURN GROUP

| OPERATION                   | MNEMONIC-<br>OPERAND | ADDR.<br>MODE | DESCRIPTION                                                                                             |
|-----------------------------|----------------------|---------------|---------------------------------------------------------------------------------------------------------|
| Jump Indirect               | LR PO,Q              | IMP           | The Program Counter is loaded with the contents of Linkage Register $\boldsymbol{\Omega}$               |
| Call to Subroutine          | Pl iiii              | EXT           | The Program Counter is loaded with the value 'iiii'; the return address is saved in P; A is destroyed   |
| Call to Subroutine Indirect | PK                   | IND           | The Program Counter is loaded with the contents of Linkage Register K; the return address is saved in P |
| Return from Subroutine      | POP                  | IMP           | Swap the contents of the Program Counter with the Stack Register P                                      |

# **ACCUMULATOR DATA MOVEMENT GROUP**

| OPERATION      | MNEMONIC-<br>OPERAND | ADDR.<br>MODE | DESCRIPTION                                                                                             |
|----------------|----------------------|---------------|---------------------------------------------------------------------------------------------------------|
| Clear          | CLR                  | IMM           | Load Accumulator immediate with zero                                                                    |
| Load           | LR A,KU              | IMP           | The Accumulator is loaded with the contents of the upper half of Linkage Register K                     |
| Load           | LR A,KL              | IMP           | The Accumulator is loaded with the contents of the lower half of Linkage Register K                     |
| Load           | LR KU,A              | IMP           | The upper half of Linkage register K is loaded with the contents of the Accumulator                     |
| Load           | LR KL,A              | IMP           | The lower half of Linkage register K is loaded with the contents of the Accumulator                     |
| Load           | LR A,QU              | IMP           | The Accumulator is loaded with the contents of the upper half of Linkage Register $\ensuremath{\Omega}$ |
| Load           | LR A,QL              | IMP           | The Accumulator is loaded with the contents of the lower half of Linkage Register $\boldsymbol{\Omega}$ |
| Load           | LR QU,A              | IMP           | The upper half of Linkage register Q is loaded with the contents of the Accumulator                     |
| Load           | LR QL,A              | IMP           | The upper half of Linkage register Q is loaded with the contents of the Accumulator                     |
| Load           | LR A,r               | SCR           | The Accumulator is loaded with the contents of Scratchpad Register 'r'                                  |
| Load           | LR r,A               | SCR           | Scratchpad Register 'r' is loaded with the contents of the Accumulator                                  |
| Load Immediate | Ціі                  | IMM           | Load the value of the 8-bit immediate operand to the Accumulator                                        |
|                |                      |               |                                                                                                         |

# ACCUMULATOR DATA MOVEMENT GROUP (Continued)

| OPERATION            | MNEMONIC-<br>OPERAND | ADDR.<br>MODE | DESCRIPTION                                                      |
|----------------------|----------------------|---------------|------------------------------------------------------------------|
| Load Immediate Short | LIS 0i               | IMM           | Load the value of the 8-bit immediate operand to the Accumulator |
| Load Memory          | LM                   | IND           | Load Accumulator with the contents of memory location [DC]       |
| Store Memory         | ST                   | IND           | Store the value of the Accumulator in memory location [DC]       |

# **ADDRESS REGISTER GROUP**

| OPERATION                   | MNEMONIC-<br>OPERAND | ADDR.<br>MODE | DESCRIPTION                                                            |
|-----------------------------|----------------------|---------------|------------------------------------------------------------------------|
| Load Data Counter Immediate | DCI iiii             | IMM           | The Data Counter is loaded with the immediate value 'iiii'             |
| Exchange DC                 | XDC                  | IMP           | Swap the contents of DC with DC1                                       |
| Load Data Counter           | LR DC,Q              | IMP           | The Data Counter is loaded with the contents of linkage register Q     |
| Store Data Counter          | LR Q,DC              | IMP           | Linkage Register Q is loaded with the contents of the Data Counter     |
| Load Data Counter           | LR DC,H              | IMP           | The Data Counter is loaded with the contents of Linkage Register H     |
| Store Data Counter          | LR H,DC              | IMP           | Linkage Register H is loaded with the contents of the Data Counter     |
| Load IS Lower               | LISL bbb             | IMM           | Load the lower half of the IS register with the immediate value 'bbb'  |
| Load IS Upper               | LISU bbb             | IMM           | Load the upper half of the IS register with the immediate value 'bbb'  |
| Load IS                     | LR IS,A              | IMP           | Load the IS register with the contents of the Accumulator              |
| Store IS                    | LR A,IS              | IMP           | The Accumulator is loaded with the contents of the IS register         |
| Load Stack Register         | LR P,K               | IMP           | The Stack Register P is loaded with the contents of Linkage Register K |
| Store Stack Register        | LR K,P               | IMP           | Linkage Register K is loaded with the contents of the Stack Register   |

| INPUT/OUTPUT GROUP    |                      |               |                                                                       |
|-----------------------|----------------------|---------------|-----------------------------------------------------------------------|
| OPERATION             | MNEMONIC-<br>OPERAND | ADDR.<br>MODE | DESCRIPTION                                                           |
| Input                 | IN aa                | IOP           | The contents of Port 'aa' are loaded (04-FF) into the Accumulator     |
| Input Short           | INS a<br>(O-F)       | IOP           | The contents of Port 'a' are loaded into the Accumulator              |
| Output                | OUT aa<br>(O4-FF)    | IOP           | The contents of the Accumulator are output to Port 'aa'               |
| Output Short          | OUTS a<br>(00-04)    | IOP           | The contents of the Accumulator are output to Port 'a'                |
| CPU CONTROL GROUP     |                      |               |                                                                       |
| OPERATION             | MNEMONIC-<br>OPERAND | ADDR.<br>MODE | DESCRIPTION                                                           |
| Disable Interrupts    | DI                   | IMP           | Interrupts to the 3870 are disabled; ICB is reset to 0                |
| Enable Interrupts     | EI                   | IMP           | Interrupts are enabled to the 3870; ICB is set to 1                   |
| Load Status Register  | LR W,J               | IMP           | The Status Register is loaded with the contents of Linkage Register J |
| No Operation          | NOP                  | IMP           | The contents of the Program Counter are incremented                   |
| Store Status Register | LR J,W               | IMP           | Linkage Register J is loaded with the contents of the Status Register |

#### 8.4 INSTRUCTION EXECUTION AND TIMING

A detailed summary of the timing and execution of the 3870 instruction set is included in Table 8-4. This table provides OP codes, instruction cycle sequence, effect on Status flags, and operation information for each and every 3870 instruction. The information contained in each of the columns contained in the table is described below:

OP CODE: The mnemonic name for the instruction is contained in this column.

OPER: The symbolic name for the operand(s) used in the instruction appear in this

column.

OBJECT CODE: The hexadecimal equivalent of the machine code to which the instruction

translates.

CYCLE: The sequence of machine cycles which occur during the course of execution of the instruction. A Long cycle is symbolized with an "L" and a Short cycle is symbolized with an "S". The order in which these cycles occur during instruction execution appear downward in this column. e.g: The instruction LM

is executed with a Long cycle (L), then a Short cycle (S).

μS: The execution time of the instruction is indicated in this column in units of microseconds. This execution time is based on using a time base frequency of 4 MHz, yielding an internal Φ clock frequency of 2 MHz. Execution time which results from a different time base frequency may be calculated by multiplying

this time by the value of (time base freq.)/4 MHz.

STATUS FLAGS: The effect which the instruction has on the four flags in the Status register is

shown in this column. (See notes for terminology explanation.)

INT: If the instruction is privileged, it is denoted with the letter "p" in this column.

FUNCTION: The operation of the instruction is described symbollically in this column. (See

Notes for explanation of terminology).

# INSTRUCTION TIMING AND EXECUTION Table 8-4

## ARITHMETIC AND LOGICAL GROUP

| OB         |        | OBI          |        |            |           |           | TUS       |          |     |                              |
|------------|--------|--------------|--------|------------|-----------|-----------|-----------|----------|-----|------------------------------|
| OP<br>CODE | OPER.  | OBJ.<br>CODE | CYC.   | μ <b>S</b> | 0         | Z         | C         | s        | INT | FUNCTION                     |
| ADC        |        | 8E           | L<br>S | 5          | -         | -         | -         | _        |     | C ← DC + A                   |
| Al         | ii     | 24           | L<br>S | 5          | <b>‡</b>  | <b>‡</b>  | <b>‡</b>  | <b>‡</b> |     | A ← A + ii                   |
| AM         |        | 88           | L<br>S | 5          | <b>\$</b> | <b>‡</b>  | <b>‡</b>  | <b>‡</b> |     | A ← A + [DC]                 |
| AMD        |        | 89           | L<br>S | 5          | <b>\$</b> | <b>‡</b>  | <b>\$</b> | <b>‡</b> |     | A ← A + [DC]<br>w/BCD adjust |
| AS         | r      | Cr           | S      | 2          | <b>†</b>  | <b>\$</b> | <b>†</b>  | <b>‡</b> |     | A <b>←</b> A + r             |
| ASD        | r      | Dr           | S<br>S | 4          | <b>₹</b>  | ₹         | ¥         | ¥        |     | A ← A + r<br>w/BCD adjust    |
| Cl         | ii<br> | 25ii         | L<br>S | 5          | <b>‡</b>  | <b>‡</b>  | <b>‡</b>  | <b>‡</b> |     | ii - A                       |

| ATTITION C | IIC AND L | OGICAL G   | ROUP (C       | ontinued   | 1)       | STA      | TUS      |          |     |                                       |
|------------|-----------|------------|---------------|------------|----------|----------|----------|----------|-----|---------------------------------------|
| OP         |           | OBJ.       |               |            |          | FL       | AGS      |          |     |                                       |
| CODE       | OPER.     | CODE       | CYC.          | μS         | 0        | Z        | С        | S        | INT | FUNCTION                              |
| СМ         |           | 8D         | L<br>S        | 5          | <b>‡</b> | <b>‡</b> | <b>‡</b> | <b>‡</b> |     | [DC] - A                              |
| сом        |           | 18         | S             | 2          | 0        |          | 0        |          |     | A <b>←</b> A*                         |
| DS         | r         | 3r         | L             | 3          | <b>‡</b> | <b>‡</b> | o<br>‡   | ŧ        |     | r <b>≠</b> r-1 .                      |
| INC        |           | 1F         | S             | 2          | <b>‡</b> | <b>‡</b> | <b>‡</b> | <b>‡</b> |     | A <b>←</b> A + 1                      |
| LNK        |           | 19         | S             | 2          | <b>‡</b> | \$       | <b>‡</b> | <b>‡</b> |     | A ← A + CRY                           |
| NI         | ii        | 21ii       | L<br>S        | 5          | ò        | <b>‡</b> | ò        | <b>‡</b> |     | A ← A © ii                            |
| NM         |           | 8A         | L<br>S        | 5          | 0        | <b>‡</b> | 0        | <b>‡</b> |     | A ← A © [DC]                          |
| NS         | r         | Fr         | Š             | 2          | 0        | <b>‡</b> | 0        | <b>‡</b> |     | A←A©r                                 |
| OI         | ii        | 22ii       | L<br>S        | 5          | ō        | <b>‡</b> | Ö        | <b>‡</b> |     | A ← A v ii                            |
| OM         |           | 8B         | L<br>S        | 5          | 0        | <b>‡</b> | 0        | <b>‡</b> |     | A ← A v [DC]                          |
| SL         | 1         | 13         | S             | 2          | 0        | <b>‡</b> | 0        | <b>‡</b> |     | Shift 'A' left by 1                   |
|            |           |            |               |            |          | •        |          |          |     | LSB <b>←</b> 0                        |
| SL         | 4         | 15         | S             | 2          | 0        | <b>‡</b> | 0        | <b>‡</b> |     | Shift 'A' left by 4                   |
|            |           |            |               |            |          | •        |          | •        |     | LS nibble ← 0000                      |
| SR         | 1         | 12         | S             | 2          | 0        | <b>‡</b> | 0        | 1        |     | Shift 'A' right by 1                  |
|            |           |            |               |            |          | •        |          |          |     | MSB ←0                                |
| SR         | 4         | 14         | S             | 2          | 0        | <b>‡</b> | 0        | 1        |     | Shift 'A' right by 4 MS nibble ← 0000 |
| ΧI         | ii        | 23ii       | L<br>S        | 5          | 0        | <b>‡</b> | 0        | <b>‡</b> |     | A ← A (+) ii                          |
| XM         |           | 8C         | L<br>S        | 5          | 0        | <b>‡</b> | 0        | <b>‡</b> |     | A ← A (+) [DC]                        |
| xs         | r         | Er         | S             | 2          | 0        | <b>‡</b> | 0        | <b>‡</b> |     | A ← A (+) r                           |
| RANCH,     | JUMP, CA  | ALL, AND R | ETURN (       | GROUP      |          | STA      | THE      |          |     |                                       |
| OP         |           | OBJ.       |               |            |          | FLA      |          |          |     |                                       |
| CODE       | OPER.     | CODE       | CYC.          | μ <b>S</b> | 0        | Z        | C        | s        | INT | FUNCTION                              |
| вс         | aa        | 82aa       | S<br>S/L      | 6/7        | -        | -        | -        | -        |     | Branch if C = 1                       |
| BF         |           | Otoo       | S<br>S        | 6/7        |          |          |          |          |     | Branch if unmasked                    |
| _ DF       | aa        | 9taa       | S/L<br>S      | 0//        | -        | -        | -        | -        |     | status it is false                    |
| вм         | aa        | 91aa       | S             | 6/7        | -        | -        | -        | -        |     | Branch if S = 0                       |
|            |           |            | S/L           |            |          |          |          |          |     |                                       |
| BNC        | aa        | 92aa       | S<br>S<br>S/L | 6/7        | -        | -        | -        | -        |     | Branch if C = 0                       |
|            |           |            | S             |            |          |          |          |          |     |                                       |
|            |           | 98aa       | S             | 6/7        |          |          |          |          |     | B 4 30 0                              |
| BNO        | aa        | 9888       |               | n//        | -        | -        | -        | -        |     | Branch if O = 0                       |

Branch if Z = 0

Branch if S = 1

Branch always

S S

S/L S S S/L

S S L 6/7

7

94aa

81aa

90aa

aa

aa

aa

BNZ

ΒP

BR

# BRANCH, JUMP, CALL, AND RETURN GROUP (Continued)

| OP<br>CODE | OPER. | OBJ.<br>CODE | CYC.             | μ <b>S</b> | 0 | STA<br>FLA<br>Z | TUS<br>GS<br>C | s | INT | FUNCTION                         |
|------------|-------|--------------|------------------|------------|---|-----------------|----------------|---|-----|----------------------------------|
|            |       |              | S                |            |   |                 |                |   |     |                                  |
| ВТ         | aa    | 8taa         | S<br>S<br>S/L    | 6/7        | - | -               | -              | - |     | Branch if any unmasked status it |
| BZ         | aa    | 84aa         | S<br>S<br>S/L    | 6/7        | - | -               | -              | - |     | is true Branch if Z = 1          |
| JMP        | aaaa  | 29aaaa       | S<br>L<br>L      | 11         | - | -               | -              | - | р   | P0 ←aaaa;<br>A ← P0 upper        |
| LR         | Ρ0,Ω  | OD           | S<br>L<br>L      | 8          | - | -               | -              | - |     | PO <b>←</b> Q                    |
| Pl         | iiii  | 28іііі       | S<br>L<br>S<br>L | 13         | - | -               | -              | - | p   | P ← PO;<br>PO ← iiii             |
| PK         |       | ОС           | S<br>L<br>L      | 8          | - | -               | -              | - | p   | P ← PO;<br>PO ← K                |
| POP        |       | 1C           | S<br>S<br>S      | 4          | - | -               | -              | - | р   | P0 <=> P                         |

## NOTE:

In all conditional branch instructions, two possible execution times are given. The shorter time corresponds to the execution time which results when the branch is not taken. This corresponds to the fact that a short cycle is executed in this case. When the branch is taken, a long cycle is executed, and the execution time is longer.

## **ACCUMULATOR DATA MOVEMENT GROUP**

| OPER. | CODE |      |        | STATUS OP OBJ. FLAGS |            |          |        |          |               |  |  |  |  |
|-------|------|------|--------|----------------------|------------|----------|--------|----------|---------------|--|--|--|--|
|       | CODE | CYC. | μS     | 0                    | Z          | С        | S      | INT      | FUNCTION      |  |  |  |  |
| 70    | 70   | S    | 2      | _                    | _          | _        | _      |          | A <b>←</b> 00 |  |  |  |  |
| A,KU  | 00   | S    | 2      | -                    | -          | -        | -      |          | A ← KU        |  |  |  |  |
| A,KL  | 01   | S    | 2      | -                    | -          | -        | -      |          | A ← KL        |  |  |  |  |
| KU,A  | 04   | S    | 2      | -                    | -          | -        | -      |          | KU←A          |  |  |  |  |
| KL,A  | 05   | S    | 2      | -                    | -          | -        | -      |          | KL <b>←</b> A |  |  |  |  |
| A,QU  | 02   | S    | 2      | -                    | -          | -        | -      |          | A ← QU        |  |  |  |  |
| A,QL  | 03   | S    | 2      | -                    | -          | -        | -      |          | A ← QL        |  |  |  |  |
| QU,A  | 06   | S    | 2      | -                    | -          | -        | -      |          | QU <b>←</b> A |  |  |  |  |
| QL,A  | 07   | S    | 2      | -                    | -          | -        | -      |          | QL <b>←</b> A |  |  |  |  |
| A,r   | 4r   | S    | 2      | -                    | -          | -        | -      |          | A←r           |  |  |  |  |
| QL,A  | ١.   | A 07 | A 07 S | A 07 S 2             | A 07 S 2 - | A 07 S 2 | 07 S 2 | A 07 S 2 | 07 S 2        |  |  |  |  |

| ACCUMUI | LATOR DA | TA MOVE    | MENT GF | ROUP (C | Contin | ued) |   |   | ·               |
|---------|----------|------------|---------|---------|--------|------|---|---|-----------------|
| LR      | r,A      | 5r         | S       | 2       | -      | -    | - | - | r <b>←</b> A    |
| LI      | ii       | 20ii       | L<br>S  | 5       | -      | -    | - | - | A <b>←</b> ii   |
| LIS     | i        | <b>7</b> i | S       | 2       | -      | -    | - | _ | A <b>←</b> 7i   |
| LM      |          | 16         | L<br>S  | 5       | -      | -    | - | - | A <b>←</b> [DC] |
| ST      |          | 17         | L<br>S  | 5       | -      | -    | - | - | [DC] ← A        |

# **ADDRESS REGISTER GROUP**

| OP<br>CODE | OPER. | OBJ.<br>CODE | CYC.        | μ <b>S</b> | 0 |   | TUS<br>GS<br>C | s | INT   | FUNCTION         |
|------------|-------|--------------|-------------|------------|---|---|----------------|---|-------|------------------|
| DCI        | iiii  | 2Aiiii       | L<br>S      | 12         | - | - | _              | - | ····· | DC ◆ iiii        |
|            |       |              | L<br>S<br>S |            |   |   |                |   |       |                  |
| XDC        |       | 2C           | S<br>S      | 4          | - | - | -              | - |       | DC <=> DC1       |
| LR         | DC,Q  | OF           | L<br>L<br>S | 8          | - | - | -              | - |       | DC ←Q            |
| LR         | Q,DC  | OE           | L<br>L<br>S | 8          | - | - | -              | - |       | Q ← DC           |
| LR         | DC,H  | 10           | L<br>L<br>S | 8          | - | - | -              | - |       | DC <b>←</b> H    |
| LR         | H,DC  | 11           | L<br>L<br>S | 8          | - | - | -              | - |       | H ← DC           |
| LISL       |       | 6(Obbb)      | Š           | 2          | _ | _ | _              | _ |       | ISL <b>←</b> bbb |
| LISU       |       | 6(1bbb)      | s           | 2          | _ | _ | _              | _ |       | ISU ← bbb        |
| LR         | A,IS  | 0A           | Š           | 2          | _ | _ | -              | _ |       | A ← IS           |
| LR         | IS,A  | OB           | Š           | 2          | - | _ | -              | _ |       | IS ← A           |
| LR         | K,P   | 08           | L           | 8          | - | - | -              | _ |       | K ← P            |
|            |       |              | L<br>S      |            |   |   |                |   |       |                  |
| LR         | P,K   | 09           | L<br>L<br>S | 8          | - | - | -              | - |       | P◆K              |
|            |       |              | 3           |            |   |   |                |   |       |                  |

# INPUT/OUTPUT GROUP

| ОР   |       | OBJ.  |             |    |   | STAT |   |   |     |                      |
|------|-------|-------|-------------|----|---|------|---|---|-----|----------------------|
| CODE | OPER. | CODE  | CYC.        | μS | 0 | Z    | С | S | INT | FUNCTION             |
| İΝ   | pp    | 26рр  | L<br>L<br>S | 8  | 0 |      | 0 |   |     | A <b>←</b> pp        |
| INS  | 0,1   | A0,A1 | S<br>S      | 4  | 0 |      | 0 |   |     | A <b>←</b> [0,1]     |
| INS  | p     | Ар    | L<br>L<br>S | 8  | 0 |      | 0 |   |     | A <b>←</b> [p] p > 1 |

| INPUT/O | UTPUT GI | ROUP (Cont | nued)       |   |   |   |   |     |   |                  |                                            |
|---------|----------|------------|-------------|---|---|---|---|-----|---|------------------|--------------------------------------------|
| OUT     | pp       | 27рр       | L<br>L<br>S | 8 | - | - | - | Ī., | p | pp <b>←</b> A    |                                            |
| OUTS    | 0,1      | BO,B1      | S           | 4 | - | - | - |     | р | p0,p1 <b>←</b> A | 4<br>• • • • • • • • • • • • • • • • • • • |
| OUTS    | 2-15     | B2-BF      | L<br>L<br>S | 8 | - | - | - | -   | p | pO-pF <b>←</b> A |                                            |

#### **CPU CONTROL GROUP**

| ОР   |       | OBJ. |      |            |   | STA<br>FLA |   |   |     |                    |
|------|-------|------|------|------------|---|------------|---|---|-----|--------------------|
| CODE | OPER. | CODE | CYC. | μ <b>S</b> | 0 | Z          | С | S | INT | FUNCTION           |
| DI   |       | 1A   | S    | 2          | _ | -          | _ | - |     | Clear ICB          |
| El   |       | 1B   | S    | 2          | - | -          | - | - | р   | Set ICB            |
| LR   | J,W   | 1E   | S    | 2          | - | -          | - | - |     | J <b>←</b> W       |
| LR   | W,J   | 1 D  | S    | 4          | - | -          | - | - | р   | W←J                |
| NOP  |       | 2B   | S    | 2          | - | -          | - | - |     | PO <b>←</b> PO + 1 |

## **NOTES**

р Denotes privileges instruction

## Status legend:

m = test and modify according to result ? = unknown

= not altered 0 = reset to 0 1

= set to 1

## Function symbology

is loaded with is exchanged with 4>

the contents of the location pointed to by []

© logical AND ٧ logical OR

а

а Address variable (four bits)

Α Accumulator

b One bit immediate operand

DC Data Counter (Indirect Memory Address Register)

DC1 Auxiliary Data Counter

Н Scratchpad register pair 10 and 11 (Linkage Register)

i Immediate operand (four bits)

ICB Interrupt Control Bit

IS Indirect Scratchpad Address Register

ISL Least significant 3 bits of IS ISU

Most significant 3 bits of IS

J Scratchpad Register 9

Κ Scratchpad Register pair 12 and 13 (Linkage Register)

KL Scratchpad Register 13 (K Lower)

KU Scratchpad Register 12 (K Upper)

P0 **Program Counter** 

Р Program Counter Stack Register

p I/O Port location

Scratchpad Register pair 14 and 15 (Linkage Register) Q

QL Scratchpad Register 15 (Q Lower)
QU Scratchpad Register 14 (Q Upper)

r Scratchpad Register (any address 0 thru b; see below)

W Status Register

## 3870 Addressing Modes (Abbreviations)

IMM Immediate Addressing
IMP Implied Addressing
REL Relative Addressing
EXT Extended Addressing

SCR Scratchpad Addressing (see below)

INM Indirect Memory Addressing

IOP I/O Port Addressing

# Scratchpad Addressing Using IS (r not = 0 thru B)

r = C (Hex) Register Addressed by IS (IS is unmodified)

r = D Register Addressed by IS (IS is incremented)
 r = E Register Addressed by IS (IS is decremented)

r = F Register Legal OP Code

