

# ASI-T-270EA2AN/D

| Item                          | Contents                                  | Unit |
|-------------------------------|-------------------------------------------|------|
| Size                          | 2.7                                       | inch |
| Resolution                    | 320(RGB)x240                              | /    |
| Interface                     | 8-bit RGB /8-bit Dummy<br>RGB/CCIR656/601 | /    |
| Technology type               | a-Si TFT                                  | /    |
| Pixel pitch                   | 0.056x0.168                               | mm   |
| Pixel Configuration           | R.G.B. Delta                              |      |
| Outline Dimension (W x H x D) | 63.50x46.60x2.60                          | mm   |
| Active Area                   | 54.00 x 40.50                             | mm   |
| Display Mode                  | Transmissive, Normally white              | /    |
| Viewing Direction             | 12 O'clock                                | /    |
| Backlight Type                | LED                                       | /    |
| Driver IC                     | NT53002                                   | /    |



# Record of Revision

| Date | Revision No. | Summary |
|------|--------------|---------|
|      |              |         |
|      |              |         |
|      |              |         |
|      |              |         |
|      |              |         |
|      |              |         |
|      |              |         |
|      |              |         |
|      |              |         |
|      |              |         |
|      |              |         |
|      |              |         |
|      |              |         |
|      |              |         |
|      |              |         |
|      |              |         |
|      |              |         |
|      |              |         |
|      |              |         |
|      |              |         |
|      |              |         |
|      |              |         |
|      |              |         |
|      |              |         |



### 1. Scope

This data sheet introduceS the specification of ASI-T-270EA2AN/D active matrix TFT module. It is composed of a color TFT-LCD panel, driver ICs, FPC and a backlight unit. The 2.7" display area contains 320(RGB)x 240

# 2. Application

Digital equipments which need color display, Digital Camera, mobile phone, mobile navigator/video systems.

### 3. General Information

| Item                          | Contents                                  | Unit |
|-------------------------------|-------------------------------------------|------|
| Size                          | 2.7                                       | inch |
| Resolution                    | 20 2 2 0                                  | /    |
| Interface                     | 8-bit RGB /8-bit Dummy<br>RGB/CCIR656/601 | /    |
| Technology type               | a-Si TFT                                  | /    |
| Pixel pitch                   | 0.056x0.168                               | mm   |
| Pixel Configuration           | R.G.B. Delta                              |      |
| Outline Dimension (W x H x D) | 63.50x46.60x2.60                          | mm   |
| Active Area                   | 54.00 x 40.50                             | mm   |
| Display Mode                  | Transmissive,<br>Normally white           | /    |
| Viewing Direction             | 12 O'clock                                | /    |
| Backlight Type                | LED                                       | /    |
| Driver IC                     | NT53002                                   | /    |



### 4. Outline Drawing





# 5. Interface signals

| No | Symbol | I/O | Description                         | Remark |  |  |
|----|--------|-----|-------------------------------------|--------|--|--|
| 1  | VCOM   | I   | Panel common voltage                |        |  |  |
| 2  | SPENB  | I   | SPI enable                          |        |  |  |
| 3  | SPDA   | I/O | SPI data input/output               |        |  |  |
| 4  | SPCK   | I   | SPI clock input                     |        |  |  |
| 5  | HSD    | I   | Horizontal sync input               |        |  |  |
| 6  | VSD    | I   | Vertical sync input                 |        |  |  |
| 7  | CLKIN  | I   | Data clock input                    |        |  |  |
| 8  | DB7    | I   | Data input; MSB                     |        |  |  |
| 9  | DB6    | I   | Data input                          |        |  |  |
| 10 | DB5    | I   | Data input                          |        |  |  |
| 11 | DB4    | I   | Data input                          |        |  |  |
| 12 | DB3    | I   | Data input                          |        |  |  |
| 13 | DB2    | I   | Data input                          |        |  |  |
| 14 | DB1    | I   | Data input                          |        |  |  |
| 15 | DB0    | I   | Data input; LSB                     |        |  |  |
| 16 | GND    | Р   | Power ground                        |        |  |  |
| 17 | VDD    | Р   | Supple power                        |        |  |  |
| 18 | DVDD   | С   | Power setting capacitor connect pin |        |  |  |
| 19 | C1P    | С   | Capacitor for charge pump           |        |  |  |
| 20 | C1M    | С   | Capacitor for charge pump           |        |  |  |
| 21 | C2P    | С   | Capacitor for charge pump           |        |  |  |
| 22 | C2M    | С   | Capacitor for charge pump           |        |  |  |
| 23 | VINT1  | С   | Power setting capacitor connect pin |        |  |  |
| 24 | C3P    | С   | Capacitor for charge pump           |        |  |  |
| 25 | C3M    | С   | Capacitor for charge pump           |        |  |  |
| 26 | VINT2  | С   | Power setting capacitor connect pin |        |  |  |
| 27 | VINT3  | С   | Power setting capacitor connect pin |        |  |  |
| 28 | C4P    | С   | Capacitor for charge pump           |        |  |  |
| 29 | C4M    | С   | Capacitor for charge pump           |        |  |  |
| 30 | VGH    | С   | Power setting capacitor connect pin |        |  |  |
| 31 | VGL    | С   | Power setting capacitor connect pin |        |  |  |
| 32 | AGND   | Р   | Power ground                        |        |  |  |
| 33 | FRP    | 0   | Frame Polarity output for VCOM      |        |  |  |
| 34 | VCOMDC | 0   | VCOM DC output in                   |        |  |  |
| 35 | VCAC   | С   | Power setting capacitor connect pin |        |  |  |
| 36 | DRV    | 0   | VLED boost driving signal           |        |  |  |
| 37 | VLED   | Р   | LED power anode                     |        |  |  |
| 38 | FB     | Р   | LED power cathode                   |        |  |  |
| 39 | VCOM   | I   | Panel common voltage                |        |  |  |

Note: Matching Connector: FH26-39S-0.3SHW



### 6. Absolute maximum Ratings

# 6.1. Electrical Absolute max. ratings

| Parameter            | Symbol                                         | MIN  | MAX      | Unit | Remark |
|----------------------|------------------------------------------------|------|----------|------|--------|
| Supply Voltage       | VDD                                            | -0.3 | 5.0      | ٧    |        |
| Input signal voltage | DB0~DB7,VCOM,SPENB,SP<br>DA,SPCK,HSD,VSD,CLKIN | -0.3 | VDD +0.3 | ٧    |        |

### 6.2. Environment Conditions

| Item                  | Symbol | MIN | MAX | Unit       | Remark |
|-----------------------|--------|-----|-----|------------|--------|
| Operating Temperature | TOPR   | -20 | 60  | $^{\circ}$ |        |
| Storage Temperature   | TSTG   | -30 | 70  | $^{\circ}$ |        |

# 6.3.LED Backlight Absolute max. ratings

| Item                | Symbol | MIN | MAX | Unit | Remark  |
|---------------------|--------|-----|-----|------|---------|
| LED Forward Current | ILED   |     | 28  | mA   | One LED |



### 7. Electrical Specifications

#### 7.1 Electrical characteristics

GND=0V, Ta=25°C

| Item                  | Symbol | MIN     | ТҮР | MAX     | Unit | Remark          |
|-----------------------|--------|---------|-----|---------|------|-----------------|
| Supply Voltage        | VDD    | 3.0     | 3.3 | 3.6     | V    |                 |
|                       | VIL    | 0       |     | 0.2xVDD | V    |                 |
| Input Signal Voltage  | VIH    | 0.8xVDD |     | VDD     | V    | Note            |
| Output Signal Valtage | VOL    | 0       |     | 0.2xVDD | V    | SPDA,FRP,VCOMDC |
| Output Signal Voltage | VOH    | 0.8xVDD |     | VDD     | V    |                 |

Note: DB0~DB7,VCOM,SPENB,SPDA,SPCK,HSD,VSD,CLKIN

### 7.2 LED Backlight

Ta=25°C

| Item              | Symbol | MIN | ТҮР | MAX | Unit | Remark                    |
|-------------------|--------|-----|-----|-----|------|---------------------------|
| Forward Current   | IF     |     | 20  |     | mA   |                           |
| Forward Voltage   | VF     |     | 3.2 |     | V    | For one LED<br>Note 1,2,3 |
| Power Consumption |        |     | 128 |     | mW   |                           |

Note 1: Backlight LED Circuit:

Note 2: One LED: IF =20mA, VF=3.2V



### 7.3 Block Diagram





### 7.4 Application Circuit





### 8. Command/AC Timing

#### 8.1 3-Wire Serial Control Interface



- Each serial command consists of 16 bits of data that is loaded one bit a time at the rising edge of serial clock SPCK. Command loading operation starts from the falling edge of SPENB and is completed at the next rising edge of SPENB.
- The serial control block is operational after power on reset, but commands are established by the VSD signal. If command is transferred multiple times for the same register, the last command before the VSD signal is valid.
- If less than 16 bits of SPCK are input while SPENB is low, the transferred data is ignored.
- If 16 bits or more of SPCK are input while SPENB is low, the last 16 bits of transferred data before the rising edge of SPENB pulse are valid data.
- Serial block operates with the SPCK clock
- Serial data can be accepted in the power save mode.



#### **Serial Control Timing**



| Item                   | symbol | Min. | Тур. | Max. | Unit |
|------------------------|--------|------|------|------|------|
| SPENB input setup time | tS0    | 50   |      |      | ns   |
| SPDA input setup time  | tS1    | 50   |      |      | ns   |
| SPENB input hold time  | tH0    | 50   |      |      | ns   |
| SPDA input hold time   | tH1    | 50   |      |      | ns   |
| SPCK pulse high width  | tWH1   | 50   |      |      | ns   |
| SPCK pulse low width   | tWL1   | 50   |      |      | ns   |
| SPENB pulse high width | tW2    | 400  |      |      | ns   |



#### Register Table 8.2

| D:-t     |    | R   | egis     | ter | Add      | ress | ; |    | Default | Register Data (default)          |                |                   |               |                 |               |                   |             |
|----------|----|-----|----------|-----|----------|------|---|----|---------|----------------------------------|----------------|-------------------|---------------|-----------------|---------------|-------------------|-------------|
| Register | A6 | R/W |          |     |          |      |   | Α0 | Value   | D7                               |                |                   |               |                 | D0            |                   |             |
| R00H     | 0  | 1/0 | 0        | 0   | 0        | 0    | 0 | 0  | 06h     | Y_CbCr<br>(0)                    | C601_EN<br>(0) |                   |               |                 |               |                   |             |
| R01H     | 0  | 1/0 | 0        | 0   | 0        | 0    | 0 | 1  | 51h     | VCDCEN<br>(1)                    | х              |                   |               |                 | /CDC<br>(21h) |                   |             |
| R03H     | 0  | 1/0 | 0        | 0   | 0        | 0    | 1 | 1  | 40h     | , ,                              | •              | •                 | BRIGHT<br>(40 | NESS            | ,             |                   |             |
| R04H     | 0  | 1/0 | 0        | 0   | 0        | 1    | 0 | 0  | 0Bh     | NARROW<br>(0)                    | C656_EN<br>(0) |                   | SEL<br>(0)    | NF              | _SEL<br>(10)  | LDIR<br>(1)       | YDIR<br>(1) |
| R05H     | 0  | 1/0 | 0        | 0   | 0        | 1    | 0 | 1  | 5Eh     | DRV_SET                          | GRB            |                   | WM_SEL        |                 | VGHL_EN       | PWM_EN            | x           |
| R06H     | 0  | 1/0 | 0        | 0   | 0        | 1    | 1 | 0  | 15h     | (0)<br>HBLK_EN                   | (1)<br>FB_S    |                   | (011)         |                 | (1)<br>VBLK   | (1)               |             |
| R07H     | 0  | 1/0 | 0        | 0   | 0        | 1    | 1 | 1  | 46h     | (0)                              | (00            | ))                | HBI           |                 | (15h)         |                   |             |
| R08H     | 0  | 1/0 | 0        | 0   | 1        | 0    | 0 | 0  | 00h     | DRV_                             |                | х                 | (46<br>x      | h)<br>x         | Х             | х                 | х           |
| ROBH     | _  | 1/0 | 0        | 0   | 1        | 0    | 1 | 1  | 00h     | (00<br>REGSEL                    |                |                   | X             |                 |               |                   |             |
|          | 0  |     |          |     |          |      | _ |    |         | (0)<br>VS                        | T X            | DE_EN             | CbCr          | X<br>DENP       | VSDP          | HSDP              | X<br>CLKINP |
| R0CH     | 0  | 1/0 | 0        | 0   | 1        | 1    | 0 | 0  | 06h     | (00                              |                | (0)               | (0)           | (0)             | (1)           | (1)               | (0)         |
| R0DH     | 0  | 1/0 | 0        | 0   | 1        | 1    | 0 | 1  | 40h     | CONTRAST<br>(40h)                |                |                   |               |                 |               |                   |             |
| R0EH     | 0  | 1/0 | 0        | 0   | 1        | 1    | 1 | 0  | 40h     | Х                                |                |                   |               | R_CON<br>(40h)  |               |                   |             |
| R0FH     | 0  | 1/0 | 0        | 0   | 1        | 1    | 1 | 1  | 40h     | Х                                |                |                   |               | R_BRIG<br>(40h) |               |                   |             |
| R10H     | 0  | 1/0 | 0        | 1   | 0        | 0    | 0 | 0  | 40h     | Х                                |                |                   |               | B_CON<br>(40h)  |               |                   |             |
| R11H     | 0  | 1/0 | 0        | 1   | 0        | 0    | 0 | 1  | 40h     | Х                                |                |                   |               | B_BRIG<br>(40h) |               |                   |             |
| R12H     | 0  | 1/0 | 0        | 1   | 0        | 0    | 1 | 0  | 00h     |                                  |                |                   | TRM<br>(00    | EN              |               |                   |             |
| R16H     | 0  | 1/0 | 0        | 1   | 0        | 1    | 1 | 0  | 04h     | Х                                | х              | х                 | х             | х               | GOP_EN<br>(1) | х                 | х           |
| R17H     | 0  | 1/0 | 0        | 1   | 0        | 1    | 1 | 1  | 54h     | Х                                | L              | 016_SEL<br>(101)  |               | х               |               | 008_SEL<br>(100)  |             |
| R18H     | 0  | 1/0 | 0        | 1   | 1        | 0    | 0 | 0  | 54h     | Х                                | L              | 050_SEL           |               | Х               | L             | 032_SEL           |             |
| R19H     | 0  | 1/0 | 0        | 1   | 1        | 0    | 0 | 1  | 43h     | Х                                | L              | _(101)<br>096_SEL |               | Х               | L             | (100)<br>.072_SEL |             |
| R1AH     | 0  |     |          |     | 1        | 0    | 1 | 0  | 54h     | (100) (011)<br>L120_SEL L110_SEL |                |                   |               |                 |               |                   |             |
| R2BH     | 0  |     | 1        | 0   | 1        | 0    | 1 | 1  | 00h     | X                                | (101) (100)    |                   |               | STB             |               |                   |             |
|          |    |     | <u> </u> | 0   | <u> </u> | _    |   |    |         |                                  | X<br>VGH_      |                   | X<br>CF_SET   |                 | X<br>S_SEL    | X<br>SOF          | (0)         |
| R2FH     | 0  |     | 1        |     | 1        | 1    | 1 | 1  | 61h     | (11) (0) (00) (01                |                |                   |               |                 |               |                   |             |
| R55H     | 1  |     | 0        | 1   | 0        | 1    | 0 | 1  | 00h     | Х                                | (0)            | Х                 | Х             | Х               | Х             | X<br>VGL          | X<br>SFI    |
| R5Ah     | 1  | 1/0 | 0        | 1   | 1        | 0    | 1 | 0  | 02h     | Х                                | Х              | Х                 | Х             | Х               | Х             | (10               |             |

#### Notes:

- 1. When RSTB is low, all registers reset to default values.
- Serial commands are executed at next VSD signal.
   The register except upper list was for testing use, to read/write test register are not allow.



### 8.3 3-Wire Register Description

#### R00H - VCAC(R00H[3:0]): Common voltage AC level selection

| D3 | D2 | D1 | D0 | VCAC voltage (V) |
|----|----|----|----|------------------|
| 0  | 0  | 0  | 0  | 3.6              |
| 0  | 0  | 0  | 1  | 3.7              |
| 0  | 0  | 1  | 0  | 3.8              |
| 0  | 0  | 1  | 1  | 3.9              |
| 0  | 1  | 0  | 0  | 4.0              |
| 0  | 1  | 0  | 1  | 4.1              |
| 0  | 1  | 1  | 0  | 4.2 (default)    |
| 0  | 1  | 1  | 1  | 4.3              |
| 1  | 0  | 0  | 0  | 4.4              |
| 1  | 0  | 0  | 1  | 4.5              |
| 1  | 0  | 1  | 0  | 4.6              |
| 1  | 0  | 1  | 1  | 4.7              |
| 1  | 1  | Χ  | Χ  | 4.8              |

FRP Output



R00H - C601\_EN (R00H[6]): CCIR601 input timing selection

| CCIR601 | Function                                                                           |
|---------|------------------------------------------------------------------------------------|
| 0       | Disable CCIR601. ( Default)                                                        |
| 1       | Enable CCIR601. (please refer to the table of R04H(IF SEL) for detail description) |

#### R00H - Y\_CbCr (R00H[7]): Y & CbCr exchange position (only valid for 8-bit input YUV640 / YUV720)





#### R01H - VCDC(R01H[5:0]): Common voltage DC level selection

Setting accuracy 20mV/step

| D5~D0 | VCOMDC Level selection |
|-------|------------------------|
| 00h   | 0.24                   |
| :     | :                      |
| 21h   | 0.90 . (Default)       |
| :     |                        |
| 3Fh   | 1.5                    |

Note: The MTP memory and 3-wire register was link to the same address in 3-wrie interface.

It will switch to MTP memory in default setting. To set REGSEL = 1 to switch to 3-wire register.



#### R01H - VCDCEN(R01H[7]): VCOMDC output control

| D7 | VCDCE Function                                               |  |
|----|--------------------------------------------------------------|--|
| 0  | The VCOMDC pin is disabled.                                  |  |
| 1  | The VCOMDC output voltage follows VCOM DC setting. (default) |  |

#### R03H - BRIGHTNESS (R03H[7:0]): RGB brightness level

Setting accuracy 1bit/step

| octaing acc | octaring decarded Tolestep |  |
|-------------|----------------------------|--|
| D7~D0       | Brightness gain            |  |
| 00h         | Dark. (-64)                |  |
| 40h         | Center (0). (default)      |  |
| FFh         | Bright. (+191)             |  |

#### R04H - YDIR (R04H[0]): Shift registers of source driver direction selection

| D0 HDIR Function |                                                      |
|------------------|------------------------------------------------------|
| 0                | Shift from right to left. Y1←Y2←←Y959←Y960           |
| 1                | Shift from left to right. Y1→Y2→→Y959→Y960 (Default) |

#### R04H - LDIR (R04H [1]): Gate driver output direction selection

| D1 | DIR Function                                      |  |
|----|---------------------------------------------------|--|
| 0  | Shift from down to up. L1←L2←←L239←L240           |  |
| 1  | Shift from up to down. L1→L2→→L239→L240 (Default) |  |

#### R04H- NP\_SEL (R04H [3:2]): NTSC or PAL input mode selection

| D3 | D2 | NTSC/PAL Mode             |
|----|----|---------------------------|
| 0  | 0  | PAL.                      |
| 0  | 1  | NTSC.                     |
| 1  | х  | Auto detection. (Default) |



### R04H-IF\_SEL (R04H [5:4]): Input format selection register

| CCO1 EN | CCEC EN | IF SEL |    | Input format calaction     |
|---------|---------|--------|----|----------------------------|
| COULTIN | C656_EN | D5     | D4 | Input format selection     |
| 0       | 0       | 0      | 0  | 8-bit RGB. (Default)       |
| 0       | 0       | 0      | 1  | 8-bit Dummy RGB 320 x 240. |
| 0       | 0       | 1      | Х  | 8-bit Dummy RGB 360 x 240. |
| 0       | 1       | Х      | Х  | CCIR656.                   |
| 1       | 1       | 0      | Х  | YUV 640.                   |
| 1       | 1       | 1      | 0  | YUV 720.                   |

### R04H- C656\_EN (R04H [6]): CCIR656/CCIR601 or RGB/RGB-Dummy input selection

| D6 | D6 Data format               |  |
|----|------------------------------|--|
| 0  | RGB input. (Default)         |  |
| 1  | CCIR656/YUV640/YUV720 input. |  |

YUV mode is executed immediately after program.

### R04H- NARROW (R04H [7]): Normal display and Narrow display selection.

| D7 | Function                  |  |
|----|---------------------------|--|
| 0  | Normal display. (Default) |  |
| 1  | 1 Narrow display.         |  |



R04H[7] = 0



R04H[7] = 1

#### R05H- PWM\_EN (R05H [1]): Back light power converter enable control

| D1 | PWM enable control                                                     |  |
|----|------------------------------------------------------------------------|--|
| 0  | The DRV output is off.                                                 |  |
| 1  | The DRV output is controlled by STB's power on/off sequence. (Default) |  |

### R05H- VGHL\_EN (R05H [2]): VGH/VGL charge pump enable control

| D2 | /GHL enable control                                                         |  |
|----|-----------------------------------------------------------------------------|--|
| 0  | VGH/VGL charge pump is off, VGL will set to GND level.                      |  |
| 1  | VGH/VGL charge pump is controlled by STB's power on/off sequence. (Default) |  |



#### R05H-PWM\_SEL (R05H [4:3]): PWM duty cycle selection for back light power convert

| PWM SEL |    |    | function       |
|---------|----|----|----------------|
| D5      | D4 | D3 | PWM duty cycle |
| 0       | 0  | 0  | 55%            |
| 0       | 0  | 1  | 60%            |
| 0       | 1  | 0  | 65%            |
| 0       | 1  | 1  | 70% (Default)  |
| 1       | 0  | 0  | 75%            |
| 1       | 0  | 1  | 80%            |
| 1       | 1  | 0  | 85%            |
| 1       | 1  | 1  | 90%            |

#### R05H- GRB (R05H [6]): Global reset control register

| D6 | GRB Function                          |  |
|----|---------------------------------------|--|
| 0  | Reset all registers to default value. |  |
| 1  | Normal operation. (Default)           |  |

#### R05H- DRV\_SET (R05H [7]): DRV signal frequency setting register

| D7 | DRV operation frequency |
|----|-------------------------|
| 0  | CLKIN/64. (Default)     |
| 1  | CLKIN/128.              |

#### R06H - VBLK (R06H[4:0]): Vertical blanking setting register

For 8-bit RGB, 8-bit Dummy RGB, CCIR656, YUV640 and YUV720 NTSC mode, Parallel RGB input mode (PSEL="Low").

| D4~D0   | VBLK selection | Unit |
|---------|----------------|------|
| 00h~03h | 3.             |      |
| 04h~14h | 4~20           |      |
| 15h     | 21. (Default)  | П    |
| 16h~1Fh | 22~31          |      |
|         |                |      |

For 8-bit Dummy RGB, CCIR656, YUV640 and YUV720 PAL mode. (Vertical blanking+3)

| D4~D0   | VBLK selection | Unit |
|---------|----------------|------|
| 00h~14h | 3~23.          |      |
| 15h     | 24. (Default)  | Н    |
| 16h~1Fh | 25~34.         |      |

#### R06H - FB\_SEL (R06H[6:5]): FB pin feedback voltage selector

| D6~D5 | FB threshold voltage |
|-------|----------------------|
| 00    | 0.6 V. (default)     |
| 01    | 0.75V.               |
| 10    | 0.45V.               |
| 11    | 0.3V.                |



#### R06H/R07H - HBLK\_EN(R6H[7]): HBLK function enable HBLK (R07H[7:0]): Horizontal blanking setting

| HBLK_EN | D7~D0   | HBLK   | Unit      | NTSC/PAL Mode    |
|---------|---------|--------|-----------|------------------|
| X       | 32h~45h | 50~69  |           |                  |
| X       | 46h     | 70     | CLKIN(*)  | 8-bit RGB.       |
| X       | 47~FFh  | 71~255 |           |                  |
| 0       | XXh     | 241    |           |                  |
| 4       | 00h~03h | 3      | CLKIN(*)  | 8-bit Dummy RGB. |
| '       | 04h~FFh | 4~255  |           |                  |
| 0       | XXh     | 240    |           |                  |
| 1       | 00h~03h | 3      | CLKIN(*)  | YUV840, YUV720.  |
| '       | 04h~FFh | 4~255  |           |                  |
| 0       | XXh     | 61     | CLIZIN/*\ | Darallol DCB     |
| 1       | 04h~3Fh | 4~63   | CLKIN(*)  | Parallel RGB     |

<sup>\*</sup> The frequency of CLKIN is different under different input timing.



### R08H -DRV\_SEL(R08H[7:6]): Backlight driving capability setting

| D7 | D6 | DRV driving capability         |  |
|----|----|--------------------------------|--|
| 0  | 0  | Normal capability. (Default)   |  |
| 0  | 1  | mes the Normal capability.     |  |
| 1  | 0  | 4 times the Normal capability. |  |
| 1  | 1  | times the Normal capability.   |  |

#### R0BH - REGSEL(R0BH[7]): VCOMDC output select register

| D7 | REGSEL function                                                                                        |  |
|----|--------------------------------------------------------------------------------------------------------|--|
| 0  | VCOMDC output voltage level was control by MTP memory. (Default)                                       |  |
|    | VCOMDC output voltage level was control by 3-wire register memory (VCDC(R01H[5:0])). When user want to |  |
|    | adjust the VCOMDC voltage level by R01H[5:0], user have to change the register to '1'.                 |  |
|    | Refer to the "TRMEN" control register for the proper MPT write operation.                              |  |



#### R0CH - CLKINP(R0CH[0]):CLKIN polarity selection

| D0 | CLKINP Function              |
|----|------------------------------|
| 0  | Positive polarity. (Default) |
| 1  | Negative polarity            |

#### R0CH - HSDP((R0CH[1]):HSD polarity selection

| D1 | HSDP Function                |
|----|------------------------------|
| 0  | Positive polarity.           |
| 1  | Negative polarity. (Default) |

#### R0CH- VSDP(R0CH[2]):VSD polarity selection

| D2 | VSDP Function                |
|----|------------------------------|
| 0  | Positive polarity.           |
| 1  | Negative polarity. (Default) |

#### R0CH- DENP(R0CH [3]):DEN polarity selection

|                               | D3 | DENP Function |  |  |  |
|-------------------------------|----|---------------|--|--|--|
| 0 Positive polarity (Default) |    |               |  |  |  |
| 1 Negative polarity           |    |               |  |  |  |













R0CH- CbCr(R0CH [4]): Cb & Cr exchange position (for CCIR656 and YUV640/YUV720)

| D4 | CbCr Function      |
|----|--------------------|
| 0  | Cb→Y→Cr. (Default) |
| 1  | Cr→Y→Cb.           |

#### R0C-DE\_EN (R0C [5]):DE Mode enable control

|                               | DESEL Function |                   |  |  |
|-------------------------------|----------------|-------------------|--|--|
| 0 HV mode selected. (Default) |                |                   |  |  |
|                               | 1              | DE mode selected. |  |  |

<sup>\*</sup> DE\_EN only controls the HV and DE mode at 8-bit RGB, 8-bit Dummy RGB and Parallel Mode.

#### R0CH - VST(R0CH [7:6]):Vertical start time of Odd/Even Frame

8-bit RGB / 8-bit Dummy RGB NTSC / 8-bit Dummy RGB PAL(\*)

Parallel RGB input mode (PSEL= "Low")

| T GITGITOT T COD III |    |                  |          |  |
|----------------------|----|------------------|----------|--|
| V:                   | ST | VBLK             | Unit     |  |
| D7                   | D6 | ODD/EVEN         | Offic    |  |
| X                    | 0  | N / N. (Default) | ∐ /Lino\ |  |
| X 1                  |    | N / N-1.         | H (Line) |  |

CCIR656/YUV640/YUV720 NTSC/PAL(\*\*)

| _ | 2011 (000) 1010 |    |                  |          |  |  |
|---|-----------------|----|------------------|----------|--|--|
|   | V               | ST | VBLK             | Unit     |  |  |
|   | D7              | D6 | ODD/EVEN         | Offic    |  |  |
|   | 0               | 0  | N / N. (Default) |          |  |  |
|   | 0               | 1  | N / N+1.         | ∐ /Line\ |  |  |
|   | 1               | 0  | N+1 / N.         | H (Line) |  |  |
|   | 1               | 1  | N+1 / N+1.       |          |  |  |

(\*)The typical value of VBLK of 8-bit Dummy RGB PAL(24 H) is different than 8-bit RGB/8-bit Dummy RGB NTSC(21H). (\*\*) The typical value of VBLK of CCIR656 PAL(24 H) is different than CCIR656 NTSC(21H). Note: VBLK must be adjusted base on the input data.

#### For example:



#### R0DH - CONTRAST(R0DH [7:0]): RGB contrast level setting, the gain changes (1/64) / bit

| D7~D0 | Contrast gain |
|-------|---------------|
| 00h   | 0             |
| 40h   | 1(Default)    |
| FFh   | 3.984         |

#### R0EH - R\_CONT(R0EH [6:0]):Red sub-pixel contrast level setting, the gain changes (1/256)/bit

| D6~D0 | R Contrast gain |
|-------|-----------------|
| 00h   | 0.75            |
| 40h   | 1(Default)      |
| 7Fh   | 1.246           |



#### R0FH - R BRIGHT(R0FH [6:0]):Red sub-pixel brightness level setting, setting accuracy:1 step/bit

| D6~D0 | R Brightness gain    |
|-------|----------------------|
| 00h   | DARK (-64)           |
| 40h   | Center (0) (Default) |
| 7Fh   | Bright (+63)         |

#### R10H - B CONT(R10 [6:0]):Blue sub-pixel contrast level setting, the gain changes (1/256)/bit

|   | D6~D0 | B Contrast gain |
|---|-------|-----------------|
|   | 00h   | 0.75            |
|   | 40h   | 1 (Default)     |
| Γ | 7Fh   | 1.246           |

#### R11H - B\_BRIGHT(R11H[6:0]):Blue sub-pixel brightness level setting, setting accuracy:1 step/bit

| D6~D0 | B Brightness gain   |
|-------|---------------------|
| 00h   | DARK (-64)          |
| 40h   | Center(0) (Default) |
| 7Fh   | Bright (+63)        |

#### R12H -TRMEN(R12H[7:0]): VCOM DC Trim Function Control Register

VCOMDC Trim function control register, this IC have build-in MTP memory, at Power-on, IC will auto load the MTP memory to set the VCOMDC level to prevent flick issue.

#### Operation condition:

- CLKIN frequency range 26Mhz ~ 31Mhz
- 2. Apply 6VDC to VPPMTP pin.

#### Programming procedure:

- Set REGSEL = 1 (R0BH = 80h)
- 2. Adjustment VCDC(R01H[5:0]) value, select proper VCOM DC value
- 3. Set TRMEN[7:0] (R12H) as following sequence : A0h → 5Fh → EEh →00h.
- 4. Hold 1s for MTP control block operation.
- Set global reset (set R05H = 1Eh) and restart the display operation.
- Check the voltage level of VCOMDC pin.



#### Note:

- 1. The Trim Block can be writing only for "2" times.
- 2. After finishing TRMEN command do not power off within 1 second.
- 3. Trim command exceed the limit may cause the VCOMDC output unknown value.



#### R16H - GOP\_EN(R16H[2]): Internal gamma op enable control

| D2 | Gamma op enable control Output characteristic curve control by R17H~R1AH. |  |  |  |  |  |
|----|---------------------------------------------------------------------------|--|--|--|--|--|
| 0  |                                                                           |  |  |  |  |  |
| 1  | Output characteristic curve define by gamma correction resistor.(default) |  |  |  |  |  |

#### R17H ~ R1AH

L008\_SEL (R17H [2:0]): Gamma op output selection to level 8; L016\_SEL (R17H [6:4]): Gamma op output selection to level 16; L032\_SEL (R18H [2:0]): Gamma op output selection to level 32; L050\_SEL (R18H [6:4]): Gamma op output selection to level 50; L072\_SEL (R19H [2:0]): Gamma op output selection to level 72; L096\_SEL (R19H [6:4]): Gamma op output selection to level 96; L110\_SEL (R1AH [2:0]): Gamma op output selection to level 110; L120\_SEL (R1AH [6:4]): Gamma op output selection to level 120;

| Reference point | 000    | 001    | 010   | 011     | 100     | 101     | 110   | 111    |
|-----------------|--------|--------|-------|---------|---------|---------|-------|--------|
| L008 (100)      | -100mV | -75mV  | -50mV | -25mV   | Default | +25mV   | +50mV | +75mV  |
| L016 (101)      | -125mV | -100mV | -75mV | -50mV   | -25mV   | Default | +25mV | +50mV  |
| L032 (100)      | -100mV | -75mV  | -50mV | -25mV   | Default | +25mV   | +50mV | +75mV  |
| L050 (101)      | -125mV | -100mV | -75mV | -50mV   | -25mV   | Default | +25mV | +50mV  |
| L072 (011)      | -75mV  | -50mV  | -25mV | Default | +25mV   | +50mV   | +75mV | +100mV |
| L096 (100)      | -100mV | -75mV  | -50mV | -25mV   | Default | +25mV   | +50mV | +75mV  |
| L110 (100)      | -100mV | -75mV  | -50mV | -25mV   | Default | +25mV   | +50mV | +75mV  |
| L120 (101)      | -125mV | -100mV | -75mV | -50mV   | -25mV   | Default | +25mV | +50mV  |

#### R2BH - STB (R2BH [0]): Normal / Standby mode control register

| D0 | STB Function            |
|----|-------------------------|
| 0  | Standby Mode. (Default) |
| 1  | Normal operation.       |

#### R2FH - SOPC(R2FH[1:0]): Source output driving capability selection

| D1 | D0 | Source driver capability |
|----|----|--------------------------|
| 0  | 0  | -25%.                    |
| 0  | 1  | Normal. (default)        |
| 1  | 0  | +25%.                    |
| 1  | 1  | +50%.                    |

#### R2FH - LC\_SEL(R55H[3:2]): LC type selection register

| D5 | D4 | LC type selection         |
|----|----|---------------------------|
| 0  | 0  | Low Voltage LC. (Default) |
| 0  | 1  | Reserved                  |
| 1  | 0  | Reserved                  |
| 1  | 1  | Normal LC                 |



#### R2FH - CF\_SET(R2FH[4]): Color filter selection register

| CF SET | Function                      |
|--------|-------------------------------|
| 0      | Delta color filter. (Default) |
| 1      | Stripe color filter.          |



#### R2FH- VGH\_SEL (R2FH[6:5]): VGH voltage level selection

| D1 | D0 | VGH SEL Function     |
|----|----|----------------------|
| 0  | 0  | VGL  + 2V.           |
| 0  | 1  | VGL  + 3V.           |
| 1  | 0  | VGL  + 4V.           |
| 1  | 1  | VGL  + 5V. (Default) |

#### R55H - INV\_SET (R55H[6]): Inversion type selection

| D6 | INV SEL Function              |
|----|-------------------------------|
| 0  | One line inversion. (Default) |
| 1  | Column inversion.             |

### R5FH - VGL\_SEL (R5FH[0:1]): VGL voltage level selection

| D1 | D0 | VGL SEL Function |
|----|----|------------------|
| 0  | 0  | -8V.             |
| 0  | 1  | -9V              |
| 1  | 0  | -10V. (Default)  |
| 1  | 1  | -11V             |



#### 8.4 Data Input Format

### Serial 8-bit RGB / 8-bit Dummy RGB / YUV Mode Data format



### CCIR\_656 Mode Data format



- FF 00 00 XY signals are involved with HSD, VSD and Field
- XY encode following bits:

F=field select

V=indicate vertical blanking

H=1 if EAV else 0 for SAV

P3-P0=protection bits:

P3=V⊕H P2=F⊕H P1=F⊕V P0=F⊕V⊕H

⊕: Represents the exclusive-OR function

|          |    |    | Х  | Υ  |    |    |    |
|----------|----|----|----|----|----|----|----|
| D7 (MSB) | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| 1        | F  | V  | Н  | P3 | P2 | P1 | P0 |

- Control is provided through "End of Video" (EAV) and "Start of Video" (SAV) timing references.
- Horizontal blanking section consists of repeating pattern 80 10 80 10



### **Data Active Area**

| Input Format | Format Standard | CLKIN(MHz)     | Н  | Total AREA | Active AREA |
|--------------|-----------------|----------------|----|------------|-------------|
|              | CCIR_601        | fCLKIN = 27    | 4  | 1716       | 1440        |
| YUV          | CCIR_656        | ICLNIN - 21    |    | 1728       | 1440        |
|              | CCIR_601        | fCLKIN = 24.54 | 1  | 1560       | 1280        |
| 8-bit Dummy  | 3-bit Dummy     |                | 4  | 1560       | 1440        |
| RGB          | NTSC/PAL        | fCLKIN = 24.54 | Ma | 1560       | 1280        |
| 8-bit RGB    | NTSC/PAL        | fCLKIN = 27    | 1  | 1716       | 960         |

(Unit:CLKIN)

### CCIR656/YUV640/YUV720 to RGB Conversion Formula

Rn = 1.164\*[(Y2n-1+Y2n)/2-16] + 1.596\*(Crn-128)

Gn = 1.164\*[(Y2n-1+Y2n)/2-16] - 0.813\*(Crn-128) - 0.392\*(Cbn-128)

Bn = 1.164\*[(Y2n-1+Y2n)/2-16] + 2.017\*(Cbn-128)

Where Y: 16~235 Cr: 16~240 Cb: 16~240



### 8.5 Input Timing Format

### 8-bit RGB/8-bit Dummy RGB/YUV Input timing chart



## 8-bit RGB input timing

| Parameter              |            | Cymhal |         | Interlace |        | Unit  |
|------------------------|------------|--------|---------|-----------|--------|-------|
|                        |            | Symbol | Min.    | Тур.      | Max.   |       |
| CLKIN frequ            | iency      | fCLKIN | 13.5    | 27        | 27.19  | MHz   |
| HSD period             |            | tH     | 1024    | 1716      | 1728   | CLKIN |
| HSD display            | / period   | tHD    |         | 960       |        | CLKIN |
| HSD back p             | orch       | tHBP   | 50      | 70        | 255    | CLKIN |
| HSD front porch        |            | tHFP   | 14      | 686       | 718    | CLKIN |
| HSD pulse width        |            | tHSW   | 1       | 1         | tHBP-1 | CLKIN |
| VSD period             | time       | tV     | 242.5   | 262.5     | 450.5  | Н     |
| Vertical disp          | olay area  | tVD    |         | 240       |        | Н     |
| VSD                    | Odd field  | tVBP   | 3       | 21        | 31     | 111   |
| back porch             | Even field | TIVBP  | 3.5     | 21.5      | 31.5   | H     |
| VSD                    | Odd field  | N/ED   | 1.5     | 1.5       | 179.5  | 111   |
| front porch Even field |            | tVFP   | 1       | 1         | 179    | Н     |
| VSD pulse width        |            | tVSW   | 1 CLKIN | 1CLKIN    | 6H     |       |
| 1 Frame                |            |        | 485     | 525       | 901    | Н     |



### 8-bit Dummy RGB input timing

8-bit Dummy RGB (320 mode/NTSC/24.535Mhz) input timing

| Parameter       |                 | Symbol |       | Interlace | <u></u> | Unit  |
|-----------------|-----------------|--------|-------|-----------|---------|-------|
|                 |                 | Symbol | Min.  | Тур.      | Max.    | Oilit |
| CLKIN frequ     | iency           | fCLKIN | 20.45 | 24.535    | 30      | MHz   |
| HSD period      | 1177            | tH     | 1306  | 1560      | 1907    | CLKIN |
| HSD display     | period          | tHD    |       | 1280      |         | CLKIN |
| HSD back p      | orch            | tHBP   | 3     | 241       | 255     | CLKIN |
| HSD front porch |                 | tHFP   | 25    | 39        | 372     | CLKIN |
| HSD pulse       | HSD pulse width |        | 1     | 1         | 200     | CLKIN |
| VSD period      | time            | tV     | 242.5 | 262.5     | 450.5   | H     |
| Vertical disp   | lay area        | tVD    | 240   |           |         | Н     |
| VSD             | Odd field       | tVBP   | 3     | 21        | 31      | H     |
| back porch      | Even field      | LVDP   | 3.5   | 21.5      | 31.5    |       |
| VSD             | Odd field       | tVFP   | 1.5   | 1.5       | 179.5   | Н     |
| front porch     | Even field      | IVE    | 1     | 1         | 179     |       |
| VSD pulse width |                 | tVSW   | 1     | 1         | 200     | CLKIN |
| 1 Frame         |                 |        | 485   | 525       | 901     | Н     |

8-bit Dummy RGB (320 mode/PAL/24.375Mhz) input timing

| Parameter              |            | Cuma la al |       | Dia:4  |       |       |
|------------------------|------------|------------|-------|--------|-------|-------|
|                        |            | Symbol     | Min.  | Тур.   | Max.  | Unit  |
| CLKIN frequ            | iency      | fCLKIN     | 20.45 | 24.375 | 30    | MHz   |
| HSD period             |            | tH         | 1306  | 1560   | 1920  | CLKIN |
| HSD display            | period     | tHD        |       | 1280   |       | CLKIN |
| HSD back p             | orch       | tHBP       | 3     | 241    | 255   | CLKIN |
| HSD front p            | orch       | tHFP       | 25    | 39     | 385   | CLKIN |
| HSD pulse              | width      | tHSW       | 1     | 1      | 200   | CLKIN |
| VSD period             | time       | tV         | 292.5 | 312.5  | 450.5 | Н     |
| Vertical disp          | lay area   | tVD        |       | 288    | 0.1   | Н     |
| VSD                    | Odd field  | #\(DD      | 3     | 23     | 34    | 11    |
| back porch             | Even field | tVBP       | 3.5   | 23.5   | 34.5  | - Н   |
| VSD                    | Odd field  | AVED.      | 1.5   | 1.5    | 128.5 | 1 11  |
| front porch Even field |            | tVFP       | 1     | 1      | 128   | Н     |
| VSD pulse width        |            | tVSW       | 1     | 1      | 200   | CLKIN |
| 1 Frame                |            |            | 585   | 625    | 901   | Н     |

8-bit Dummy RGB (360 mode/NTSC/27Mhz) input timing

| Dorometer       |            | Symbol |       | Interlace |       | Unit    |
|-----------------|------------|--------|-------|-----------|-------|---------|
| raiailletei     | Parameter  |        | Min.  | Тур.      | Max.  | 7 Offic |
| CLKIN frequ     | iency      | fCLKIN | 23    | 27        | 30    | MHz     |
| HSD period      | }          | tH     | 1466  | 1716      | 1907  | CLKIN   |
| HSD display     | period     | tHD    |       | 1440      |       | CLKIN   |
| HSD back p      | orch       | tHBP   | 3     | 241       | 255   | CLKIN   |
| HSD front porch |            | tHFP   | 25    | 35        | 212   | CLKIN   |
| HSD pulse width |            | tHSW   | 1     | 1         | 200   | CLKIN   |
| VSD period time |            | tV     | 242.5 | 262.5     | 450.5 | Н       |
| Vertical disp   | lay area   | tVD    |       | 240       |       | H       |
| VSD             | Odd field  | 1) (DD | 3     | 21        | 31    |         |
| back porch      | Even field | tVBP   | 3.5   | 21.5      | 31.5  | H       |
| VSD             | Odd field  | #VED   | 1.5   | 1.5       | 179.5 | 1 10    |
| front porch     | Even field | tVFP   | 1     | 1         | 179   | H       |
| VSD pulse width |            | tVSW   | 1     | 1         | 200   | CLKIN   |
| 1 Frame         |            |        | 485   | 525       | 901   | H       |



8-bit Dummy RGB (360 mode/PAL/27Mhz) input timing

| Parameter              |            | Symbol   |       | Interlace |       | Unit  |  |
|------------------------|------------|----------|-------|-----------|-------|-------|--|
| raiaiiietei            |            | Syllibol | Min.  | Тур.      | Max.  | OIIIL |  |
| CLKIN frequ            | iency      | fCLKIN   | 23    | 27        | 30    | MHz   |  |
| HSD period             |            | tH       | 1466  | 1728      | 1920  | CLKIN |  |
| HSD display            | period     | tHD      |       | 1440      |       | CLKIN |  |
| HSD back p             | orch       | tHBP     | 3     | 241       | 255   | CLKIN |  |
| HSD front porch        |            | tHFP     | 25    | 47        | 225   | CLKIN |  |
| HSD pulse width        |            | tHSW     | 1     | 1         | 200   | CLKIN |  |
| VSD period time        |            | tV       | 292.5 | 312.5     | 450.5 | Н     |  |
| Vertical disp          | lay area   | tVD      |       | 288       |       | Н     |  |
| VSD                    | Odd field  | tVBP     | 3     | 23        | 34    | 111   |  |
| back porch             | Even field | J MAN [  | 3.5   | 23.5      | 34.5  | Н     |  |
| VSD                    | Odd field  | #\/ED    | 1.5   | 1.5       | 128.5 | 11    |  |
| Front porch Even field |            | tVFP     | 1     | 1         | 128   | Н Н   |  |
| VSD pulse v            | vidth      | tVSW     | 1     | 1         | 200   | CLKIN |  |
| 1 Frame                |            |          | 585   | 625       | 901   | Н     |  |

YUV720 and YUV640 input timing YUV 720 mode/NTSC input timing

| Dorom eter      |            | Symbol   |            | Interlace |                 | Unit  |  |
|-----------------|------------|----------|------------|-----------|-----------------|-------|--|
| Parameter       | Parameter  |          | Min. Typ.  |           | Max.            | Unit  |  |
| CLKIN frequ     | iency      | fCLKIN   | (7.)       | 27        | -               | MHz   |  |
| HSD period      |            | tH       |            | 1716      | <u>14</u><br>70 | CLKIN |  |
| HSD display     | / period   | tHD      |            | 1440      |                 | CLKIN |  |
| HSD back p      | orch       | tHBP     | <b>±</b> ( | 240       | =               | CLKIN |  |
| HSD front porch |            | tHFP     | - 36 -     |           | -               | CLKIN |  |
| HSD pulse width |            | tHSW     | - 1 -      |           |                 | CLKIN |  |
| VSD period time |            | tV       | -          | 262.5     | -               | Н     |  |
| Vertical disp   | lay area   | tVD      |            | 240       |                 | Н     |  |
| VSD             | Odd field  | tVBP     | -          | 21        | <u>a</u> 11     | 1.1   |  |
| back porch      | Even field | J LAPA L | 22         | 21.5      |                 | Н     |  |
| VSD             | Odd field  | A)/ED    | #3         | 1.5       | -               | 131   |  |
| front porch     | TVED       |          | -          | 1         | -               | Н     |  |
| VSD pulse \     | width      | tVSW     | = 1        | 1         | -               | CLKIN |  |
| 1 Frame         |            |          | =:         | 525       | -               | Н     |  |

YUV 720 mode/PAL input timing

| Dorom eter             |               | Cyma h al |            | Interlace |      |       |  |
|------------------------|---------------|-----------|------------|-----------|------|-------|--|
| Parameter              |               | Symbol    | Min.       | Тур.      | Max. | Unit  |  |
| CLKIN frequ            | iency         | fCLKIN    | -          | 27        | -    | MHz   |  |
| HSD period             |               | tH        | -          | 1728      | 2    | CLKIN |  |
| HSD display            | period        | tHD       |            | 1440      |      | CLKIN |  |
| HSD back p             | orch          | tHBP      | 48         | 240       | -    | CLKIN |  |
| HSD front porch        |               | tHFP      | #1         | 48        |      | CLKIN |  |
| HSD pulse width        |               | tHSW      | =          | 1         | 5    | CLKIN |  |
| VSD period time        |               | tV        | = 1        | 312.5     | 5:   | Н     |  |
| Vertical disp          | N. C. Mariana | tVD       |            | 288       |      | Н     |  |
| VSD                    | Odd field     | N/DD      | -          | 24        |      |       |  |
| back porch             | Even field    | tVBP      | 20         | 24.5      |      | Н     |  |
| VSD                    | Odd field     | A)/ED     | <b>=</b> 8 | 0.5       | -    | - 17  |  |
| front porch Even field |               | tVFP      | #3         | 0         | - 4  | Н     |  |
| VSD pulse width        |               | tVSW      | -          | 1         | -    | CLKIN |  |
| 1 Frame                |               |           | = 3        | 625       | 5    | Н     |  |



YUV 640 mode/NTSC input timing

| Darameter              | Parameter       |          |           | Interlace |      | Unit  |  |
|------------------------|-----------------|----------|-----------|-----------|------|-------|--|
| raiailletei            |                 | Symbol   | Min. Typ. |           | Max. | OIIIL |  |
| CLKIN frequ            | iency           | fCLKIN   |           | 24.535    |      | MHz   |  |
| HSD period             |                 | tH       | 5         | 1560      | -    | CLKIN |  |
| HSD display            | / period        | tHD      |           | 1280      |      | CLKIN |  |
| HSD back p             | orch            | tHBP     | 2         | 240       | -    | CLKIN |  |
| HSD front porch        |                 | tHFP     | - 40      |           | -    | CLKIN |  |
| HSD pulse width        |                 | tHSW     | - 1       |           | -    | CLKIN |  |
| VSD period             | VSD period time |          | - 262.5   |           | -    | Н     |  |
| Vertical disp          | olay area       | tVD      | 240       |           |      | Н     |  |
| VSD                    | Odd field       | tVBP     | <u></u>   | 21        | -    | - 11  |  |
| back porch             | Even field      | ] IVDP [ | <u> </u>  | 21.5      | 2    | - H   |  |
| VSD                    | Odd field       | #VED     | 2         | 1.5       | 2    | LT.   |  |
| front porch Even field |                 | tVFP     | -         | 1         | -    | H     |  |
| VSD pulse v            | width           | tVSW     | -         | 1         | =    | CLKIN |  |
| 1 Frame                |                 |          | ¥         | 525       | -    | Н     |  |

YUV 640 mode/PAL input timing

| Parameter              |                 | Symbol |                  | Interlace |      | Unit    |  |
|------------------------|-----------------|--------|------------------|-----------|------|---------|--|
| raiailletei            | raiaiiielei     |        | Min.             | Тур.      | Max. | - OIIIL |  |
| CLKIN frequ            | iency           | fCLKIN | -                | 24.375    | -    | MHz     |  |
| HSD period             | 7               | tH     | <del>18</del> 86 | 1560      |      | CLKIN   |  |
| HSD display            | period          | tHD    |                  | 1280      |      | CLKIN   |  |
| HSD back p             | orch            | tHBP   | 2                | 240       | _    | CLKIN   |  |
| HSD front p            | HSD front porch |        | -                | - 40      |      | CLKIN   |  |
| HSD pulse v            | HSD pulse width |        | - 1              |           | -    | CLKIN   |  |
| VSD period             | SD period time  |        | - 312.5          |           | -    | Н       |  |
| Vertical disp          | lay area        | tVD    | 288              |           |      | Н       |  |
| VSD                    | Odd field       | tVBP   | 5                | 24        | -    | Н       |  |
| back porch             | Even field      | IVDP   |                  | 24.5      | -    |         |  |
| VSD                    | Odd field       | tVFP   | 2                | 0.5       | -    | 0.0     |  |
| front porch Even field |                 | IVFF   | _                | 0         | -    | H       |  |
| VSD pulse v            | width           | tVSW   | -                | 11        | -    | CLKIN   |  |
| 1 Frame                |                 |        | 4                | 625       | -    | Н       |  |



# CCIR656 input timing NTSC mode



| LINE<br>NUMBER | F | v  | H<br>(EAV) | H<br>(SAV) |  |
|----------------|---|----|------------|------------|--|
| 1-3            | 1 | 1  | 1          | 0          |  |
| 4-22           | 0 | 1. | 1          | 0          |  |
| 23-262         | 0 | 0  | -1         | 0          |  |
| 263-265        | 0 | 1  | 1          | -0         |  |
| 266-285        | 1 | 1  | 1          | 0          |  |
| 286-525        | 1 | 0  | 1          | 0          |  |

|   | F          | H   | ٧               |
|---|------------|-----|-----------------|
| 1 | EVEN Field | EAV | BLANKING        |
| 0 | ODD Field  | SAV | ACTIVE<br>VIDEO |

#### PAL mode



|   | F          | Н   | ٧               |
|---|------------|-----|-----------------|
| 1 | EVEN Field | EAV | BLANKING        |
| 0 | ODD Field  | SAV | ACTIVE<br>VIDEO |

| LINE<br>NUMBER | F  | v  | H<br>(EAV) | H<br>(SAV) |
|----------------|----|----|------------|------------|
| 1-22           | 0  | 1  | 1          | 0          |
| 23-310         | 0  | 0  | 1          | 0          |
| 311-312        | 0  | 1  | 1          | 0          |
| 313-335        | 1  | .1 | 1          | 0          |
| 336-623        | 1  | 0  | 1          | 0          |
| 624-625        | 1. | 1  | 1          | 0          |



#### 8.6 AC Electrical Characteristics

| Parameter                           | Symbol   | Min. | Тур.  | Max. | Unit  | Conditions                                                      |
|-------------------------------------|----------|------|-------|------|-------|-----------------------------------------------------------------|
| HSD period time                     | Th       | 60   | 63.56 | 67   | us    |                                                                 |
| VSD setup time                      | Tvst     | 12   | -     | -    | ns    |                                                                 |
| VSD hold time                       | Tvhd     | 12   | -     | 2    | ns    |                                                                 |
| HSD setup time                      | Thst     | 12   | -     | -    | ns    |                                                                 |
| HSD hold time                       | Thhd     | 12   | -     | 2    | ns    |                                                                 |
| Data setup time                     | Tdsu     | 12   | -     | -    | ns    | DB0~DB7 to                                                      |
| Data hold time                      | Tdhd     | 12   | -     | -    | ns    | DB0~DB7 to                                                      |
| Time that VSD to 1st Gate output    | Tstv     | 0    | 21    | 31   | Н     | @ 8-bit RGB, 8-bit Dummy RGB<br>NTSC, Delay by<br>VBLK setting. |
| Time that CCIR_V to 1st Gate output | Tstv     | 0    | 22    | 31   | н     | @ CCIR656 NTSC,<br>Delay by VBLK setting.                       |
| Time that CCIR_V to 1st Gate output | Tstv     | 3    | 24    | 34   | Н     | @ 8-bit Dummy RGB & CCIR656<br>PAL,<br>Delay by VBLK setting.   |
| Source output setting time (*1)     | Tst      | -    | -     | 8    | us    | R= 25K ohm , C= 30 pF<br>10% → 90% final.                       |
| Gate output setting time (*1)       | Tstg     | ×    | 0.5   | 1    | us    | R= 3K ohm , C= 25 pF<br>10% → 90% final.                        |
| VCOM setting time (*1)              | Tst,vcom | -    | -     | 9    | us    | R= 200 ohm , C= 5 nF<br>10% → 90% final.                        |
| Time that HSD width                 | Twh      | 1    |       | -    | CLKIN |                                                                 |

Ps. (\*1) Test Condition:

When the tested signal is changed from Vo, min to Vo, max, the time that is from the start of change to the time that the swing voltage at point B is less than +/- 20 mV is called the setting time of the tested signal.

#### 8.7 Power On/Off Sequence

#### 8.7.1 Initialize Flow Chart





#### 8.7.2 Power On Sequence



#### Note:

- 1. The RSTB should keep low state till VDD was stable, and set to high state before SPI command start.
- 2. After STB set to 1, it takes 9 VSD pulse for power on operation.

#### 8.7.3 Power Off Sequence



Note: For properly power off operation, the extra 5 VSD pulses (or more) after STB set to low were required.



# 9. Optical Specification

Ta=25°C

| Item           |       | Symbol    | Condition           | Min   | Тур.  | Max.  | Unit              | Remark         |
|----------------|-------|-----------|---------------------|-------|-------|-------|-------------------|----------------|
| Contrast Ratio |       | CR        | θ=0°                | 200   | 350   | -     |                   | Note1<br>Note2 |
| Response Time  |       | Ton/ Toff | 25℃                 | -     | 25    | 40    | ms                | Note1<br>Note3 |
| View Angles    |       | ΘТ        | CR≧10               |       | 25    | -     | - Degree          | Note 4         |
|                |       | ΘВ        |                     |       | 55    | -     |                   |                |
|                |       | ΘL        |                     |       | 50    | -     |                   |                |
|                |       | θR        |                     |       | 50    | -     |                   |                |
| Chromaticity   | White | х         | Brightness<br>is on | 0.257 | 0.307 | 0.357 |                   |                |
|                |       | У         |                     | 0.290 | 0.340 | 0.390 |                   |                |
|                | Red   | х         |                     | 0.540 | 0.590 | 0.640 |                   |                |
|                |       | У         |                     | 0.300 | 0.350 | 0.400 |                   | Note5,         |
|                | Green | х         |                     | 0.291 | 0.341 | 0.391 |                   | Note1          |
|                |       | У         |                     | 0.481 | 0.531 | 0.581 |                   |                |
|                | Blue  | х         |                     | 0.095 | 0.145 | 0.195 |                   |                |
|                |       | У         |                     | 0.073 | 0.123 | 0.173 |                   |                |
| NTSC           |       | S         |                     |       | 40    |       | %                 | Note5          |
| Luminance      |       | L         |                     | 230   | 250   | -     | cd/m <sup>2</sup> | Note1<br>Note6 |
| Uniformity     |       | U         |                     | 75    | 80    | -     | %                 | Note1<br>Note7 |

Test condition: VF=3.2V, IL=20mA(Backlight current), the ambient temperature is 25℃.



Note 1: Definition of optical measurement system.

Temperature =  $25^{\circ}C(\pm 3^{\circ}C)$ 

LED back-light: ON, Environment brightness < 150 lx



Note 2: Contrast ratio is defined as follow:

Contrast Ratio =  $\frac{\text{Surface Luminance with all white pixels}}{\text{Surface Luminance with all black pixels}}$ 

### Note 3: Response time is defined as follow:

Response time is the time required for the display to transition from black to white (Rise Time, Tr) and from white to black(Decay Time, Tf).





Note 4: Viewing angle range is defined as follow:

Viewing angle is measured at the center point of the LCD.



Note 5: Color chromaticity is defined as follow: (CIE1931)

Color coordinates measured at center point of LCD.



 $S = \frac{area \ of \ RGB \ triangle}{area \ of \ NTSC \ triangle} \times 100\%$ 



#### Note 6: Luminance is defined as follow:

Luminance is defined as the brightness of all pixels "White" at the center of display area on optimum contrast. Note 7: Luminance Uniformity is defined as follow:

Active area is divided into 9 measuring areas (Refer Fig. 2). Every measuring point is placed at the center of each measuring area.

Uniformity (U) =  $\frac{\text{Minimum Luminance(brightness) in 9 points}}{\text{Maximum Luminance(brightness) in 9 points}}$ 



Fig. 2 Definition of uniformity



# 10. Environmental / Reliability Tests

| No | Test Item                            | Condition                                                                                                | Judgment criteria                                        |  |
|----|--------------------------------------|----------------------------------------------------------------------------------------------------------|----------------------------------------------------------|--|
| 1  | High Temp Operation                  | Ts=+60℃, 120hrs                                                                                          | Per table in below                                       |  |
| 2  | Low Temp Operation                   | Ta=-20℃, 120hrs                                                                                          | Per table in below                                       |  |
| 3  | High Temp Storage                    | Ta=+70℃, 120hrs                                                                                          | Per table in below                                       |  |
| 4  | Low Temp Storage                     | Ta=-30℃, 120hrs                                                                                          | Per table in below                                       |  |
| 5  | High Temp & High<br>Humidity Storage | Ta=+40°C, 90% RH<br>120 hours                                                                            | Per table in below (polarizer discoloration is excluded) |  |
| 6  | Thermal Shock<br>(Non-operation)     | -30°C 30 min~+70°C 30 min,<br>Change time:5min, 10 Cycles                                                | Per table in below                                       |  |
| 7  | ESD (Operation)                      | C=150pF, R=330Ω , 5points/panel<br>Air:±8KV, 5times;<br>Contact:±4KV, 5 times;                           | Per table in below                                       |  |
| 8  | Vibration<br>(Non-operation)         | Frequency range:10~55Hz,<br>Stroke:1.5mm<br>Sweep:10Hz~55Hz~10Hz 2 hours<br>for each direction of X.Y.Z. | Per table in below                                       |  |
| 9  | Shock<br>(Non-operation)             | 60G 6ms, ±X,±Y,±Z 3times, for each direction                                                             | Per table in below                                       |  |
| 10 | Package<br>Drop Test                 | Height:80 cm,<br>1 corner, 3 edges, 6 surfaces                                                           | Per table in below                                       |  |

| INSPECTION             | CRITERION(after test)                                |  |  |
|------------------------|------------------------------------------------------|--|--|
| Appearance             | No Crack on the FPC, on the LCD Panel                |  |  |
| Alignment of LCD Panel | No Bubbles in the LCD Panel                          |  |  |
|                        | No other Defects of Alignment in Active area         |  |  |
| Electrical current     | Within device specifications                         |  |  |
| Function / Display     | No Broken Circuit, No Short Circuit or No Black line |  |  |
|                        | No Other Defects of Display                          |  |  |



### 11. Precautions for Use of LCD Modules

#### 11.1 Safety

The liquid crystal in the LCD is poisonous. Do not put it in your mouth. If the liquid crystal touches your skin or clothes, wash it off immediately using soap and water.

#### 11.2 Handling

- A. The LCD and touch panel is made of plate glass. Do not subject the panel to mechanical shock or to excessive force on its surface.
- B. Do not handle the product by holding the flexible pattern portion in order to assure the reliability
- C. Transparency is an important factor for the touch panel. Please wear clear finger sacks, gloves and mask to protect the touch panel from finger print or stain and also hold the portion outside the view area when handling the touch panel.
- D. Provide a space so that the panel does not come into contact with other components.
- E. To protect the product from external force, put a covering lens (acrylic board or similar board) and keep an appropriate gap between them.
- F. Transparent electrodes may be disconnected if the panel is used under environmental conditions where dew condensation occurs.
- G. Property of semiconductor devices may be affected when they are exposed to light, possibly resulting in IC malfunctions.
- H. To prevent such IC malfunctions, your design and mounting layout shall be done in the way that the IC is not exposed to light in actual use.

#### 11.3 Static Electricity

- A. Ground soldering iron tips, tools and testers when they are in operation.
- B. Ground your body when handling the products.
- C. Power on the LCD module before applying the voltage to the input terminals.
- D. Do not apply voltage which exceeds the absolute maximum rating.
- E. Store the products in an anti-electrostatic bag or container.

#### 11.4Storage

- A. Store the products in a dark place at  $+25^{\circ}\text{C} \pm 10^{\circ}\text{C}$  with low humidity (40% RH to 60% RH). Don't expose to sunlight or fluorescent light.
- B. Storage in a clean environment, free from dust, active gas, and solvent.

#### 11.5 Cleaning

- A. Do not wipe the touch panel with dry cloth, as it may cause scratch.
- B. Wipe off the stain on the product by using soft cloth moistened with ethanol. Do not allow ethanol to get in between the upper film and the bottom glass. It may cause peeling issue or defective operation. Do not use any organic solvent or detergent other than ethanol.

#### 11.6 Cautions for installing and assembling

Bezel edge must be positioned in the area between the Active area and View area. The bezel may press the touch screen and cause activation if the edge touches the active area. A gap of approximately 0.5mm is needed between the bezel and the top electrode. It may cause unexpected activation if the gap is too narrow. There is a tolerance of 0.2 to 0.3mm for the outside dimensions of the touch panel and tail. A gap must be made to absorb the tolerance in the case and connector.

