# Calcul haute performance pour les systèmes embarqués (HPEC) Lab 1 - Advanced CPU features

#### Lab I - Advanced CPU ieatures

#### Bertrand LE GAL

IMS laboratory, CNRS UMR 5218 Digital Circuits and Systems team Bordeaux-INP, University of Bordeaux France



## Evolution of the processing performance of CPUs

### Single-Threaded Integer Performance



## From microcontrollers to microprocessors



management

Instructions decoding

Memory

32x32







### Introduction au pipelined architectures

#### 35 YEARS OF MICROPROCESSOR TREND DATA



Original data collected and plotted by M. Horowitz, F. Labonte, O. Shacham, K. Olukotun, L. Hammond and C. Batten Dotted line extrapolations by C. Moore

### Instruction pipelining in processors

- To be executed a instr.
   needs to execute: fetch,
   decode, load, execute
   and write operations.
  - 1 intr. needs 5 clock cycles
- This sequential task can be split into parallel sub-tasks
  - The same operation are executed over diff. instructions
- Performances
  - Reduces silicon critical paths,
  - Increase execution parallelism,
  - Need hardware to manage pipeline.





| F1  | F2 | F3 | F4 | F5 |    |    |    |     |
|-----|----|----|----|----|----|----|----|-----|
|     | D1 | D2 | D3 | D4 | D5 |    |    |     |
|     |    | L1 | L2 | L3 | L4 | L5 |    | - 0 |
|     |    |    | E1 | E2 | E3 | E4 | E5 |     |
| - 6 |    | 25 |    | W1 | W2 | W3 | W4 | W5  |

### Some characteristics of INTEL processors

### • Number of pipeline stages

- 5 stages (Pentium, 1993)
- 14 stages (Pentium III, 1995)
- 31 stages (Pentium IV, 2006)
- 14~19 stages (Core-i7, 2016)

### Execution time of x86 instr. (EX)

- Integer addition (1 cycle)
- Float addition (5 cycles)
- Integer multiplication (3 cycles)
- Float multiplication (6~7 cycles)
- Integer division (13~44 cycles)
- Float division (15 cycles)





https://www.agner.org/optimize/instruction\_tables.pdf https://en.wikipedia.org/wiki/Comparison\_of\_CPU\_microarchitectures

## Execution hasards & data dependencies

- Pipeline is (usually) efficient when it is full of (independent) instructions,
  - Not so easy from an algorithmic point of view!
- Pipeline stalls happened frequently:
  - Data dependency
  - Control dependency
  - High latency operation
  - Memory access (see after)







https://fr.wikipedia.org/wiki/Pipeline\_(architecture\_des\_processeurs)

### Pipeline execution and control statements

- Another pipeline usage issue comes from control statements
  - Control statement involve compare and jump instructions,
  - Which instr. should be loaded ????
  - NOP vs branch prediction.
- Branch prediction unit
  - Different approaches,
  - Impacts on performance,
  - Impacts on hardware cost.
- It is possible to avoid parts of them at software level.



### Introduction to memory hierarchy

### A software program

- Execute arithmetic computations
- Load/store values in memory

### Hardware memory characteristics

- Some GB on data,
- Works @GHz frequencies,
- High energy consumption (refresh),
- Are very slow compared to CPU.

### • Between CPU and DDR memory

- Smaller & faster memories are inserted,
- They manage data locality efficiently.



## Memory cache behavior

- Data move (automatically) from memory to registers,
  - Dedicated hardware resources make the job for you,
- Date are stored in cache for future usage (reduce time),
  - Interesting when data locality is high,
- Cache have limited sizes
  - Replace values when caches are full,
- Cache ctrl predicts memory access to anticipate moves.





## Properties of memory levels

- The memory hierarchy depends on processor targets
  - Large caches increases performances
  - Cache memory are costly,
  - Tradeoff (energy, cost, performance),
- Software designer should take to cache characteristics.







https://computationstructures.org/lectures/caches/caches.html

### Introduction to superscalar feature

#### Executed instruction

- Targets an hardware resource,
- Has a variable execution time.

#### Architecture offers

- A large set of hardware resources,
- ALU & others resources underuse.

### Superscalar architecture

- Execute more than one instruction at a time depending on resource availability.
- Architectures can support inorder or out-of-order execution.





### Behavior of superscalar architectures





### Intel Haswell Execution Engine

#### On INTEL architectures

- Up to 8 instr. can be executed per cc.
- IPC level grows from 1 to 8 theoretically.

### Units are grouped into ports

- Asymmetric port capabilities,
- ex. division and multiplication can't be processed in parallel.

### A processor can execute

- 8 × clock frequency instructions per second,
- Not so easy to achieve...

14

Software descriptions can help...



## Source code and compiler impacts on perf.

### Off-the-shelf processors

- General Purpose Processor can execute word processing or games,
- (very) complex architectures to be as efficient as possible,
- Processor cannot do everything
  - Software designer can help (code writing style, algo choice),
  - Software compiler can help too!
- Between two software programs executing the same behavior,
  - Speed up from 2 to 100!

```
| S("#word-list-out").html(" ");
| var b = count_array_gen();
| varse_int(liczenie().unique);
| var c = array_bez_powt(), a = " ", d = parseInt($("#limit_val"),
| function("LMIT_total:" + d);
| function("cand:" + f);
| d < f && (f = d, function("check rand\u00f3\u00f3rand: " + f + "
| var h = [], d = d - f, e;
| if (e < c.length) {
| for (var g = 0;g < c.length;g++) {
| e = indexOf_Array(b, c[g]), -1 < e && b.splice(e, 1);
| }
| for (g = 0;g < c.length;g++) {
| b.unshift([use_class:"parsmeter", word:c[g]]);
| }
| e = indexOf_keyword(b, "");
| -1 < e && b.splice(e, 1);
| e = indexOf_keyword(b, void 0);
| -1 < e && b.splice(e, 1);
| o = indexOf_keyword(b, "");
| -1 < e && b.splice(e, 1);
| o = indexOf_keyword(b, "");
| -1 < e && b.splice(e, 1);
| o = indexOf_keyword(b, "");
| -1 < e && b.splice(e, 1);
| o = indexOf_keyword(b, "");
| o =
```





### Conclusion

- CPU architectures are complex
  - Features depend on CPU vendors,
  - Pro/Con trade-offs
- Algorithms impacts on performance level,
  - Source code writing too!
  - Don't forget the compiler...
- To obtain an efficient application, YOU should take care about:
  - The processor features,
  - Your code writing style,

16

The compiler optimizations.

