## **Booth-Multiplier Implementation**

Unsigned 8×8 Radix-4 Booth Multiplier dot\_diagram (based on the dor-diagram on page 146 of "CSL-TR-94-617.appendix.pdf")



Figure 1- Internal architecture of an unsigned radix-4 Booth multiplier

The following pictures show an example which is based on the dot-diagram shown in Figure 1.



50=0,51=1,52=0,53=0 11, applying the values of So. - S3 = 336

Signed 8×8 Radix-4 Booth Multiplier dot\_diagram (based on the dor-diagram on page 146 of "CSL-TR-94-617.appendix.pdf")



Figure 2- Internal architecture of a signed radix-4 Booth multiplier

The following pictures show an example which is based on the dot-diagram shown in Figure 2.



( . X A) (-2xA) (2xA) (oxA) I applying Ei, si 111110101000 = -336

## Hints:

- 1. The partial product row bits shown in Figures 1 and 2 (circles) are 9 bits in each row since to shift the multiplicand when the booth encoded element is +2 or -2. In case the Booth encoded element is 0,+1,-1 this bit (most significant bit) will be filled with sign bit.
- 2. As mentioned in the "Dot\_Digram.pdf", in the given Booth multiplier Verilog file, S<sub>i</sub> signals are also called neg<sub>i</sub> or cor<sub>i</sub>.
- 3. In case, you want to change the given unsigned multiplier, you need to change the S<sub>i</sub> signals and "1s" (those that are distinguished with red circle in Figure 1) to E<sub>i</sub> and "1s" signals (that already explained both in this document and CSL-TR-94-617.appendix.pdf page 148). Also you have to remove the extra partial product row (partial product row 4 except S₃). However, if you can's change it, you still can use the given code. In more detail, since the inputs are in signed format, you have to convert them to unsigned format, then change the multiplication result accordingly if needed (for example, if one of the operand is + and the other one is -).
- 4. Note that, the unsigned Booth format (figure 1) has and extra partial product row (row 4 except S₃).
- 5. Figure 3 shows the dot\_diagram the of unsigned Booth multiplier when approximation in topic 3 is applied.



Figure 3- Internal architecture of an unsigned radix-4 Booth multiplier when the 5 least-significant column are replaced with "1"

- 6. To apply approximation in topic 4, you have to implement the approximate half adders and full adders, then replace those exact half adders and full adders in the 4 least-significant bits with approximate ones.
- 7. To apply approximation in topic 5, you have to implement the approximate partial product generator, then replace those exact partial product generators in the 5 least-significant columns.
- 8. In the given unsigned Booth multiplier Verilog file, the partial products are implemented using forgenerate. To implement the approximation in topic 3, and 5, you may change this part of the code. And to implement the approximation in topic 4, you simply need to change the half adders and full adders of the 5 least-significant columns in the accumulation stages.

You can email m.asadi@usask.ca if you have any questions.