## A vector computer is a SIMD machine

Single vector instructions operate on multi-element data items Commands are broadcast to the processing elements (PE) PE's operate in lock-step fashion performing the same operation

Example: Z = s\*X + Y

where Z, X and Y are arrays or vectors s is a scalar constant or variable

## Intel-based PC's have MMX, SSE & AVX instructions

Multi-media extensions (integer)

Streaming SIMD extensions (floating point)

Advanced Vector Extensions (AVX)

Operates on four 64-bit floating point numbers in parallel

# Only supercomputers had vector instructions in the past the Cray-1 designed by Seymour Cray in the 70s

- Highly pipelined functional units
- Data get streamed to and from vector registers
  - Data collected from memory into registers
  - Results stored from registers to memory

### Basic idea:

- Read sets of data elements into "vector registers"
- Operate on those registers
- Disperse the results back into memory

## High memory bandwidth is required to quickly fill registers



#### Vector registers

JOHNS HOPKINS

UNIVERSITY

- Each register holds a 64-element, 64 bits/element vector
- Register file has 16 read ports and 8 write ports



Vector functional units

JOHNS HOPKINS

**UNIVERSITY** 

- Fully pipelined
- Data and control hazards are detected



- Vector load-store unit
  - Fully pipelined
  - Words move between registers
  - One word per clock cycle after initial latency
- Scalar registers
  - 32 general-purpose registers
  - 32 floating-point registers



**Example VMIPS** 

```
# Vector Code
                     # Scalar Code
# C code
                       LI R4, 64
                                           LI VLR, 64
for (i=0; i<64; i++)
                                           LV V1, R1
                     loop:
C[i] = A[i] + B[i];
                       L.D F0, 0(R1)
                                           LV V2, R2
                       L.D F2, O(R2)
                                           ADDV.D V3, V1, V2
                       ADD.D F4, F2, F0
                                                 V3, R3
                                           SV
                       S.D \mathbf{F4}, 0(\mathbf{R3})
                       DADDIU R1, 8
                       DADDIU R2, 8
                       DADDIU R3, 8
                       DSUBIU R4, 1
                       BNEZ R4, loop
```

Example: DAXPY

```
L.D
        F0,a ;load scalar a
LV
        V1,Rx ;load vector X
MULVS.D V2,V1,F0 ; vector-scalar mult
LV
        V3,Ry ;load vector Y
ADDVV
        V4, V2, V3; add
SV
        Ry, V4 ; store result
```

- In MIPS Code
  - ADD waits for MUL, SD waits for ADD
- In VMIPS
  - Stall once for the first vector element, subsequent elements will flow smoothly down the pipeline.

**Example VMIPS Instructions** 

Pipeline stall required once per vector instruction!

- Execution time depends on three factors:
  - Length of operand vectors
  - Structural hazards
  - Data dependencies
- VMIPS functional units consume one element per clock cycle
  - Execution time is approximately the vector length