

# **Computer Organization**

605.204

Module Three
Part Five
MIPS Machine Code



#### **Module Three**

- Part Five
- In this presentation, we are going to talk about:
- Hardware Instruction Formats



## **Previously**

- Previously we talked about:
- A People Language the MIPS Assembly Language

Now: The MIPS Machine Code



### A First Set of Instructions

#### **Instruction**

#### **Meaning**

$$$s1 = $s2 + $s3$$
  
 $$s1 = $s2 - $s3$ 

$$$s1 = Memory[$s2+100]$$
  
Memory[\$s2+100] = \$s1

Next instr. is at Label if \$s4 != \$s5 Next instr. is at Label if \$s4 = \$s5

Next instr. is at Label



## **MIPS** Register Use Convention

| Name               | Register number | Usage                                        |
|--------------------|-----------------|----------------------------------------------|
| \$zero             | 0               | the constant value 0                         |
| \$at               | 1               | reserved for Assembler                       |
| \$v0-\$v1          | 2-3             | values for results and expression evaluation |
| \$a0               | 4-7             | arguments                                    |
| \$+0 <b>-</b> \$+7 | 8-15            | temporaries                                  |
| \$s0 <b>-</b> \$s7 | 16-23           | saved                                        |
| \$t8-\$t9          | 24-25           | more temporaries                             |
| \$k0-\$k1          | 26-27           | reserved for Operating System                |
| \$gp               | 28              | global pointer                               |
| \$sp               | 29              | stack pointer                                |
| \$fp               | 30              | frame pointer                                |
| \$ra               | 31              | return åddress                               |



#### **MIPS Hardware Instruction Formats**

- Only three instruction formats:
  - Register
  - Immediate
  - Jump

| R | ор | rs                  | rt | rd           | shamt | funct |  |
|---|----|---------------------|----|--------------|-------|-------|--|
| I | op | rs                  | rt | 16 bit value |       |       |  |
| J | op | 26 bit word address |    |              |       |       |  |



### **Arithmetic Instructions**

- Instructions, like registers and words of data, are also 32 bits long
  - Example: add \$t0, \$s1, \$s2
  - registers have numbers, \$t0 = 8, \$s1 = 17, \$s2 = 18
- Instruction Format: Register

|        | 000000 | 10001 | 10010 | 01000 | 00000 | 100000 |
|--------|--------|-------|-------|-------|-------|--------|
| # bits | 6      | 5     | 5     | 5     | 5     | 6      |
|        |        |       |       |       |       |        |
|        | opcode | rs    | rt    | rd    | shamt | funct  |

What do the field names stand for?

Operation Code; Register Source; Register source Two; Register Destination; Shift<sup>7</sup>Amount; Function Code



#### **Load and store Instructions**

Example:

```
C code: A[8] = h + A[8];
```

MIPS code: lw \$t0, 32(\$s3); content of A[8]

add \$t0, \$s2, \$t0; add h

sw \$t0, 32(\$s3); save to A[8]

- Instruction Format: Immediate
- Machine code: Memory address = rs + 16 bit value

| op | rs | rt | 16 bit value |
|----|----|----|--------------|
|    |    |    |              |



### **Branch Instructions**

- Instructions:
  - beq \$t4, \$t5, Labelb
  - Instruction Format: Immediate

| op rs rt | 16 bit word address |
|----------|---------------------|
|----------|---------------------|

Addresses are 32 bits

How did we handle this with load and store instructions?

- Specify a register and add its value to the 16 bit word address.
  - use the Program Counter Register
  - most branches are local +/- 32K instructions
  - (principle of locality)
- By the way, how do you implement the Compare process?



#### **Instructions for Constants**

Small constants are used quite frequently (50% of operands)

```
for example: AB = A + 5; CQ = C - 18;
```

- Solutions??
  - put 'typical constants' in memory and load them, or ...
  - create hard-wired registers (like \$zero) for constants, or ...
- MIPS Instructions:

```
addi $29, $29, 4
slti $8, $18, 10
andi $29, $29, 6
ori $29, $29, 4
```

How do we make this work?

| I | op | rs | rt <sup>10</sup> | 16 bit operand |
|---|----|----|------------------|----------------|
|---|----|----|------------------|----------------|



## **Jump Instruction**

MIPS unconditional branch instructions:

```
j label
```

Example:

Format:

| J op 26 bit word address |
|--------------------------|
|--------------------------|

- Jump instructions use the high order 4 bits of Program Counter
  - address boundaries of 256 MB



### **MIPS Hardware Instruction Formats**

- Only three instruction formats:
  - Register
  - Immediate
  - Jump

| R | ор | rs                  | rt | rd shamt funct |  | funct |  |
|---|----|---------------------|----|----------------|--|-------|--|
| I | ор | rs                  | rt | 16 bit value   |  |       |  |
| J | op | 26 bit word address |    |                |  |       |  |



## **Summary**

- MIPS Machine Language
- All processing operands are in registers
- Load and Store access to memory
- Three instruction formats
  - Three Register
  - Immediate
  - Jump
- Five addressing modes
  - Immediate, Register, Base, Program Counter, Pseudo-Direct