# TW5864 -- 5D1 H264 ENCODER WITH 4 Channel A/V Decoder

for Security Applications

## Preliminary Data Sheet from Techwell, Inc.

Information may change without notice

#### **Disclaimer**

This document provides technical information for the user. Techwell Inc. reserves the right to modify the information in this document as necessary. The customer should make sure that they have the most recent data sheet version. Techwell Inc. holds no responsibility for any errors that may appear in this document. Customers should take appropriate action to ensure their use of the products does not infringe upon any patents. Techwell Inc. respects valid patent rights of third parties and does not infringe upon or assist others to infringe upon such rights.

REV 0.6D 11/9/2010

## TW5864 - 4 CHANNEL A/V DECODER / MUX / VGA / LCD PROCESSOR

## Table of Content

| Overview                                    | 5  |
|---------------------------------------------|----|
| Analog Video Decoder                        | 5  |
| Digital Input Ports                         | 5  |
| Digital Output Ports                        |    |
| H.264 Video Encoder                         |    |
| Analog Audio CODEC                          |    |
| Digital Audio CODEC                         | 6  |
| DDR Interface                               |    |
| Host Interface                              |    |
| System Clock                                |    |
| Package                                     |    |
| Pin Diagram                                 |    |
| TW5864 (352 BGA)                            |    |
| Pin Description                             | 40 |
| Analog Interface                            |    |
| PCI Interface                               |    |
| ASYNC Host Interface                        |    |
| Video Digital Interface                     |    |
|                                             |    |
| Audio Digital Interface DDR SDRAM Interface | 14 |
|                                             |    |
| Misc InterfacePower / Ground Interface      |    |
|                                             |    |
| Functional Description                      |    |
| CVBS Video Input                            |    |
| Formats                                     |    |
| Analog Front-End                            |    |
| Decimation Filter                           |    |
| AGC and Clamping                            |    |
| Sync Processing                             | 22 |
| Y/C Separation                              |    |
| Color Decoding                              | 23 |
| Chrominance Demodulation                    |    |
| ACC (Automatic Color gain control)          | 25 |
| Chrominance Processing                      | 25 |
| Chrominance Gain, Offset and Hue Adjustment | 25 |
| CTI (Color Transient Improvement)           | 25 |
| Luminance Processing                        | 25 |
| ITU-R BT.656 Digital Input Ports            |    |
| Pre-processing Modules                      |    |
| Downscalers                                 | 30 |
| Motion Detection                            | 30 |
| Mask and Detection Region Selection         | 30 |
| Sensitivity Control                         | 31 |
| Level Sensitivity                           | 31 |
| Spatial Sensitivity                         | 31 |
| Temporal Sensitivity                        | 32 |
| Velocity Control                            | 32 |
| Blind Detection                             |    |
| Night Detection                             |    |
| H264 Encoding Channel Capture               | 35 |
| MJPEG Encoding Channel Capture              | 37 |
| PCI Preview Channel Selection               | 38 |
| Digital Preview Output Port                 | 40 |
| Byte-Interleaved Format                     |    |
| Line-Interleaved Format                     |    |

| 1 1.204 Elicoding Module                           |         |
|----------------------------------------------------|---------|
| De-Interlacers                                     | 49      |
| OSDs 49                                            |         |
| H264 Encoders                                      |         |
| H.264 Coded Stream                                 | 50      |
| Motion JPEG Encoding                               | 51      |
| JPEG Encoding                                      | 51      |
| Coded Stream                                       | 51      |
| Audio A/D Decoder and D/A Encoder                  | 52      |
| Audio Detection                                    |         |
| Serial Audio Interface                             |         |
| Audio Multi-Chip Cascade                           |         |
| ACLKP/ASYNP Slave Mode Data Output Timing          | 58      |
| Audio Clock Generation                             |         |
| Audio Clock Auto Setup                             |         |
| Audio Encoding / Decoding                          |         |
| Host Interfaces                                    |         |
| PCI Interface                                      |         |
| Asynchronous Interface                             |         |
|                                                    |         |
| External DRAM Interface                            |         |
| HW Operation Flow                                  | 66      |
| H264 Encoding Data Flow                            | 6/      |
| MJPEG Encoding Data Flow                           | 68      |
| ADPCM Encoding Data Flow                           |         |
| ADPCM Decoding Data Flow                           |         |
| PCI Preview Data Flow                              | 71      |
| Register Description – Direct Map Space            | 72      |
| 0x0000 ~ 0x1FFC - H264 Register Map                | 72      |
| 0x2000 ~ 0x2FFC - H264 Stream Memory Map           | 89      |
| 0x4000 ~ 0x4FFC - Audio Register Map               | 90      |
| 0x8800 ~ 0x88FC - Interrupt Register Map           | 100     |
| 0x9000 ~ 0x920C - Video Capture (VIF) Register Map | 103     |
| 0xA000 ~ 0xA8FF - DDR Controller Register Map      | 107     |
| 0xB800 ~ 0xB80C - Indirect Access Register Map     |         |
| 0xC000 ~ 0xC7FC - Preview Register Map             | 113     |
| 0xC800 ~ 0xC804 - JPEG Capture Register Map        | 117     |
| 0xD000 ~ 0xD0FC - JPEG Control Register Map        | 118     |
| 0xE000 ~ 0xFC00 - Motion Vector Register Map       | 123     |
| 0x18000 ~ 0x181FC - PCI Master/Slave Control Map   | 125     |
| 0x80000 ~ 0x87FFF - DDR Burst RW Register Map      | 132     |
| Register Description – Indirect Map Space          | 134     |
| Analog Video / Audio Decoder / Encoder             | 134     |
| Front-End Scalers / Multiplexers                   | 170     |
| Motion / Blind / Night Detection                   |         |
| Clock PLL / Analog IP Control                      |         |
| Parametric Information                             | 193     |
| AC/DC Electrical Parameters                        | 193     |
| Mechanical Data 352 BGA                            | 195     |
| Order Information                                  |         |
| Copyright Notice                                   |         |
| Trademark Acknowledgment                           | 100     |
| Disclaimer                                         |         |
| Life Support Policy                                | <br>200 |
| Revision History                                   |         |
| VEALSION LIPSON À                                  | ZU I    |

## **Table of Figures**

| Figure 1.  | TW5864 Block Diagram                                                                   | 7  |
|------------|----------------------------------------------------------------------------------------|----|
| Figure 2.  | TW5864 4-channel PC Card Solution                                                      | 7  |
| Figure 3.  | TW5864 16-channel PC card solution                                                     | 8  |
| Figure 4.  | TW5864 16-channel Embedded DVR solution                                                | 8  |
| Figure 5.  | TW5864 Pin Diagram (Bottom View)                                                       | 9  |
| Figure 6.  | The frequency response of the video input anti-aliasing filter                         | 21 |
| Figure 7.  | The characteristic of Decimation Filter                                                | 22 |
| Figure 8.  | The characteristics of Luminance Notch Filter for NTSC and PAL                         | 23 |
| Figure 9.  | The characteristics of Chrominance Band-Pass Filter for NTSC and PAL                   | 24 |
| Figure 10. | The characteristics of Chrominance Low-Pass Filter Curves                              |    |
| Figure 11. | The Characteristic of Luminance Peaking filter                                         | 25 |
| Figure 12. | Timing Diagram of ITU-R BT.656 format                                                  |    |
| Figure 13. | Timing Diagram of 108MHz 4 Ch D1 Time-Division-Multiplexed Video data                  |    |
| •          | Pin output Timing of 108MHz 4 Ch D1 Time-Division-Multiplexed Video data with 108      |    |
| 94.0       | clock                                                                                  |    |
| Figure 15. | The Pre-processing Module                                                              | 29 |
| Figure 16. | Motion mask and Detection Cell                                                         | 31 |
| Figure 17. | The relationship between current and reference field when MD_REFFLD = "0"              | 32 |
| Figure 18. | The relationship between current and reference field when MD_REFFLD = "1"              | 33 |
| Figure 19. | H264 Encoding Capture Path Channel Selection                                           | 36 |
|            | MJPEG Encoding Capture Path Channel Selection                                          |    |
|            | PCI Preview Path Channel Selection                                                     |    |
|            | Timing Diagram of ITU-R BT.656 format                                                  |    |
| _          | Timing Diagram of Two Channel Time-multiplexed Format                                  |    |
| _          | Logical Timing Diagram of 4 Ch Half D1 Time-multiplexed Format                         |    |
| _          | Timing Diagram of 108MHz 4 Ch D1 Time-Division-Multiplexed Video data                  |    |
| -          | Output Timing of 108MHz 4 Ch D1 Time-Division-Multiplexed Video data with 108MHz o     |    |
| •          |                                                                                        |    |
| Figure 27. | The Line-Interleaved Header Format                                                     | 47 |
| Figure 28. | Block Diagram of Audio Codec                                                           | 52 |
| Figure 29. | Audio Decimation Filter Response                                                       | 53 |
| Figure 30. | Timing Chart of Serial Audio Interface                                                 | 54 |
| Figure 31. | Timing Chart of Multi-channel Audio Record                                             | 55 |
| Figure 32. | Recommended Clock Master cascade mode system with ACLKRMASTER=1                        | 57 |
| Figure 33. | Audio Playback Falling Edge Triggered Input Timing, RM_SYNC=0, PB_MASTER=0, ADATPDLY=0 | 58 |
| Figure 34. | Audio Playback Falling Edge Triggered Input Timing, RM_SYNC=1, PB_MASTER=0, ADATPDLY=0 | 58 |
| Figure 35. | Audio Playback Falling Edge Triggered Input Timing, RM_SYNC=0, PB_MASTER=0, ADATPDLY=1 | 58 |
| Figure 36. | Audio Playback Falling Edge Triggered Input Timing, RM_SYNC=1, PB_MASTER=0, ADATPDLY=1 | 59 |
| Figure 37. | Audio Playback Rising Edge Triggered Input Timing, RM_SYNC=0, PB_MASTER=0, ADATPDLY=1  | 59 |
| Figure 38. | Audio Playback Rising Edge Triggered Input Timing, RM_SYNC=1, PB_MASTER=0, ADATPDLY=1  | 59 |
| Figure 39. | Audio Playback Rising Edge Triggered Input Timing, RM_SYNC=0, PB_MASTER=0, ADATPDLY=0  | 60 |
| •          | Audio Playback Rising Edge Triggered Input Timing, RM_SYNC=1, PB_MASTER=0, ADATPDLY=0  |    |
| Figure 41. | TW5864 HW Data Flow                                                                    | 66 |

REV 0.6D -2-

| TW5864 -    | ED4  | LIGEA       | ENICO | NED  | VA/ITLL A | <b>ΛΛ/</b> |      | NED  |
|-------------|------|-------------|-------|------|-----------|------------|------|------|
| 1 VV 2004 - | าวบา | <b>TZ04</b> | CINCL | JUEK | VVI I 🖂 4 | A/V        | ひとしし | JUEK |

#### **PRELIMNARY**

| Figure 42. | H264 Encoding Data Flow     | 67 |
|------------|-----------------------------|----|
| Figure 43. | MJPEG Encoding Data Flow    | 68 |
| •          | ADPCM Encoding Data Flow    |    |
| U          | ADPCM Decoding Data Flow    |    |
| •          | PCI Preview Pixel Data Flow |    |

REV 0.6D -3-

#### **Table List**

| Table 1.  | Video Input Formats Supported by the TW5864                                          | 20     |
|-----------|--------------------------------------------------------------------------------------|--------|
| Table 2.  | ITU-R BT.656 SAV and EAV Code Sequence                                               | 26     |
| Table 3.  | Special format of ITU-R BT. 656 Embedded timing code and Channel ID code when active |        |
| Table 4.  | Special format of ITU-R BT. 656 Embedded timing code and Channel ID code when active |        |
| Table 5.  | Mux Modes supported in the preview output ports                                      | 40     |
| Table 6.  | Single Channel Standard ITU-R BT.656 SAV and EAV Code Sequence                       | 41     |
| Table 7.  | The Channel ID Format for 4 Ch Half D1 Time-multiplexed Format with 54MHz            | 43     |
| Table 8.  | Shows the Special format of ITU-R BT. 656 Embedded timing code and Channel ID        | code44 |
| Table 9.  | Line Interleaving modes supported in the first two preview output ports              | 45     |
| Table 10. | Line Interleaved modes header bytes                                                  | 48     |
| Table 11. | Line Interleaved header bytes parameters definition                                  | 48     |
| Table 12. | Line Interleaved modes header bytes for Dummy Lines                                  | 48     |
| Table 13. | Sequence of Multi-channel Audio Record                                               | 55     |
| Table 14. | Audio frequency 256xfs mode: AIN5MD = 0, AFS384 = 0                                  | 61     |
| Table 15. | Audio frequency 320xfs mode: AIN5MD = 1, AFS384 = 0, 44.1/48 KHz not supported       | 162    |
| Table 16. | Audio frequency 384xfs mode: AIN5MD = 0, AFS384 = 1, 44.1/48 KHz not supported       | 162    |
| Table 17. | Audio frequency Auto Setup                                                           | 63     |
| Table 18. | Characteristics                                                                      | 193    |
|           |                                                                                      |        |

REV 0.6D -4-

#### Overview

TW5864 is a H.264 encoder solution with integrated 4-channel analog A/V decoders. TW5864 can be used as a low cost single chip solution for 4-channel H.264 hardware compression PC cards, or 16-channel cards by using additional 3 external TW2866 chips. TW5864 can also be used in embedded DVR applications as an AV front-end chip with H264 encoding capability. It can work with existing H.264 hardcore or DSP based CODECs. In existing H264 CODECs, performance may be limited due to limitation in both memory bandwidth and hardware resources. With the H.264 encoder built in at the front-end, the number of encoding channel supported scales with number of TW5864 chips used. The front-end H264 encoder offloads the processing from the backend CODECs to allow higher port count support and allows DSP resources saved and reserved for product differentiation features such as video analytic intelligence.

TW5864 features H.264 baseline level 3 compliant encoder capable of performing up to 5 D1 equivalent video encoding (125 fps for PAL and 150 fps for NTSC), 17 channel G.726 ADPCM hardware audio encoder with one channel for two way audio communication. The H.264 video encoder supports dual-bitstream compression for both local storage and netowork port outputs. It also features a motion JPEG encoder for up to 25 frames per second shared among all video channels

TW5864 integrates 4 A/V decoders. It has 4 CVBS analog inputs fed into four internal high quality NTSC/PAL video decoders. In addition, it has 3 digital BT. 656 input, running up to 108 MHz, capable of receiving up to 12 D1 video channels from external multi-channel video decoders such as TW2866 / TW2867. This allows the TW5864 to support total of 16 video input channels. The video streams from both on-chip/off-chip video decoders are fed into H.264 encoder as well as to external interfaces for preview purpose. The preview stream can go through either though four BT. 656 video output interfaces or PCI interfaces. The four BT 656 ports support both multi-channel byte or line interleaved output to interface with various external display solutions.

.TW5864 has built-in de-interlacers and OSDs before encoding is performed. There are also 16 sets of motion detection / night detection / blind detection engine for channel alarm notification. In addition, the hardware encoder generated motion information of each channel is accessible to the external CPU for analytic purpose. TW5864 also integrates many sets of scalers for each of the H264 encoder, MJPEG, and preview paths. Each of these scalers are independently configured.

TW5864 provides both asynchronous host interface and PCI interface for external CPU control and bitstream upload. The PCI interface can run at 33 or 66 MHz.

#### **Analog Video Decoder**

- 4 CVBS analog inputs fed into 4 sets of video decoder accept all NTSC(M/N/4.43) / PAL (B/D/G/H/I/K/L/M/N/60) standards with auto detection
- Integrated video analog anti-aliasing filters and 10 bit CMOS ADCs for each video decoder
- High performance adaptive 4H comb filters for all NTSC/PAL standards
- IF compensation filter for improvement of color demodulation
- Color Transient Improvement (CTI)
- Automatic white peak control
- Programmable hue, saturation, contrast, brightness and sharpness
- Proprietary fast video locking system for non-realtime application
- Noise Reduction to remove impulse noise

#### **Digital Input Ports**

- Three BT. 656 ports, each running at 108 MHz, directly interfaced with 3 external TW2866s
- Byte-interleaving supports 4 channels each port
  - Interlaced D1 interface at 60 / 50 fields per second
  - Progressive D1 interface at 30 / 25 frames per second

#### **Pre-processing**

- Per channel triple high performance downscalers of each channel scales independently for H264, JPEG and preview output
- Per channel motion detector with 16 X 12 cells
- Per channel night / blind detections
- Per channel de-interlacer to convert Interlaced video into progressive before compression

REV 0.6D -5-

- Per channel OSD for for information overlay
  - o Single Box
  - 1-bit per pixel text
  - o 12-bit per pixel bitmap

#### **Digital Output Ports**

- Preview video for external display chips
- Four BT. 656 ports for preview raw video output
- Byte-Interleaving interlaced D1 for all ports at 27 or 108 MHz
- Line-interleaving for the first 2 ports capable of supporting mix of interlaced D1 and CIF format at 27, 54, 81, or 108 MHz

#### **H.264 Video Encoder**

- H.264 baseline profile @ level 3 encoding
- Bit rate from 64 kbps up to 10 mbps each channel
- Maximum 125 fps (PAL) or 150 fps (NTSC)
- Real-time 4 D1 / 16 CIF or non-realtime 16 D1 main stream encoding
- Real-time 4 CIF / 16 QCIF or non-realtime 16 CIF secondary stream encoding
- VBR / CBR controllable
- Configurable GOP interval
- Motion vector granularity at full pel, ½ pel, and ¼ pel
- Motion vector ranges [-256, +255.75]
- In-loop de-blocking filter
- CAVLC entropy coding

#### **Video Analytic Interface**

- Per MB type / motion information
- 16x12 cells motion detection information
- Accessible through PCI / Async Host Interface

#### **Motion JPEG Encoder**

- Maximum of 25 fps, shared among all channels
- Support picture sizes of D1, CIF, and half-D1

#### **Analog Audio CODEC**

Integrated five audio ADCs and one audio DAC providing multi-channel audio mixed analog output

- Supports a standard I2S interface for record output and playback input
- PCM 8/16 bit and u-Law/A-Law 8bit for audio word length
- Programmable audio sample rate that covers popular frequencies of 8/16/32/44.1/48kHz

#### **Digital Audio CODEC**

- Hardware G.726 ADPCM encoder
- Encodes maximum of 17 channels, with 1 channel for two way communication
- Decodes 1 channel of audio for playback
- RTC for AV sync

#### **DDR Interface**

- Two 16-bit external DDR SDRAM memories
- Running at 166 MHz
- Total 256 MB up to 1 GB
- Auto refresh

#### **Host Interface**

- Configurable 32-bit asynchronous host interface / PCI interface
- PCI Interface runs as both initiator and target at 33 / 66 MHz
- Video through PCI supporting various preview resolution such as
  - o 2 D1
  - o 1 D1 + 4 CIF
  - o 9 CIF
  - o 16 QCIF
  - o 1 D1 + 15 QCIF
- Interface for external Video Decoder chips configuration
- IRQs and GPIOs

#### System Clock

- Single 27 MHz external crystal clock input
- 3 built-in PLLs for internal clock generation

#### **Package**

- 352 BGA

REV 0.6D - 6 -



Figure 1. TW5864 Block Diagram



Figure 2. TW5864 4-channel PC Card Solution

REV 0.6D -7-



Figure 3. TW5864 16-channel PC card solution



Figure 4. TW5864 16-channel Embedded DVR solution

REV 0.6D -8-

#### **Pin Diagram**

#### TW5864 (352 BGA)

26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 С D 0000 0 0 0 0 Ε F 0000 0000 0000 0000 G 0000 0000 Η 0 0 0 0 0 0 0 0 0000 0 0 0 0 Κ 0000 0000 0000 0000 Μ 0000 0 0 0 0 Ν TW5864 0000 0 0 0 0 0 0 0 0 0000 R 0000 0 0 0 0 Т 0000 0000 U 0000 0000 ٧ W 0000 0 0 0 0 Υ 00000 0 0 0 0 0 0 0 0 0 0 0 AA 0000 0 0 0 0 AΒ AC AD ΑE ΑF

Figure 5. TW5864 Pin Diagram (Bottom View)

REV 0.6D - 9 -

## **Pin Description**

## **Analog Interface**

| Name | Pin# | Туре | Description                         |
|------|------|------|-------------------------------------|
| VIN1 | B5   | Α    | Composite video input of channel 1. |
| VIN2 | B4   | Α    | Composite video input of channel 2. |
| VIN3 | В3   | Α    | Composite video input of channel 3. |
| VIN4 | B2   | Α    | Composite video input of channel 4. |
| AIN1 | D2   | Α    | Audio input of channel 1.           |
| AIN2 | D1   | Α    | Audio input of channel 2.           |
| AIN3 | E4   | Α    | Audio input of channel 3.           |
| AIN4 | E3   | Α    | Audio input of channel 4.           |
| AIN5 | E2   | Α    | Audio input of channel 5.           |
| AINN | D3   | Α    | AINN                                |
| AOUT | B1   | Α    | Audio mixing output.                |

REV 0.6D - 10 -

#### **PCI Interface**

| Name           | Pin#                                                                                                                                                                                                                                        | Туре | Description                             |
|----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-----------------------------------------|
| PCI_AD[31:0]   | AD14, AE14,<br>AF14, AC15,<br>AD15, AE15,<br>AF15, AD16,<br>AD17, AE17,<br>AF17, AC18,<br>AD18, AE18,<br>AF18, AE19,<br>AE22, AF22,<br>AD23, AE23,<br>AF23, AC24,<br>AD24, AE24,<br>AC25, AD25,<br>AE25, AF25,<br>AC26, AD26,<br>AE26, AF26 | I/O  | PCI Address / Data Multiplexed Signals  |
| PCI_CBE_N[3:0] | AE16, AF19,<br>AD22, AF24                                                                                                                                                                                                                   | I/O  | PCI Bus Command and Byte Enable Signals |
| PCI_PAR        | AF21                                                                                                                                                                                                                                        | I/O  | PCI Parity Signal                       |
| PCI_SERR_N     | AE21                                                                                                                                                                                                                                        | I/O  | PCI System Error Signal                 |
| PCI_PERR_N     | AD21                                                                                                                                                                                                                                        | I/O  | PCI Parity Error Signal                 |
| PCI_STOP_N     | AC21                                                                                                                                                                                                                                        | I/O  | PCI Stop Signal                         |
| PCI_DEVSEL_N   | AF20                                                                                                                                                                                                                                        | I/O  | PCI Device Select Signal                |
| PCI_TRDY_N     | AE20                                                                                                                                                                                                                                        | I/O  | PCI Target Ready Signal                 |
| PCI_IRDY_N     | AD20                                                                                                                                                                                                                                        | I/O  | PCI Initiator Ready Signal              |
| PCI_FRAME_N    | AC20                                                                                                                                                                                                                                        | I/O  | PCI Cycle Frame Signal                  |
| PCI_IDSEL      | AC17                                                                                                                                                                                                                                        | I/O  | PCI Initialization Device Select Signal |
| PCI_CLK        | AF16                                                                                                                                                                                                                                        | I    | PCI Clock Signal                        |
| PCI_REQ_N      | AC14                                                                                                                                                                                                                                        | 0    | PCI Request Signal                      |
| PCI_GNT_N      | AF13                                                                                                                                                                                                                                        | I/O  | PCI Grant Signal                        |
| PCI_INTA_N     | AE13                                                                                                                                                                                                                                        | 0    | PCI Interrupt A signal                  |
| PCI_RST_N      | AB24                                                                                                                                                                                                                                        | I    | PCI Reset signal                        |

REV 0.6D - 11 -

#### **ASYNC Host Interface**

| Name          | Pin#                                                                                                            | Туре | Description                                                                                                                                                       |
|---------------|-----------------------------------------------------------------------------------------------------------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| AS_ADDR[19:1] | AE7, AD7, AC7,<br>AF6, AE6, AD6,<br>AC6, AF5, AE5,<br>AD5, AF4, AD4,<br>AF3, AE3, AD3,<br>AF2, AE2, AF1,<br>AE1 | ı    | Asynchronous Host Interface Address Bus  Note: AS_ADDR[16:1] shared with PV_DATA2 / PV_DATA3                                                                      |
| AS_CS         | AC8                                                                                                             | -    | Asynchronous Host Interface Chip Select                                                                                                                           |
| SYNC_CS       | AE8                                                                                                             | -    | Sync port chip select                                                                                                                                             |
| SYNC_CLK      | AD8                                                                                                             | I    | Sync port clock                                                                                                                                                   |
| GPIO[7:0]     | AC12, AF11,<br>AE11, AF10,<br>AE10, AD10,<br>AF9, AE9                                                           | I/O  | General Purpose IO                                                                                                                                                |
| ENDIAN_TYPE   | AD9                                                                                                             | I    | Endian Type of the Host Interface. This pin is has effect only when the Asynchronous Host Interface mode is used. (MODE_SEL = 0)  1: Big Endian, 0: Little Endian |
| BUS_WIDTH     | AC9                                                                                                             | I    | Data Bus Width of the Host Interface. This pin has effect only when Asynchronous Host interface is used. (MODE_SEL = 0)  1: 32 bit, 0: 16 bit                     |
| MODE_SEL      | AF8                                                                                                             | Ι    | PCI Mode Select. 1: PCI, 0: Asynchronous Host Interface                                                                                                           |
| I2C_SDA       | P2                                                                                                              | I/O  | I2C Data Signal. The I2C signal is master, and used to control the external TW286x video decoder chips only.                                                      |
| I2C_SCL       | P1                                                                                                              | I/O  | I2C Clock Signal. The I2C signal is master, and used to control the external TW286x video decoder chips only.                                                     |
| IB            | R1                                                                                                              | I/O  | ID Input signal                                                                                                                                                   |

REV 0.6D - 12 -

## **Video Digital Interface**

| Name          | Pin#                                         | Туре | Description                                                                             |
|---------------|----------------------------------------------|------|-----------------------------------------------------------------------------------------|
| VD1[7:0]      | G1, F1, G2, F2,<br>G3, F3, G4, F4            | I    | Video data of VD1 input in BT. 656                                                      |
| VD_CLK1       | H1                                           | I    | Clock of VD1 input BT 656 port                                                          |
| VD2[7:0]      | J1, K2, J2, H2, K3,<br>J3, H3, H4            | I    | Video data of VD2 input in BT. 656                                                      |
| VD_CLK2       | K1                                           | 1    | Clock of VD2 input BT 656 port                                                          |
| VD3[7:0]      | M1, L1, N2, M2,<br>L2, N3, M3, L3            | I    | Video data of VD3 input in BT. 656                                                      |
| VD_CLK3       | N1                                           | 1    | Clock of VD3 input BT 656 port                                                          |
| PV_DATA0[7:0] | T1, T2, U1, U2, V1,<br>V2, W1, W2            | 0    | Video data of preview output port 0 in BT. 656                                          |
| PV_CLK0       | Y1                                           | 0    | Clock of preview output port 0                                                          |
| PV_DATA1[7:0] | Y2, AA1, AA2,<br>AB1, AB2, AC1,<br>AC2, AD2  | 0    | Video data of preview output port 1 in BT. 656                                          |
| PV_CLK1       | AD1                                          | 0    | Clock of preview output port 1                                                          |
| PV_DATA2[7:0] | AE1, AF1, AE2,<br>AF2, AD3, AE3,<br>AF3, AD4 | 0    | Video data of preview output port 2 in BT. 656 Note: AS_ADDR[8:1] shared with PV_DATA2  |
| PV_CLK2       | AE4                                          | 0    | Clock of preview output port 2                                                          |
| PV_DATA3[7:0] | AF4, AD5, AE5,<br>AF5, AC6, AD6,<br>AE6, AF6 | 0    | Video data of preview output port 3 in BT. 656 Note: AS_ADDR[16:9] shared with PV_DATA3 |
| PV_CLK3       | AF7                                          | 0    | Clock of preview output port 3                                                          |

REV 0.6D - 13 -

## **Audio Digital Interface**

| Name   | Pin# | Туре | Description                                        |
|--------|------|------|----------------------------------------------------|
| ACLKP  | AF12 | I/O  | Audio I2S serial clock input/output of playback.   |
| ASYNP  | AE12 | I/O  | Audio I2S serial sync input/output of playback.    |
| ADATP  | AD12 | I    | Audio I2S serial data input of playback.           |
| ALINKI | P3   | I    | Link signal for multi-chip connection serial input |

REV 0.6D - 14 -

#### **DDR SDRAM Interface**

| Name            | Pin#                                                                                          | Туре | Description                         |
|-----------------|-----------------------------------------------------------------------------------------------|------|-------------------------------------|
| DDRA_DQ[15:0]   | B10, A11, B11,<br>A12, B12, A13,<br>B13, A14, B15,<br>A16, B16, A17,<br>B17, A18, B18,<br>A19 | I/O  | DDRA DRAM data bus.                 |
| DDRA_ADDR[13:0] | A23, B23, C23,<br>D23, A24, B24,<br>C24, D24, B25,<br>C25, D25, B26,<br>C26, D26              | 0    | DDRA DRAM address bus               |
| DDRA_DQS[1:0]   | B14, A15                                                                                      | I/O  | DDRA DRAM Data Strobe               |
| DDRA_DM[1:0]    | A10, B19                                                                                      | 0    | DDRA Byte Mask                      |
| DDRA_BA[1:0]    | A26, A25                                                                                      | 0    | DDRA DRAM bank selection.           |
| DDRA_CS[1:0]    | A21, B21                                                                                      | 0    | DDRA DRAM chip selection.           |
| DDRA_RASB       | C22                                                                                           | 0    | DDRA DRAM row address selection.    |
| DDRA_CASB       | B22                                                                                           | 0    | DDRA DRAM column address selection. |
| DDRA_WEB        | A22                                                                                           | 0    | DDRA DRAM write enable.             |
| DDRA_CLK        | B20                                                                                           | 0    | DDRA DRAM Clock Output              |
| DDRA_CLKB       | A20                                                                                           | 0    | DDRA DRAM Clock Output              |
| DDRA_CKE        | C21                                                                                           | 0    | DDRA Clock Enable                   |
| DDRB_DQ[15:0]   | E25, F26, F25,<br>G26, G25, H26,<br>H25, J26, K25,<br>L26, L25, M26,<br>M25, N26, N25,<br>P25 | I/O  | DDRB DRAM data bus.                 |
| DDRB_ADDR[13:0] | U24, V26, V25,<br>W26, W25, W24,<br>Y26, Y25, Y24,<br>AA26, AA25,<br>AA24, AB26, AB25         | 0    | DDRB DRAM address bus               |
| DDRB_DQS[1:0]   | J25, K26                                                                                      | I/O  | DDRB DRAM Data Strobe               |
| DDRB_DM[1:0]    | E26, R25                                                                                      | 0    | DDRB Byte Mask                      |
| DDRB_BA[1:0]    | U26, U25                                                                                      | 0    | DDRB DRAM bank selection.           |
| DDRB_CS[1:0]    | N24, P24                                                                                      | 0    | DDRB DRAM chip selection.           |
| DDRB_RASB       | T24                                                                                           | 0    | DDRB DRAM row address selection.    |

REV 0.6D -15 -

## TW5864 – 5D1 H264 ENCODER WITH 4 A/V DECODER

#### **PRELIMNARY**

|              | DDRB_CASB | T25 | 0 | DDRB DRAM column address selection. |  |  |  |  |
|--------------|-----------|-----|---|-------------------------------------|--|--|--|--|
|              | DDRB_WEB  | T26 | 0 | DDRB DRAM write enable.             |  |  |  |  |
|              | DDRB_CLK  | R26 | 0 | DDRB DRAM Clock Output              |  |  |  |  |
|              | DDRB_CLKB | P26 | 0 | DDRB DRAM Clock Output              |  |  |  |  |
| DDRB_CKE R24 |           |     | 0 | DDRB Clock Enable                   |  |  |  |  |

REV 0.6D - 16 -

#### **Misc Interface**

| Name         | lame Pin#    |     | Description                                                                  |
|--------------|--------------|-----|------------------------------------------------------------------------------|
| EXT_SYSCLK   | SYSCLK B6    |     | EXT_PCLK pin is used for internal testing only. This pin should be left open |
| EXT_CLK81    | EXT_CLK81 A6 |     | EXT_MCLK pin is used for internal testing only. This pin should be left open |
| XTI (27 MHz) | D5           | I   | Crystal (27 MHz) Clock Input                                                 |
| хто          | D6           | 0   | Crystal Clock Output                                                         |
| TP1          | C6           | I/O | Test Pin 1. For internal testing only. This pin should be left open.         |
| TEST_EN R2   |              | I   | Test mode enable. For internal use only. Normally tied to 0                  |
| RSTB         | R3           | Ī   | System reset. Active low.                                                    |

REV 0.6D - 17 -

#### **Power / Ground Interface**

| Name        | Pin #                                                                                      | Туре | Description                               |
|-------------|--------------------------------------------------------------------------------------------|------|-------------------------------------------|
| VDDO        | C7, L4, T4, V3, Y3, AA23, AB3,<br>AC3, AC10, AD19                                          | Р    | Digital power for output driver 3.3V      |
| VDDI        | C8, C10, J4, N4, T3, W3, AA3,<br>AC22, AD11, AD13                                          | Р    | Digital power for internal logic 1.2V     |
| VSS         | D7, D8, K4, M4, P4, R4, U4, V4, Y4, AA4, AB4, AB23, AC4, AC5, AC11, AC13, AC16, AC19, AC23 | G    | Pad / Core Ground                         |
| VDDVADC1    | C5                                                                                         | Р    | Power for Video ADC0 3.3V                 |
| VDDVADC2    | C4                                                                                         | Р    | Power for Video ADC1 3.3V                 |
| VDDVADC3    | C3                                                                                         | Р    | Power for Video ADC2 3.3V                 |
| VDDVADC4    | C2                                                                                         | Р    | Power for Video ADC3 3.3V                 |
| VSSVADC1    | A5                                                                                         | G    | Ground for Video ADC0                     |
| VSSVADC2    | A4                                                                                         | G    | Ground for Video ADC1                     |
| VSSVADC3    | A3                                                                                         | G    | Ground for Video ADC2                     |
| VSSVADC4    | A2                                                                                         | G    | Ground for Video ADC3                     |
| VDDAADC     | E1                                                                                         | Р    | Power for Audio ADC 3.3V                  |
| VDDADAC     | C1                                                                                         | Р    | Power for Audio DAC 3.3 V                 |
| VSSAADC     | D4                                                                                         | G    | Ground for Audio ADC                      |
| VSSADAC     | A1                                                                                         | G    | Ground for Audio DAC                      |
| VDDSYSPLL   | B9                                                                                         | Р    | Power for Memory Clock PLL +3.3V          |
| VSSSYSPLL   | A9                                                                                         | G    | Ground for Memory Clock PLL               |
| VDDCLK81PLL | B8                                                                                         | Р    | Power for 81 MHz Clock PLL +3.3V          |
| VSSCLK81PLL | A8                                                                                         | G    | Ground for 81 MHz clock PLL               |
| VDDSPLL     | В7                                                                                         | Р    | Power Internal 108 MHz clock PLL<br>+3.3V |
| VSSSPLL     | A7                                                                                         | G    | Ground Internal 108 MHz clock PLL         |
| VDDDLL      | D14, H24                                                                                   | Р    | DLL Power +1.2V                           |
| VSSDLL      | C14, G24                                                                                   | G    | DLL Ground                                |
| VREFSSTL    | C12, C17, E24, J24                                                                         | Р    | SSTL Reference Voltage (1.25 V)           |
| VSSRSSTL    | D12, D17, F24, K24                                                                         | G    | SSTL Reference Ground                     |
| VDDO_SSTL   | C9, C11, C13, C16, C18, C19,<br>D21, G23, J23, L23, N23, R23,<br>U23, Y23                  | Р    | SSTL I/O Power +2.5V                      |

REV 0.6D - 18 -

| Name     | Pin #                                                                                                 | Туре | Description            |
|----------|-------------------------------------------------------------------------------------------------------|------|------------------------|
| VDD_SSTL | C15, C20, E23, M24, V23                                                                               | Р    | SSTL Core Power +1.2V  |
| VSS_SSTL | D9, D10, D11, D13, D15, D16,<br>D18, D19, D20, D22, F23, H23,<br>K23, L24, M23, P23, T23, V24,<br>W23 | G    | SSTL I/O / Core Ground |

REV 0.6D - 19 -

#### **Functional Description**

The Techwell TW5864 features H264 base-line profile main stream encoding for up to 4 channel of D1 or 16 channels of CIF video content. In addition, TW5864 supports secondary stream encoding of up to ¼ size of each of the main stream channels. TW5864 also supports motion JPEG encoding. The encoded bitstream are available through the PCI / Asynchronous host interface.

There are 4 video decoders embedded in TW5864 to support up to 4 analog video CVBS inputs. In addition, there are 3 ITU-R BT. 656 digital ports to support up to 3 external TW2866 video decoder chips. The digital input interface runs up to 108 MHz to carry up to 4 channels of video streams in byte-interleaved format. In total, there are 16 video channels received by TW5864, with 4 in analog format, and 12 in digital format.

TW5864 supports 4 ITU-R BT. 656 output ports for preview purpose to an external display chip. The preview ports also runs up to 108 MHz also, to support total of 16 D1 channel output. The preview ports support both byte-interleaved and line-interleaved 656 format for flexibility. In addition, the preview video can also be available through the PCI interface for PC-card application.

For each of the input video channel, there is a set of motion detection module generating the motion / blind / night detection alert signal for external CPU. There are also 3 downscalers to downscale D1 video into Half D1 (360x240) / CIF (360x120) and QCIF (180x120) size. Each of these picture sizes can be flexibly selected into the preview output ports, the H264 encoder engine, the motion JPEG engine, or the PCI preview channel.

#### **CVBS Video Input**

#### **Formats**

The TW5864 has build-in automatic standard discrimination circuitry. The circuit uses burst-phase, burst-frequency and frame rate to identify NTSC, PAL or SECAM color signals. The standards that can be identified are NTSC (M), NTSC (4.43), PAL (B, D, G, H, I), PAL (M), PAL (N), PAL (60) and SECAM (M). Each standard can be included or excluded in the standard recognition process by software control. The exceptions are the base standard NTSC and PAL, which are always enabled. The identified standard is indicated by the Standard Selection (SDT) register. Automatic standard detection can be overridden by software controlled standard selection.

TW5864 supports all common video formats as shown in Table 1.

| Table 1. Vide | o Input Formats | Supported by | v the TW5864 |
|---------------|-----------------|--------------|--------------|
|---------------|-----------------|--------------|--------------|

| Format         | Lines | Fields | Fsc          | Country                 |  |  |  |
|----------------|-------|--------|--------------|-------------------------|--|--|--|
| NTSC-M         | 525   | 60     | 3.579545 MHz | U.S., many others       |  |  |  |
| NTSC-Japan (1) | 525   | 60     | 3.579545 MHz | Japan                   |  |  |  |
| PAL-B, G, N    | 625   | 50     | 4.433619 MHz | Many                    |  |  |  |
| PAL-D          | 625   | 50     | 4.433619 MHz | China                   |  |  |  |
| PAL-H          | 625   | 50     | 4.433619 MHz | Belgium                 |  |  |  |
| PAL-I          | 625   | 50     | 4.433619 MHz | Great Britain, others   |  |  |  |
| PAL-M          | 525   | 60     | 3.575612 MHz | Brazil                  |  |  |  |
| PAL-CN         | 625   | 50     | 3.582056 MHz | Argentina               |  |  |  |
| SECAM          | 625   | 50     | 4.406MHz     | France, Eastern Europe, |  |  |  |

REV 0.6D - 20 -

|             |     |    | 4.250MHz     | Middle East, Russia |  |  |
|-------------|-----|----|--------------|---------------------|--|--|
| PAL-60      | 525 | 60 | 4.433619 MHz | China               |  |  |
| NTSC (4.43) | 525 | 60 | 4.433619 MHz | Transcoding         |  |  |

Notes: (1). NTSC-Japan has 0 IRE setup.

The analog front-end converts analog video signals to the required digital format. There are six analog front-end channels. Three channels are dedicated to analog video support. Every channel contains analog anti-aliasing filter, clamping circuit and 10-bit ADCs. It allows the support of CVBS, S-video and YPbPr component input signals for main or sub display. The other three channels are dedicated to YPbPr component video or RGB input support. Every channel contains the analog clamping circuit, variable gain amplifier and high speed ADCs. It allows three separate inputs to be connected simultaneously. A built-in line locked PLL is used to generate the sampling clock for various inputs.

#### **Analog Front-End**

The TW5864 contains four 10-bit ADC (Analog to Digital Converters) to digitize the analog video inputs. The ADC can be put into power-down mode by the V\_ADC\_PWDN register. The TW5864 also contains an anti-aliasing filter to prevent out-of-band frequency in analog video input signal. So there is no need of external components in analog input pin except ac coupling capacitor and termination resistor. 0 shows the frequency response of the anti-aliasing filter.



Figure 6. The frequency response of the video input anti-aliasing filter

#### **Decimation Filter**

The digitized composite video data are over-sampled to simplify the design of analog filter. The decimation filter is required to achieve optimum performance and prevent high frequency components from being aliased back into the video image when down-sampled. 0 shows the characteristic of the decimation filter.

REV 0.6D - 21 -



Figure 7. The characteristic of Decimation Filter

#### **AGC and Clamping**

All four analog channels have built-in clamping circuit that restores the signal DC level. The Y channel restores the back porch of the digitized video to a level of 60. This operation is automatic through internal feedback loop. The Automatic Gain Control (AGC) of the Y channel adjusts input gain so that the sync tip is at a desired level. Programmable white peak protection logic is included to prevent saturation in the case of abnormal signal proportion between sync and white peak level.

#### **Sync Processing**

The sync processor of TW5864 detects horizontal synchronization and vertical synchronization signals in the composite video or in the Y signal of an S-video or component signal. The processor contains a digital phase-locked-loop and decision logic to achieve reliable sync detection in stable signal as well as in unstable signals such as those from VCR fast forward or backward.

The vertical sync separator detects the vertical synchronization pattern in the input video signals. In addition, the actual sync determination is controlled by a detection window to provide more reliable synchronization. An option is available to provide faster responses for certain applications. The field status is determined at vertical synchronization time. The field logic can also be controlled to toggle automatically while tracking the input

#### Y/C Separation

The color-decoding block contains the luminance/chrominance separation for the composite video signal and multi-standard color demodulation. For NTSC and PAL standard signals, the luminance/chrominance separation can be done either by comb filter or notch/band-pass filter combination. For SECAM standard signals, adaptive notch/band-pass filter is used. The default selection for NTSC/PAL is comb filter.

In the case of comb filter, the TW5864 separates luminance (Y) and chrominance (C) of a NTSC/PAL composite video signal using a proprietary 4H adaptive comb filter. The filter uses a four-line buffer. Adaptive logic combines the upper-comb and the lower-comb results based on the

REV 0.6D - 22 -

signal changes among the previous, current and next lines. This technique leads to excellent Y/C separation with small cross luminance and cross color at both horizontal and vertical edges

Due to the line buffer used in the comb filter, there are always two lines processing delay at the output except for the component input mode which has only one line delay. If notch/band-pass filter is selected, the characteristics of the filters of luminance notch filter is shown in 0 for both NTSC and PAL system.

#### **Color Decoding**

#### Chrominance Demodulation

The color demodulation for NTSC and PAL standard is done by first quadrature mixing the chrominance signal to the base band. A low-pass filter is then used to remove carrier signal and yield chrominance components. The low-pass filter characteristic can be selected for optimized transient color performance. For the PAL system, the PAL ID or the burst phase switching is identified to aid the PAL color demodulation.

For SECAM, the color information is FM modulated onto different carrier. The demodulation process therefore consists of FM demodulator and de-emphasis filter. During the FM demodulation, the chrominance carrier frequency is identified and used to control the SECAM color demodulation.

The sub-carrier signal for use in the color demodulator is generated by direct digital synthesis PLL that locks onto the input sub-carrier reference (color burst). This arrangement allows any sub-standard of NTSC and PAL to be demodulated easily with single crystal frequency.

0 and 0 show the frequency response of Chrominance Band-Pass and Low-Pass Filter Curves.



Figure 8. The characteristics of Luminance Notch Filter for NTSC and PAL

REV 0.6D - 23 -



Figure 9. The characteristics of Chrominance Band-Pass Filter for NTSC and PAL



Figure 10. The characteristics of Chrominance Low-Pass Filter Curves

REV 0.6D - 24 -

#### ACC (Automatic Color gain control)

The Automatic Chrominance Gain Control (ACC) compensates the reduced amplitudes caused by high-frequency loss in video signal. In the NTSC/PAL standard, the color reference signal is the burst on the back porch. It is measured to control the chrominance output gain. The range of ACC control is –6db to +24db.

#### **Chrominance Processing**

#### Chrominance Gain, Offset and Hue Adjustment

When decoding NTSC signals, TW5864 can adjust the hue of the chrominance signal. The hue is defined as a phase shift of the subcarrier with respect to the burst. This phase shift of NTSC decoding can be programmed through a control register. For the PAL standard, the PAL delay line is provided to compensate any hue error; therefore, there is no hue adjustment available. The color saturation can be adjusted by changing the gain of Cb and Cr signals for all NTSC, PAL and SECAM formats. The Cb and Cr gain can be adjusted independently for flexibility.

#### CTI (Color Transient Improvement)

The TW5864 provides the Color Transient Improvement function to further enhance the image quality. The CTI enhance the color edge transient without any overshoot or under-shoot.

#### **Luminance Processing**

The TW5864 adjusts brightness by adding a programmable value (in register BRIGHTNESS) to the Y signal. It adjusts the picture contrast by changing the gain (in register CONTRAST) of the Y signal.

The TW5864 also provide programmable peaking function to further enhance the video sharpness. The peaking control has built-in coring function to prevent enhancement of noise.

The 0 shows the characteristics of the peaking filter for four different gain modes and different center frequencies.



Figure 11. The Characteristic of Luminance Peaking filter

REV 0.6D - 25 -

#### **ITU-R BT.656 Digital Input Ports**

TW5864 supports 3 BT. 656 ports to connect up to 3 external video decoder chips. Each of the BT. 656 port runs at 108 MHz and supports 4 channels, in byte-interleaved format. In standard single channel ITU-R BT.656 format, SAV and EAV sequences are inserted into the data stream to indicate the active video time. It is noted that the number of active pixels per line is constant in this mode regardless of the actual incoming line length. The output timing is illustrated in Figure 12. The SAV and EAV sequences are shown in Table 2. An optional set of 656 SAV/EAV code sequence can be enabled to identify no-video status using the NOVID\_656 bit.



Figure 12. Timing Diagram of ITU-R BT.656 format

| Table 2. | ITU-R BT.656 SAV and EAV Code Sequence |
|----------|----------------------------------------|
|          |                                        |

|        | Condition   | on     | 656 l | FVH V | /alue | SAV/EAV Code Sequence |         |        |        |         |  |  |
|--------|-------------|--------|-------|-------|-------|-----------------------|---------|--------|--------|---------|--|--|
| Field  | V time      | H time | F     | V     | Н     | First                 | Second  | Third  | Fourth |         |  |  |
| 1 ICIU | v time      | Trunc  | •     | •     |       | 1 1130                | Occoria | TTIIIG | Normal | Option* |  |  |
| EVEN   | Blank       | EAV    | 1     | 1     | 1     | 0xFF                  | 0x00    | 0x00   | 0xF1   | 0x71    |  |  |
| EVEN   | N Blank SAV |        | 1     | 1     | 0     | 0xFF                  | 0x00    | 0x00   | 0xEC   | 0x6C    |  |  |
| EVEN   | Active      | EAV    | 1     | 0     | 1     | 0xFF                  | 0x00    | 0x00   | 0xDA   | 0x5A    |  |  |
| EVEN   | Active      | SAV    | 1     | 0     | 0     | 0xFF                  | 0x00    | 0x00   | 0xC7   | 0x47    |  |  |
| ODD    | Blank       | EAV    | 0     | 1     | 1     | 0xFF                  | 0x00    | 0x00   | 0xB6   | 0x36    |  |  |
| ODD    | Blank       | SAV    | 0     | 1     | 0     | 0xFF                  | 0x00    | 0x00   | 0xAB   | 0x2B    |  |  |
| ODD    | ODD Active  |        | 0     | 0     | 1     | 0xFF                  | 0x00    | 0x00   | 0x9D   | 0x1D    |  |  |
| ODD    | Active      | SAV    | 0     | 0     | 0     | 0xFF                  | 0x00    | 0x00   | 0x80   | 0x00    |  |  |

Note: \* Option includes video loss information in ITU-R BT.656

In order to reduce pin counts and support more channels, four channel of D1 (720x480) video stream are time-division-multiplexed into a multi-channel data format. With this, TW5864 implements a single 8 bit bus at 4 times the base clock rate of 27MHz while quadrupling the data rate on a single bus to meet the new requirement, individually, each channel data arrangement still retains the base band 27MHz ITU-R BT.656 specification. For interface that can accept the new 108MHz clock bus, only one single clock at 108MHz is required. Embedded timing (SAV-EAV) code and Channel ID are inserted into each channel for de-multiplexing and separation of channel data.

REV 0.6D - 26 -



Figure 13. Timing Diagram of 108MHz 4 Ch D1 Time-Division-Multiplexed Video data

Figure 13 depicts the temporal arrangement of the video data in 108MHz data rate. Each channel is byte level time-division multiplexed (TDM). Main clock is 108MHz clock. This bit stream can be de-multiplexed into 4 individual channels by sampling once in every 4 clock cycle, as show in Figure 14. After de-multiplexing, the channel ID can be identified through the EAV/SAV code from Table 3 and Table 4.



Figure 14. Pin output Timing of 108MHz 4 Ch D1 Time-Division-Multiplexed Video data with 108MHz clock.

REV 0.6D - 27 -

Table 3. Special format of ITU-R BT. 656 Embedded timing code and Channel ID code when video is active

|       | Condition      |            | 656 | FVH V | /alue | SAV-EAV Code |        |       |      |      |      |      |  |  |
|-------|----------------|------------|-----|-------|-------|--------------|--------|-------|------|------|------|------|--|--|
|       |                |            |     |       |       |              |        |       |      | Fo   | urth |      |  |  |
| Field | V-time         | H-time     | F   | V     | Н     | First        | Second | Third | Ch1  | Ch2  | Ch3  | Ch4  |  |  |
| EVEN  | BLANK          | EAV        | 1   | 1     | 1     | 0xFF         | 0x00   | 0x00  | 0xF0 | 0xF1 | 0xF2 | 0xF3 |  |  |
| EVEN  | BLANK          | SAV        | 1   | 1     | 0     | 0xFF         | 0x00   | 0x00  | 0xE0 | 0xE1 | 0xE2 | 0xE3 |  |  |
| EVEN  | ACTIVE         | TIVE EAV 1 |     | 0     | 1     | 0xFF         | 0x00   | 0x00  | 0xD0 | 0xD1 | 0xD2 | 0xD3 |  |  |
| EVEN  | ACTIVE         | SAV        | 1   | 0     | 0     | 0xFF         | 0x00   | 0x00  | 0xC0 | 0xC1 | 0xC2 | 0xC3 |  |  |
| ODD   | BLANK          | EAV        | 0   | 1     | 1     | 0xFF         | 0x00   | 0x00  | 0xB0 | 0xB1 | 0xB2 | 0xB3 |  |  |
| ODD   | BLANK          | SAV        | 0   | 1     | 0     | 0xFF         | 0x00   | 0x00  | 0xA0 | 0xA1 | 0xA2 | 0xA3 |  |  |
| ODD   | ACTIVE         | EAV        | 0   | 0     | 1     | 0xFF         | 0x00   | 0x00  | 0x90 | 0x91 | 0x92 | 0x93 |  |  |
| ODD   | ODD ACTIVE SAV |            | 0   | 0     | 0     | 0xFF         | 0x00   | 0x00  | 0x80 | 0x81 | 0x82 | 0x83 |  |  |

Table 4. Special format of ITU-R BT. 656 Embedded timing code and Channel ID code when video is not active

|                | Condition      |        | 656 | FVH \ | /alue | SAV-EAV Code |        |       |      |      |      |      |  |  |
|----------------|----------------|--------|-----|-------|-------|--------------|--------|-------|------|------|------|------|--|--|
|                |                |        |     |       |       |              |        |       |      | Fo   | urth | th   |  |  |
| Field          | V-time         | H-time | F   | V     | Н     | First        | Second | Third | Ch1  | Ch2  | Ch3  | Ch4  |  |  |
| EVEN           | EVEN BLANK E   |        | 1   | 1     | 1     | 0xFF         | 0x00   | 0x00  | 0x70 | 0x71 | 0x72 | 0x73 |  |  |
| EVEN           | EVEN BLANK SAV |        | 1   | 1     | 0     | 0xFF         | 0x00   | 0x00  | 0x60 | 0x61 | 0x62 | 0x63 |  |  |
| EVEN           | ACTIVE         | EAV    | 1   | 0     | 1     | 0xFF         | 0x00   | 0x00  | 0x50 | 0x51 | 0x52 | 0x53 |  |  |
| EVEN           | ACTIVE         | SAV    | 1   | 0     | 0     | 0xFF         | 0x00   | 0x00  | 0x40 | 0x41 | 0x42 | 0x43 |  |  |
| ODD            | BLANK          | EAV    | 0   | 1     | 1     | 0xFF         | 0x00   | 0x00  | 0x30 | 0x31 | 0x32 | 0x33 |  |  |
| ODD            | BLANK          | SAV    | 0   | 1     | 0     | 0xFF         | 0x00   | 0x00  | 0x20 | 0x21 | 0x22 | 0x23 |  |  |
| ODD            | ACTIVE         | EAV    | 0   | 0     | 1     | 0xFF         | 0x00   | 0x00  | 0x10 | 0x11 | 0x12 | 0x13 |  |  |
| ODD ACTIVE SAV |                | 0      | 0   | 0     | 0xFF  | 0x00         | 0x00   | 0x00  | 0x01 | 0x02 | 0x03 |      |  |  |

REV 0.6D - 28 -

#### **Pre-processing Modules**

Behind the on-chip video decoder and the digital BT656 input ports are several pre-processing modules per channel such as the motion detection, downscalers, and channels selectors. The front-end pre-processing module prepares all the video streams into a format into a correct size that can be used by the backend modules such as line-interleaving preview module, H264 encoding module, motion JPEG encoding modules, and the PCI preview module.



Figure 15. The Pre-processing Module

REV 0.6D - 29 -

#### **Downscalers**

The TW5864 has 16 sets of fixed downscalers, one for each incoming channel, to downscale the D1 picture size into one half horizontally (360 pixels), one quarter horizontally (180 pixels), and one half vertically (120 lines NTSC, or 144 lines PAL). With these, the combination of picture size can be 720x240, 360x240, 360x120, 180x120 (NTSC), or 720x288, 360x288, 360x144, 180x144 (PAL). These output pictures can be independently selected for each of the external digital preview port in line interleaved mode, the H264 encoding input, the Motion JPEG encoding input, and the PCI bus preview input.

#### **Motion Detection**

The TW5864 supports a motion detector for each of the 16 incoming channels. The built-in motion detection algorithm uses the difference of luminance level between current and the reference field.

To detect motion properly according to situation needed, the TW5864 provides several sensitivity and velocity control parameters for each motion detector. The TW5864 supports manual strobe function to update motion detection so that it is more appropriate for user-defined motion sensitivity control.

When motion is detected in any video inputs, the TW5864 provides the interrupt request to host via the IRQ pin. Through which the host processor can read the motion information by accessing the motion status from register  $0x3A0 \sim 0x3B7$ .

#### Mask and Detection Region Selection

The motion detection algorithm utilizes the full screen video data and detects individual motion of 16x12 cells. This full screen for motion detection consists of 704 pixels and 240 lines for NTSC and 288 lines for PAL. Starting pixel in horizontal direction can be shifted from 0 to 15 pixels using the MD\_PIXEL\_OS (0x301 ~ 0x37F) register.

Each cell can be masked via the MD\_MASK (0x3E0 ~ 0x3F7) registers as illustrated in 0. If the mask bit in specific cell is set, the related cell is ignored for motion detection. The MD\_MASK register has different function for reading and writing mode. For writing mode, setting MD\_MASK register to "1" inhibits the specific cell from detecting motion. For reading mode, the MD\_MASK register provides the results of the motion detection.

REV 0.6D - **30** -

|              | <b>_</b>     |              |              |              |              |              | 704 Pi       | xels (4      | 4 Pixe       | ls/Cell)     | )             |               |               |               |               |               |
|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|---------------|---------------|---------------|---------------|---------------|---------------|
| <b>1</b>     | MD_<br>MASK0  | MD_<br>MASK0  | MD_<br>MASK0  | MD_<br>MASK0  | MD_<br>MASK0  | MD_<br>MASK0  |
| ပ္ပါ         | [0]          | [1]          | [2]          | [3]          | [4]          | [5]          | [6]          | [7]          | [8]          | [9]          | [10]          | [11]          | [12]          | [13]          | [14]          | [15]          |
| /Sé          | MD_<br>MASK1  | MD_<br>MASK1  | MD_<br>MASK1  | MD_<br>MASK1  | MD_<br>MASK1  | MD_<br>MASK1  |
| Lines/Cell)  | [0]          | [1]          | [2]          | [3]          | [4]          | [5]          | [6]          | [7]          | [8]          | [9]          | [10]          | [11]          | [12]          | [13]          | [14]          | [15]          |
|              | MD           | MD_           | MD_           | MD_           | MD_           | MD_           | MD_           |
| (24          | MASK2        |              | MASK2        | MASK2         | MASK2         | MASK2         | MASK2         | MASK2         | MASK2         |
| 50Hz (       | [0]          | [1]          | [2]          | [3]          | [4]          | [5]          | [6]          | [7]          | [8]          | [9]          | [10]          | [11]          | [12]          | [13]          | [14]          | [15]          |
| 50           | MD_<br>MASK3  | MD_<br>MASK3  | MD_<br>MASK3  | MD_<br>MASK3  | MD_<br>MASK3  | MD_<br>MASK3  |
| for 50       | [0]          | [1]          | [2]          | [3]          | [4]          | [5]          | [6]          | [7]          | [8]          | [9]          | [10]          | [11]          | [12]          | [13]          | [14]          | [15]          |
| ξ            | MD            | MD            | MD            | MD            | MD            | MD            |
| Lines        | MASK4         | MASK4         | MASK4         | MASK4         | MASK4         | MASK4         |
|              | [0]          | [1]          | [2]          | [3]          | [4]          | [5]          | [6]          | [7]          | [8]          | [9]          | [10]          | [11]          | [12]          | [13]          | [14]          | [15]          |
| 288          | MD_<br>MASK5  | MD_<br>MASK5  | MD_<br>MASK5  | MD_<br>MASK5  | MD_<br>MASK5  | MD_<br>MASK5  |
|              | [0]          | [1]          | [2]          | [3]          | [4]          | [5]          | [6]          | [7]          | [8]          | [9]          | [10]          | [11]          | [12]          | [13]          | [14]          | [15]          |
| Lines/Cell), | MD            | MD            | MD            | MD            | MD            | MD            |
| اق           | MASK6        |              | MASK6        | MASK6         | MASK6         | MASK6         | MASK6         | MASK6         | MASK6         |
| es/          | [0]          | [1]          | [2]          | [3]          | [4]          | [5]          | [6]          | [7]          | [8]          | [9]          | [10]          | [11]          | [12]          | [13]          | [14]          | [15]          |
| ا ۽.         | MD_<br>MASK7  | MD_<br>MASK7  | MD_<br>MASK7  | MD_<br>MASK7  | MD_<br>MASK7  | MD_<br>MASK7  |
|              | [0]          | [1]          | [2]          | [3]          | [4]          | [5]          | [6]          | [7]          | [8]          | [9]          | [10]          | [11]          | [12]          | [13]          | [14]          | [15]          |
| (20          | MD            | MD            | MD            | MD            | MD            | MD            |
| 60Hz         | MASK8         | MASK8         | MASK8         | MASK8         | MASK8         | MASK8         |
| 90           | [0]          | [1]          | [2]          | [3]          | [4]          | [5]          | [6]          | [7]          | [8]          | [9]          | [10]          | [11]          | [12]          | [13]          | [14]          | [15]          |
| for (        | MD_           | MD_           | MD_           | MD_           | MD_           | MD_           |
| s fc         | MASK9<br>[0] | MASK9<br>[1] | MASK9<br>[2] | MASK9<br>[3] | MASK9<br>[4] | MASK9<br>[5] | MASK9<br>[6] | MASK9<br>[7] | MASK9<br>[8] | MASK9<br>[9] | MASK9<br>[10] | MASK9<br>[11] | MASK9<br>[12] | MASK9<br>[13] | MASK9<br>[14] | MASK9<br>[15] |
| Lines        | MD            | MD            | MD            | MD            | MD            | MD            |
| :5           | MASK10       |              |              |              |              |              |              |              |              |              |               |               |               |               |               |               |
| 240          | [0]          | [1]          | [2]          | [3]          | [4]          | [5]          | [6]          | [7]          | [8]          | [9]          | [10]          | [11]          | [12]          | [13]          | [14]          | [15]          |
| 7            | MD_           | MD_           | MD_           | MD_           | MD_           | MD_           |
|              |              |              |              |              | MASK11       |              |              |              |              |              |               |               |               |               |               |               |
|              | [0]          | [1]          | [2]          | [3]          | [4]          | [5]          | [6]          | [7]          | [8]          | [9]          | [10]          | [11]          | [12]          | [13]          | [14]          | [15]          |

Figure 16. Motion mask and Detection Cell

#### Sensitivity Control

The motion detector has 4 sensitivity parameters to control threshold of motion detection such as the level sensitivity via the MD\_LVSENS register, the spatial sensitivity via the MD\_SPSENS and MD\_CELSENS register, and the temporal sensitivity parameter via the MD\_TMPSENS register.

#### Level Sensitivity

In built-in motion detection algorithm, the motion is detected when luminance level difference between current and reference field is greater than MD\_LVSENS value. Motion detector is more sensitive for the smaller MD\_LVSENS value and less sensitive for the larger. When the MD\_LVSENS is too small, the motion detector may be weak in noise.

#### Spatial Sensitivity

The TW5864 uses 192 (16x12) detection cells in full screen for motion detection. Each detection cell is composed of 44 pixels and 20 lines for NTSC and 24 lines for PAL. Motion detection using only luminance level difference between two fields is very weak for pictures with spatial random noise. To remove the fake motion detected from the random noise, the TW5864 supports a spatial filter via the MD\_SPSENS register which defines the number of detected cell to decide motion detection in full size image. The large MD\_SPSENS value increases the immunity of spatial random noise.

Each detection cell has 4 sub-cells. The actual motion detection result of each cell comes from comparison of 4 sub-cells in it. The MD\_CELSENS defines the number of detected sub-cell to decide motion detection in cell. That is, the large MD\_CELSENS value increases the immunity of spatial random noise in detection cell.

REV 0.6D - 31 -

#### Temporal Sensitivity

Similarly, temporal filter is used to remove the fake motion detection from the temporal random noise. The MD\_TMPSENS regulates the number of taps in the temporal filter to control the temporal sensitivity so that the large MD\_TMPSENS value increases the immunity of temporal random noise.

#### Velocity Control

A motion has various velocities. That is, in a fast motion an object appears and disappears rapidly between the adjacent fields while in a slow motion it is to the contrary. As the built-in motion detection algorithm uses only the luminance level difference between two adjacent fields, a slow motion is harder to detect than a fast motion. To compensate this weakness, the current field is compared with a previous field up to 64-field time interval before. The MD\_SPEED parameter adjusts the field interval in which the luminance level is compared. Thus, for detection of a fast motion a small value is needed and for a slow motion a large value is required. The parameter MD SPEED value should be greater than MD TMPSENS value.

Additionally, the TW5864 has 2 more parameters to control the selection of reference field. The MD\_FLD register is a field selection parameter such as odd, even, any field or frame.

The MD\_REFFLD register is used to control the updating period of reference field. For MD\_REFFLD = "0", the interval from current field to reference field is always same as the MD\_SPEED. It means that the reference field is always updated every field. The 0 shows the relationship between current and reference field for motion detection when the MD\_REFFLD is "0".



Figure 17. The relationship between current and reference field when MD\_REFFLD = "0"

The TW5864 can update the reference field only at the period of MD\_SPEED when the MD REFFLD is high. For this case, the TW5864 can detect a motion with sense of a various

REV 0.6D - 32 -

velocity. The 0 shows the relationship between current and reference field for motion detection when the MD\_REFFLD = "1".



Figure 18. The relationship between current and reference field when MD\_REFFLD = "1"

The TW5864 also supports the manual detection timing control of the reference field/frame via the MD\_STRB\_EN and MD\_STRB register. For MD\_STRB\_EN = "0", the reference field/frame is automatically updated and reserved on every reference field/frame. For MD\_STRB\_EN = "1", the reference field/frame is updated and reserved only when MD\_STRB = "1". In this mode, the interval between current and reference field/frame depends on user's strobe timing. This mode is very useful for a specific purpose like non-periodical velocity control and very slow motion detection.

#### **Blind Detection**

The TW5864 supports a blind detection for each of the 16 video inputs and generated an interrupt to the host when a blind condition is detected. A blind condition is detected when a camera is shaded / blocked by some unknown object and the video level in wide area of a field is almost equal to average video level of the field.

The TW5864 has two sensitivity parameters to detect blind input such as the level sensitivity via the BD\_LVSENS register and spatial sensitivity via the BD\_CELSENS register.

The TW5864 uses total 768 (30x224) cells in full screen for blind detection. The BD\_LVSENS parameter controls the threshold of level between cell and field average. The BD\_CELSENS parameter defines the number of cells to detect blind. For BD\_CELSENS = "0", the number of cell whose level is same as average of field should be over than 60% to detect blind, 70% for BD\_CELSENS = "1", 80% for BD\_CELSENS = "2", and 90% for BD\_CELSENS = "3". That is, the large value of BD\_LVSENS and BD\_CELSENS makes blind detector less sensitive.

The host can read blind detection information via MCU interrupt. When blind input is detected in any video inputs, the host processor can read the information by accessing the

REV 0.6D - 33 -

INTERRUPT\_VECT registers. This status information is updated in the vertical blank period of each input.

#### **Night Detection**

The TW5864 supports night detection for each of the 16 video inputs and generates an interrupt to the host when a night condition is detected. If an average of a field video level is very low, this input is interpreted as night. Otherwise, the input is treated as day.

The TW5864 has two sensitivity parameters to detect night input such as the level sensitivity via the ND\_LVSENS register and the temporal sensitivity via the ND\_TMPSENS register. The ND\_LVSENS parameter controls threshold level of day and night. The ND\_TMPSENS parameter regulates the number of taps in the temporal low pass filter to control the temporal sensitivity. The large value of ND\_LVSENS and ND\_TMPSENS makes night detector less sensitive.

The host can read night detection information via the MCU interrupt. When night input is detected in any video inputs, the TW5864 provides the interrupt request to host via the IRQ pin. The host processor can read the information of night detection by accessing the INTERRUPT\_VECT register. This status information is updated in the vertical blank period of each input.

REV 0.6D - 34 -

#### **H264 Encoding Channel Capture**

The TW5864 supports up to 16 channels of real-time / non-realtime video for encoding simultaneously. Each of the 16 channels can be configured to capture picture size of either D1 (720x288 / 720x240) or Half D1 (360x288 / 360x240). The capture module can be configured to capture both fields (odd and even) or just single field. For a D1 compression, both fields should be captured. For CIF compression, however, only a single field needs to be captured in order to support a frame size of 360x288 / 360x240.

There are 4 separate DDR write paths embedded in the H264 capture module. The selection of channels in each path is as shown in Figure 19. In the first stage (CH\_0' ~ CH\_F'), one channel out of the 16 incoming channels (CH\_0 ~ CH\_F) is selected. Every 4 channel of the first stage channels are grouped into one DDR write path. In order to encode 4 D1 + 4CIF in H264, the module will only captures up to 4 channel of realtime D1 video streams. Each DDR write path captures 1 channel of realtime D1 video. The secondary stream is automatically generated from the main stream by downscaling ½ in each of the horizontal and vertical direction. In order to support 16 D1 non-realtime encoding, the module captures all 16 channel in D1 resolution while sub-sampling at time domain. The sub-sampling rate is controlled by the external MCU through register settings.

Note that although each video channel can be individually configured with either D1 or Half D1 size, the total peak throughput of each DDR write path should not exceed 2 D1 channel bandwidth, except on the first write path where 1D1+3CIF can be supported. The higher peak bandwidth on the first write path allows TW5864 to support 1D1+15CIF channel configuration. Due to the peak bandwidth limitation on the write path, the selection of channels merged into the same DDR write path has to be carefully selected.

REV 0.6D - 35 -



Figure 19. H264 Encoding Capture Path Channel Selection

REV 0.6D - 36 -

# **MJPEG Encoding Channel Capture**

TW5864 MJPEG engine is designed to support a low frame rate encoding operation. When encoding multiple channels, it is time multiplexed between channels.

- At least 1 F/S for each of 16 channels in TW5864
- >= 25 F/S overall encoding capability
- At any time a maximum number of two frames can be captured simultaneously into DDR buffer for JPEG encoding

The TW5864 motion JPEG encoder supports two separate internal capture paths. Each capture path can select one channel out of any of the 16 incoming video channel at any instance of time. With this time sharing mechanism, the MJPEG module can support up to 1 D1 frame per second for each of the 16 channels.

The MJPEG capture modules select various picture sizes independently from channel to channel. The supported sizes are D1 (720x288 / 720x240), Half D1 (360x288 / 360x240), CIF (360x144 / 360x120), and Half CIF (180x144 / 180x120) sizes. The capture module can be configured to capture either both odd and even fields, or only a single field out of a frame.



Figure 20. MJPEG Encoding Capture Path Channel Selection

REV 0.6D - 37 -

#### **PCI Preview Channel Selection**

The PCI preview function is designed specifically for PC host application. PCI preview feature in TW5864 supports the following configuration.

- 1D1+1D1
- 4CIF+1D1
- 9CIF (Configurable RT or Non-RT)
- 16QCIF or 15QCIF+1D1 (Configurable RT or Non-RT)

All original video data in preview is sent from TW5864 to PC host in initiator mode. The maximum preview data being sent through PCI bus to PC host is bounded by the PCI bus bandwidth. The TW5864 PCI preview path supports 5 internal buffers BUF\_0 ~ BUF\_4 for sending the preview pictures onto the PCI bus. Each of the buffers is shared among any 4 channels selected out of 16 video channels except for BUF\_4. The BUF\_4 only shared among 2 channels. This is shown in

Figure 21. At the input, there are total of 16 channels, from CH\_0 through CH\_F. Each of the first stage channel sections CH\_0' through CH\_F' can select one channel out of any of the 16 incoming channels. The second stage channel selection for input to BUF\_0 selects one channel from of CH\_0'  $\sim$  CH\_0"3. Similarly BUF\_1 with input from CH\_4'  $\sim$  CH\_7', BUF\_2 with input from CH\_8'  $\sim$  CH\_B', and BUF\_3 with input from CH\_C'  $\sim$  CH\_F'. BUF\_4 has input from CH\_2' and CH\_3' only. Each Buffer has a limitation of supporting up to 1 D1 channel, 2 CIF channels, or 4 QCIF channels. In order to support 9 CIF channels, BUF\_4 is used to support the addition CIF channel.

The PCI preview path input pictures of D1, Half D1, CIF, and Half CIF for each individual channels. Since there are limitations on sharing the internal buffers, all channels going to the same buffer has to be of the same picture size, either CIF or QCIF.

REV 0.6D - 38 -



Figure 21. PCI Preview Path Channel Selection

REV 0.6D - 39 -

# **Digital Preview Output Port**

TW5864 external preview ports support both byte-interleaving and line interleaving mode to put multiple channels into a single port. The following table shows the combination of mux modes supported among the 4 ports. Each port can be set independently, however, with one exception that preview ports 0, 1, 3 need to run at the same output clock rate.

Table 5. Mux Modes supported in the preview output ports

| PV_SEL | Mux                  | Port 0                                                 | Port 1                                        | Port 2                                                 | Port 3                                    |
|--------|----------------------|--------------------------------------------------------|-----------------------------------------------|--------------------------------------------------------|-------------------------------------------|
| 0      | Byte<br>Interleaving | 108 MHz D1<br>from on-chip VD0                         | 108 MHz D1<br>from VD1                        | 108 MHz D1 BI,<br>from VD2                             | 108 MHz D1 BI,<br>from VD3                |
| 1      | Byte<br>Interleaving | 108 MHz D1<br>from VD1                                 | 108 MHz D1<br>from VD1                        | N/A                                                    | N/A                                       |
| 2      | Byte<br>Interleaving | 108 MHz D1<br>from VD2                                 | 108 MHz D1<br>from VD2                        | N/A                                                    | N/A                                       |
| 3      | Byte<br>Interleaving | 108 MHz D1<br>from VD3                                 | 108 MHz D1 from<br>VD3                        | N/A                                                    | N/A                                       |
| 4      | Single<br>Channel    | 27 MHz D1<br>from on-chip VD<br>channel 0              | 27 MHz D1<br>from on-chip VD<br>channel 1     | 27 MHz D1<br>from on-chip VD<br>channel 2              | 27 MHz D1<br>from on-chip VD<br>channel 3 |
| 5      | Byte<br>Interleaving | 54 MHz D1<br>from on-chip VD<br>channel 0 / 1          | 54 MHz D1<br>from on-chip VD<br>channel 2 / 3 | 54 MHz HD1<br>from on-chip VD<br>channel 0 / 1 / 2 / 3 | N/A                                       |
| 6      | Byte<br>Interleaving | 108 MHz D1<br>from on-chip VD<br>channel 0 / 1 / 2 / 3 | N/A                                           | N/A                                                    | N/A                                       |
| 7      | Line<br>Interleaving | Line Mode, various<br>Frequency                        | Line Mode, various<br>Frequency               | N/A                                                    | N/A                                       |

#### **Byte-Interleaved Format**

The TW5864 has four sets of video output ports, each in BT. 656 interface. The video output sources can be from either the on-chip video decoders (108 MHz, 54 MHz, 27 MHz) or simply select from the three digital video input ports at 108 MHz. In these cases, the output is in byte-interleaved format, the same as the input BT. 656 ports. The byte-interleaved modes supported in each of the 4 preview ports are the PV\_SEL 0  $\sim$  6 as shown in Table 5.

In single channel standard ITU-R BT.656 format, SAV and EAV sequences are inserted into the data stream to indicate the active video time. It is noted that the number of active pixels per line is constant in this mode regardless of the actual incoming line length. The output timing is illustrated in Figure 22. The SAV and EAV sequences are shown in

Table 6. An optional set of 656 SAV/EAV code sequence can be enabled to identify no-video status using the NOVID\_656 bit.

REV 0.6D - 40 -



Figure 22. Timing Diagram of ITU-R BT.656 format

Table 6. Single Channel Standard ITU-R BT.656 SAV and EAV Code Sequence

|        |         | Condition | 656 | FVH V | /alue | SAV/EAV Code Sequence |        |        |        |         |  |  |
|--------|---------|-----------|-----|-------|-------|-----------------------|--------|--------|--------|---------|--|--|
| Field  | V time  | H time    | F   | V     | Н     | First                 | Second | Third  | Fou    | urth    |  |  |
| i ieiu | v uiiie | TTUITIE   |     | ٧     | - 1 1 | 1 1131                | Second | TTIIIG | Normal | Option* |  |  |
| EVEN   | Blank   | EAV       | 1   | 1     | 1     | 0xFF                  | 0x00   | 0x00   | 0xF1   | 0x71    |  |  |
| EVEN   | Blank   | SAV       | 1   | 1     | 0     | 0xFF                  | 0x00   | 0x00   | 0xEC   | 0x6C    |  |  |
| EVEN   | Active  | EAV       | 1   | 0     | 1     | 0xFF                  | 0x00   | 0x00   | 0xDA   | 0x5A    |  |  |
| EVEN   | Active  | SAV       | 1   | 0     | 0     | 0xFF                  | 0x00   | 0x00   | 0xC7   | 0x47    |  |  |
| ODD    | Blank   | EAV       | 0   | 1     | 1     | 0xFF                  | 0x00   | 0x00   | 0xB6   | 0x36    |  |  |
| ODD    | Blank   | SAV       | 0   | 1     | 0     | 0xFF                  | 0x00   | 0x00   | 0xAB   | 0x2B    |  |  |
| ODD    | Active  | EAV       | 0   | 0     | 1     | 0xFF                  | 0x00   | 0x00   | 0x9D   | 0x1D    |  |  |
| ODD    | Active  | SAV       | 0   | 0     | 0     | 0xFF                  | 0x00   | 0x00   | 0x80   | 0x00    |  |  |

Note: \* Option includes video loss information in ITU-R BT.656

## Two Channel D1 Time-multiplexed Format with 54MHz

The TW5864 supports two channels ITU-R BT.656 time-multiplexed format with 54MHz that is useful to security application requiring two channel outputs through one channel video port. To demultiplex the time-multiplexed data in the display mux chip, the channel ID can be inserted in the data stream using the CHID\_MD register. Two kinds of channel ID format can be supported. One is horizontal blanking code with channel ID and the other is ITU-R BT.656 sync code with channel ID. The Figure 23 illustrates the logical timing diagram in the case of CH1 and CH2 time-multiplexed output through one video output port.

REV 0.6D -41 -



Figure 23. Timing Diagram of Two Channel Time-multiplexed Format

# Four Channel Half D1 Time-multiplexed Format with 54MHz

The four channel Half D1 (360x240x2) time-multiplexed format is supported at second preview port. For this format, each channel ITU-R BT.656 data stream is down-scaled horizontally into a 13.5MHz ITU-R BT.656 data stream except the sync code. Then, the four 13.5MHz ITU-R BT.656 data streams are time-multiplexed into 54MHz data stream. This format requires only one channel video port to transfer whole four channel HD1 data independently. In this mode, TW5864 can support one channel video port to transfer whole four channel D1 data at port 0 (108 MHz) or at both port 0 and port 1 (54 MHz), while using port 2 to ouput 4 channels of Half D1 video bitstreams simultaneously. To de-multiplex the time-multiplexed data in the display mux chip, the channel ID can be decoded from the SAV/EAV sync code. The Figure 24 and Table 7 illustrate the timing diagram and detailed channel ID format for four channel half D1 time-multiplexed format with 54MHz.



Figure 24. Logical Timing Diagram of 4 Ch Half D1 Time-multiplexed Format

REV 0.6D - 42 -

Table 7. The Channel ID Format for 4 Ch Half D1 Time-multiplexed Format with 54MHz

| C     | onditio | n     | 656 | FVH V | alue | SAV/EAV Code Sequence |        |       |                    |      |                    |                    |
|-------|---------|-------|-----|-------|------|-----------------------|--------|-------|--------------------|------|--------------------|--------------------|
| Field | Vtime   | Htime | F   | V     | Н    | First                 | Second | Third |                    | Fou  | urth               |                    |
| Field | vume    | пите  | Г   | V     | П    | FIISL                 | Second | mila  | Ch1                | Ch2  | Ch3                | Ch4                |
| EVEN  | Blank   | EAV   | 1   | 1     | 1    | 0xFF                  | 0x00   | 0x00  | 0xF0               | 0xF1 | 0xF2               | 0xF3               |
| EVEN  | Blank   | SAV   | 1   | 1     | 0    | 0xFF                  | 0x00   | 0x00  | 0xE0               | 0xE1 | 0xE2               | 0xE3               |
| EVEN  | Active  | EAV   | 1   | 0     | 1    | 0xFF                  | 0x00   | 0x00  | 0xD0               | 0xD1 | 0xD2               | 0xD3               |
| EVEN  | Active  | SAV   | 1   | 0     | 0    | 0xFF                  | 0x00   | 0x00  | 0xC0               | 0xC1 | 0xC2               | 0xC3               |
| ODD   | Blank   | EAV   | 0   | 1     | 1    | 0xFF                  | 0x00   | 0x00  | 0xB0               | 0xB1 | 0xB2               | 0xB3               |
| ODD   | Blank   | SAV   | 0   | 1     | 0    | 0xFF                  | 0x00   | 0x00  | 0xA0               | 0xA1 | 0xA2               | 0xA3               |
| ODD   | Active  | EAV   | 0   | 0     | 1    | 0xFF                  | 0x00   | 0x00  | 0x9 <mark>0</mark> | 0x91 | 0x9 <mark>2</mark> | 0x9 <mark>3</mark> |
| ODD   | Active  | SAV   | 0   | 0     | 0    | 0xFF                  | 0x00   | 0x00  | 0x8 <mark>0</mark> | 0x81 | 0x8 <mark>2</mark> | 0x8 <mark>3</mark> |

(a) ITU-R BT.656 Sync Code with Channel ID

| Channel   | F     | H Blanking Code with Channel ID |       |  |  |  |  |  |  |
|-----------|-------|---------------------------------|-------|--|--|--|--|--|--|
| Orianiloi | Y     | Cb                              | Cr    |  |  |  |  |  |  |
| Ch1       | 8'h10 | 8'h80                           | 8'h80 |  |  |  |  |  |  |
| Ch2       | 8'h11 | 8'h81                           | 8'h81 |  |  |  |  |  |  |
| Ch3       | 8'h12 | 8'h82                           | 8'h82 |  |  |  |  |  |  |
| Ch4       | 8'h13 | 8'h83                           | 8'h83 |  |  |  |  |  |  |

(b) Horizontal Blanking Code with Channel ID

# Four Channel D1 Time-division-multiplexed Format with 108MHz

Four channel of D1 (720x480) at 27MHz video stream that are time-division-multiplexed at 108MHz data rate format is also implemented in TW5864. In order to reduce pin counts (thus shrink chip size) on both decoder's digital output port and the input port of the backend display mux devices, TW5864 implements single 8 bit bus at 4 times the base band pixel clock rate of 27MHz. While quadrupling the data rate on a single bus to meet the new requirement, individually, each channel data arrangement still retains the base band 27MHz ITU-R BT.656 specification. For interface that can accept the new 108MHz clock bus, only one single clock at 108MHz is required. Embedded timing (SAV-EAV) code and Channel ID are inserted into each channel for de-multiplexing and separation of channel data.



Figure 25. Timing Diagram of 108MHz 4 Ch D1 Time-Division-Multiplexed Video data

Figure 31 depicts the temporal arrangement of the video data in 108MHz data rate. Each channel is byte level time-division multiplexed (TDM). Main clock is 108MHz clock

REV 0.6D -43 -



Figure 26. Output Timing of 108MHz 4 Ch D1 Time-Division-Multiplexed Video data with 108MHz clock.

Table 8. Shows the Special format of ITU-R BT. 656 Embedded timing code and Channel ID code

|       | Condition |        | 656 | FVH \ | /alue |       | SAV-EAV Code |       |      |      |      |      |
|-------|-----------|--------|-----|-------|-------|-------|--------------|-------|------|------|------|------|
|       |           |        |     |       |       |       |              |       |      | Fo   | urth |      |
| Field | V-time    | H-time | F   | V     | Н     | First | Second       | Third | Ch1  | Ch2  | Ch3  | Ch4  |
| EVEN  | BLANK     | EAV    | 1   | 1     | 1     | 0xFF  | 0x00         | 0x00  | 0xF0 | 0xF1 | 0xF2 | 0xF3 |
| EVEN  | BLANK     | SAV    | 1   | 1     | 0     | 0xFF  | 0x00         | 0x00  | 0xE0 | 0xE1 | 0xE2 | 0xE3 |
| EVEN  | ACTIVE    | EAV    | 1   | 0     | 1     | 0xFF  | 0x00         | 0x00  | 0xD0 | 0xD1 | 0xD2 | 0xD3 |
| EVEN  | ACTIVE    | SAV    | 1   | 0     | 0     | 0xFF  | 0x00         | 0x00  | 0xC0 | 0xC1 | 0xC2 | 0xC3 |
| ODD   | BLANK     | EAV    | 0   | 1     | 1     | 0xFF  | 0x00         | 0x00  | 0xB0 | 0xB1 | 0xB2 | 0xB3 |
| ODD   | BLANK     | SAV    | 0   | 1     | 0     | 0xFF  | 0x00         | 0x00  | 0xA0 | 0xA1 | 0xA2 | 0xA3 |
| ODD   | ACTIVE    | EAV    | 0   | 0     | 1     | 0xFF  | 0x00         | 0x00  | 0x90 | 0x91 | 0x92 | 0x93 |
| ODD   | ACTIVE    | SAV    | 0   | 0     | 0     | 0xFF  | 0x00         | 0x00  | 0x80 | 0x81 | 0x82 | 0x83 |

REV 0.6D - 44 -

#### **Line-Interleaved Format**

In addition to the byte-interleaving mode, the first two digital preview ports support line-interleaved format to multiplex up to 9 channel of video content into each BT. 656 port. In this case, the source video can be scaled down into various sizes, and flexibly multiplexed together. The modes supported as shown in Table 9.

Table 9. Line Interleaving modes supported in the first two preview output ports

| Output Channel Combination | Clock Rate | Picture Size                       |
|----------------------------|------------|------------------------------------|
| 2 D1                       | 54 MHz     | 720 x 240 (NTSC) / 720 x 288 (PAL) |
| 4 D1                       | 108 MHz    | 720 x 240 (NTSC) / 720 x 288 (PAL) |
| 4 HD1                      | 54 MHz     | 360 x 240 (NTSC) / 360 x 288 (PAL) |
| 8 HD1                      | 108 MHz    | 360 x 240 (NTSC) / 360 x 288 (PAL) |
| 4 CIF                      | 27 MHz     | 360 x 120 (NTSC) / 360 x 144 (PAL) |
| 8 CIF                      | 54 MHz     | 360 x 120 (NTSC) / 360 x 144 (PAL) |
| 4 CIF + 1 D1               | 54 MHz     | Combination                        |
| 8 CIF + 1 D1               | 81 MHz     | Combination                        |

In line-interleaved format, the video data are interleaved based on each line as a unit. The original BT. 656 SAV/EAV codes are maintained. In addition, within the active line, an additional 4 bytes of header are inserted in order to describe the properties of the line of the original video content. The 4 bytes headers are shown in Figure 27. The 4-byte headers codes are

REV 0.6D - 45 -

Table 10. The definition of parameters in

REV 0.6D - 46 -

Table 10 is show in Table 11.

Since all the video channels are asynchronous to each other, there is no fixed number of spacing among channel lines. Instead, the lines are inserted into the video stream based on the availability of the input source. When there are no lines available from any channel source, a dummy line will be inserted. The dummy line header bytes are 0x01 for all 4 header bytes. In line-interleaved mode, different line sizes can be multiplexed together in either full line (720 pixels) or half line (360 pixels). Because of this, a full line can either maintains a full line, or it can be split into 2 half lines.



Figure 27. The Line-Interleaved Header Format

REV 0.6D -47 -

Table 10. Line Interleaved modes header bytes

| Header Bytes | 7           | 6                | 5   | 4    | 3   | 2   | 1     | 0       |
|--------------|-------------|------------------|-----|------|-----|-----|-------|---------|
| H3           | 1           | RSV              | RSV | RSV  | RSV |     | CH_ID |         |
| H2           | 0           | BOL              | EOL | VDET | RSV | RSV | LINE_ | ID[8:7] |
| H1           | ~LINE_ID[6] | [6] LINE_ID[6:0] |     |      |     |     |       |         |
| Н0           | 1           | F                | ٧   | Н    | P3  | P2  | P1    | P0      |

Table 11. Line Interleaved header bytes parameters definition

| Bit Location     | Name    | DESCRIPTION                                                                                                                                                                                    |
|------------------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| H3[2:0]          | CH_ID   | The video channel ID. For preview port 0, CH_ID 0 ~ 7 means channel 0 ~ 7. (On-chip VD and VD1 digital port) For preview port 1, CH_ID 0 ~ 7 means channel 8 ~ 15. (VD2 and VD3 digital ports) |
| H2[6]            | BOL     | <ul><li>1: A full line, or the first half line when a full line is splitted into 2 half lines.</li><li>0: The second half line when a full line is splitted into 2 half lines.</li></ul>       |
| H2[5]            | EOL     | <ul><li>1: A full line, or the second half of a full line when the line is splitted.</li><li>0: The second first half of a full line when it is splitted into 2 half lines.</li></ul>          |
| H2[4]            | VDET    | 1: Video detected<br>0: Video loss                                                                                                                                                             |
| H2[1:0], H1[6:0] | LINE_ID | The active video line number. The LINE_ID of the first line of each field is 0.                                                                                                                |
| H0[6]            | F       | Field bit as defined in BT. 656                                                                                                                                                                |
| H0[5]            | V       | V bit as defined in BT. 656                                                                                                                                                                    |
| H0[4]            | Н       | H bit as defined in BT. 656                                                                                                                                                                    |
| H0[3]            | P3      | Redundant protection bit 3, P3 = V XOR H                                                                                                                                                       |
| H0[2]            | P2      | Redundant protection bit 2, P2 = F XOR H                                                                                                                                                       |
| H0[1]            | P1      | Redundant protection bit 1, P1 = F XOR V                                                                                                                                                       |
| H0[0]            | P0      | Redundant protection bit 0, P0 = F XOR V XOR H                                                                                                                                                 |

Table 12. Line Interleaved modes header bytes for Dummy Lines

| Header Bytes | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|--------------|---|---|---|---|---|---|---|---|
| H3           | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 |
| H2           | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 |
| H1           | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 |
| H0           | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 |

REV 0.6D -48 -

# **H.264 Encoding Module**

#### **De-Interlacers**

The TW5864 de-interlacer sitting right before H264 encoder is an enhanced cost efficient de-interfacer that performs adaptive field weaving or 2D de-interlacing depending on the content motion. The de-interlacer works on a channel by channel base. Each of the channels can be independently controlled.

#### **OSDs**

The TW5864 supports pre-encoding OSD function which overlays fonts/graphics onto the video before H264 encoding is performed. The OSD overlays onto each channel of video independently. For each channel, up to 8 windows are supported. Additionally, in order to support good quality in both main and secondary stream, two different sets of fonts can be overlayed onto the main / secondary streams independently.

#### **H264 Encoders**

TW5864 has a build-in baseline H264 encoder capable of encoding up to 5D1 in realtime. The H264 encoder performance is summarized as the following:

- H.264 Baseline @ Level 3 encoding, without arbitrary slice ordering (ASO), flexible MB ordering (FMO), and redundant picture
- One slice per frame
- Bitrate from 64 kbps to 10 mbps
- 4 D1 or 16 CIF encoding at 30 frames per second (NTSC) or 25 frame per second (PAL)
- Support VBR / CBR
- Configurable IDR/I Interval
- Support intra-mode (16x16 and 4x4)
- Support variable block size (16x16, 16x8, and 8x8)
- Motion vector granularity at full-pel, ½ pel, and ¼ pel
- Motion vector range [-256, +255.75]
- In-loop deblocking filter
- CAVLC entropy coding
- Collect video analytic information to MPU
- Same channel dual-stream encoding (D1/CIF, D1/QCIF, or CIF/QCIF)

The typical configuration for multichannel encoding is given here as examples:

■ 4D1 main streams and 4CIF/QCIF second streams

REV 0.6D -49 -

- 16CIF main streams and 16QCIF second streams
- 16D1 sub-frame rate encoding with aggregated total encoding frames <=125 F/S
- N channel D1 and (16-N) channel CIF.

Note that when TW5864 is encoding more than 4 physical channels, it needs additional TW2864 equivalent video decoder.

# **H.264 Coded Stream**

REV 0.6D - **50** -

# **Motion JPEG Encoding**

**JPEG Encoding** 

# **Coded Stream**

(To be completed)

REV 0.6D - 51 -

#### **Audio A/D Decoder and D/A Encoder**

The audio A/D and D/A codec in the TW5864 is composed of five audio Analog-to-Digital converters, 1 Digital-to-Analog converter, audio mixer, digital serial audio interface and audio detector shown as the Figure 28. The TW5864 can accept 5 analog audio signals and 1 digital serial audio data and produce 1 mixing analog audio signal and 2 digital serial audio data.



Figure 28. Block Diagram of Audio Codec

REV 0.6D - 52 -

The level of analog audio input signal AIN1 ~ AIN5 can be adjusted respectively by internal programmable gain amplifiers that are defined via the AIGAIN1, AIGAIN2, AIGAIN3, AIGAIN4, and AIGAIN5 registers and then sampled by each Analog-to-Digital converters. Figure 29 shows the audio decimation filter response. The digital serial audio input data through the ACLKP, ASYNP and ADATP pin are used for playback function assuming an external audio decoder chip is used to decode the ADPCM audio bitstream. To record audio data, the TW5864 provides the digital serial audio output via the ACLKR, ASYNR and ADATR port, and feed into the back-end ADPCM audio encoding module..

The TW5864 can mix all of audio inputs including analog audio signal and digital audio data according to the predefined mixing ratio for each audio via the MIX\_RATIO1 ~ MIX\_RATIO5 and MIX\_RATIOP registers. This mixing audio output can be provided through the analog and digital interfaces. The embedded audio Digital-to-Analog converter supports the analog mixing audio output whose level can be controlled by programmable gain amplifier via the A\_DAC\_IBCTL register. The ADATM pin supports the digital mixing audio output and its digital serial audio timings are provided through the ACLKR and ASYNR ports that are shared with the digital serial audio record timing pins.



Figure 29. Audio Decimation Filter Response

#### **Audio Detection**

The TW5864 has an audio detector for each individual of 5 channels. There are 2 kinds of audio detection method defined by the ADET\_MTH. One is the detection of absolute amplitude and the other is of differential amplitude. For both detection methods, the accumulating period is defined by the ADET\_FILT register and the detecting threshold value is defined by ADET\_TH1 ~ ADET\_TH5

REV 0.6D - 53 -

registers. The status for audio detection is read by the STATE\_AVDET register and it also makes the interrupt request through the IRQ pin with the combination of the status for video loss detection.

#### **Serial Audio Interface**

There are 3 kinds of digital serial audio interfaces in the TW5864, the first is a recording output, the second is a mixing output and the third is a playback input. These 3 digital serial audio interfaces follow a standard I2S or DSP interface as shown in the Figure 30.



Figure 30. Timing Chart of Serial Audio Interface

#### **Playback Input**

The serial interface using the ACLKP, ASYNP and ADATP pins accepts the digital serial audio data for the playback purpose. The ACLKP and ASYNP pins can be operated as master or slave mode. For master mode, these pins work as output pin and generate the standard audio clock and synchronizing signal. For slave mode, these pins are input mode and accept the standard audio clock and synchronizing signal. The ADATP pin is always input mode regardless of operating mode. In order to use the on-chip ADPCM decoder, the playback port has to run at the master mode. One of audio data in left or right channel should be selected for playback audio by the PB LRSEL...

#### **Record Output**

To record audio data, the TW5864 provides the digital serial audio data through the ACLKR, ASYNR and ADATR ports. Sampling frequency comes from 256xfs, 320xfs, or 384xfs audio system clock setting. Even though the standard I2S and DSP format can have only 2 audio data on left and right channel, the TW5864 can provide an extended I2S and DSP format which can have 16-channel audio data through ADATR pin. The R\_MULTCH defines the number of audio data to be recorded by the ADATR pin. ASYNR signal is always fs frequency rate. One ASYNR period is always equal to 256xACLKR clock length with AIN5MD=0. Figure 31 shows the digital serial audio data organization for multi-channel audio.

REV 0.6D - 54 -



Figure 31. Timing Chart of Multi-channel Audio Record

The following table shows the sequence of audio data to be recorded for each mode of the R\_MULTCH register. The sequences of 0  $\sim$  F do not mean actual audio channel number but represent sequence only. The actual audio channel should be assigned to sequence 0  $\sim$  F by athe R\_SEQ\_0  $\sim$  R\_SEQ\_F register. When the ADATM pin is used for record via the R\_ADATM register, the audio sequence of ADATM is showed also in **Error! Reference source not found.** 

Table 13. Sequence of Multi-channel Audio Record
(a) I2S Format

| R_MULTCH | Pin   |   |   | Le | eft Cl | nann | el |   |   |   |   | Ri | ght C | Chan | nel |   |   |
|----------|-------|---|---|----|--------|------|----|---|---|---|---|----|-------|------|-----|---|---|
| 0        | ADATR | 0 |   |    |        |      |    |   |   | 8 |   |    |       |      |     |   |   |
| U        | ADATM | F |   |    |        |      |    |   |   | 7 |   |    |       |      |     |   |   |
| 1        | ADATR | 0 | 1 |    |        |      |    |   |   | 8 | 9 |    |       |      |     |   |   |
|          | ADATM | F | Е |    |        |      |    |   |   | 7 | 6 |    |       |      |     |   |   |
| 2        | ADATR | 0 | 1 | 2  | 3      |      |    |   |   | 8 | 9 | Α  | В     |      |     |   |   |
| 2        | ADATM | F | Е | D  | C      |      |    |   |   | 7 | 6 | 5  | 4     |      |     |   |   |
| 3        | ADATR | 0 | 1 | 2  | 3      | 4    | 5  | 6 | 7 | 8 | 9 | Α  | В     | C    | D   | Е | F |
| 3        | ADATM | F | Е | D  | C      | В    | Α  | 9 | 8 | 7 | 6 | 5  | 4     | 3    | 2   | 1 | 0 |

REV 0.6D - 55 -

#### R\_MULTCH Pin Left/Right Channel **ADATR** 0 1 0 Ε ADATM F ADATR 1 3 0 2 1 ADATM F Ε D C 2 ADATR 0 1 3 4 5 6 7 2 ADATM F Е D C В 9 8 Α 1 2 9 Α C F ADATR 0 3 4 6 7 8 В D Е 5 3 Е D C В 5 ADATM 9 8 7 6 4 3 2 1 0

(b) DSP Format

#### **Mix Output**

The digital serial audio data on the ADATM pin has 2 different audio data which are mixing audio and playback audio. The mixing digital serial audio data is the same as analog mixing output. The sampling frequency, bit width and number of audio for the ADATM pin are same as the ADATR pin because the ACLKR and ASYNR pins are shared with the ADATR and ADATM pins.

# **Audio Multi-Chip Cascade**

TW5864 can output 16 channel audio data on ACLKR/ASYNR/ADATR to the back-end ADPCM module simultaneously. Therefore, up to 3 external TW2866 chips can be connected on most multi-Chip application cases. ALINKI pin is the audio cascade serial input, and ALINKO pin is the audio cascade serial output.

Each stage chip can accept 5 analog audio signals so that four cascaded chips will be 16-channel audio controller as default AIN5MD=0. The first stage chip provides 16ch digital serial audio data for record. Even though the first stage chip has only 1 digital serial audio data pin ADATR for record, the TW5864 can generate 16 channel data simultaneously using multi-channel format. Also, each stage chip can support 4 channel record outputs that are corresponding with analog audio inputs. This first stage chip can also output 16 channels mixing audio data by the digital serial audio data and analog audio signal. The last stage chip accepts the digital serial audio data for playback. The digital playback data can be converted to analog signal by Digital-to-Analog Converter in the last stage chip.

In Multi-Chip Audio operation mode, one same Oscillator clock source (27 MHz) needs to be connected to all TW5864 XTI or TW2866 CLKI pins.

Several Master/Slave mode configurations are available. The Figure 32 shows the most recommended and demanded system with Clock Master mode (ACLKRMASTER=1).

In each of the following figures, Mix1-16-51-54/Pb1 means Mix output of AIN1-16, AIN51-AIN54, and Playback1. AIN1-16-51-54/Pb1 means one selected Audio output in AIN1-16-51-54/Pb1.

If one TW5864 uses AIN5MD=1, all other cascaded TW2866 chips must set up AIN5MD=1 also. Generally, 4 audio input mode (AIN5MD=0) are most used in this cascade system.

REV 0.6D - **56** -



Figure 32. Recommended Clock Master cascade mode system with ACLKRMASTER=1

REV 0.6D - 57 -

### **ACLKP/ASYNP Slave Mode Data Output Timing**

The following 8 data input timing figures are supported. The ADATPDLY register needs to be set up according to the difference of ADATP data input timings. Data1 is only used as default. MSB bit is the first input bit as default PBINSWAP=0. If PBINSWAP=1, LSB bit is the first input bit.

### **ASYNP** is **ACLKP** falling edge triggered input



Figure 33. Audio Playback Falling Edge Triggered Input Timing, RM\_SYNC=0, PB\_MASTER=0, ADATPDLY=0



Figure 34. Audio Playback Falling Edge Triggered Input Timing, RM\_SYNC=1, PB\_MASTER=0, ADATPDLY=0



Figure 35. Audio Playback Falling Edge Triggered Input Timing, RM\_SYNC=0, PB\_MASTER=0, ADATPDLY=1

REV 0.6D - 58 -



Figure 36. Audio Playback Falling Edge Triggered Input Timing, RM\_SYNC=1, PB\_MASTER=0, ADATPDLY=1

# **ASYNP** is **ACLKP** rising edge triggered input



Figure 37. Audio Playback Rising Edge Triggered Input Timing, RM\_SYNC=0, PB\_MASTER=0, ADATPDLY=1



Figure 38. Audio Playback Rising Edge Triggered Input Timing, RM\_SYNC=1, PB\_MASTER=0, ADATPDLY=1

REV 0.6D - **59** -



Figure 39. Audio Playback Rising Edge Triggered Input Timing, RM\_SYNC=0, PB MASTER=0, ADATPDLY=0



Figure 40. Audio Playback Rising Edge Triggered Input Timing, RM\_SYNC=1, PB\_MASTER=0, ADATPDLY=0

#### **Audio Clock Generation**

TW5864 has built-in field locked audio clock generator for use in video capture applications. The circuitry will generate the same predefined number of audio sample clocks per field to ensure synchronous playback of video and audio after digital recording or compression. The audio clock is digitally synthesized from the crystal clock input. The master audio clock frequency is programmable through ACKN and ACKI register based following two equations.

ACKN = round( F AMCLK / F field ), it gives the Audio master Clock Per Field.

ACKI = round( F AMCLK / F 27MHz \* 2^23), it gives the Audio master Clock Nominal increment.

Following table provides setting example of some common used audio frequency assuming Video Decoder system clock frequency of 27MHz. If ACLKRMASTER register bit is set to 1, following AMCLK is used as audio system clock inside TW5864.

If Slave Playback-in lock mode is required, ACKN=00100hex and PBREFEN=1 needs to be set up. The number of AMCLK clock per one ASYNP input cycle is locked(fixed) to 256 in this mode.

Frequency equation is "AMCLK(Freq) =  $256 \times ASYNP(Freq)$ ".

REV 0.6D - 60 -

Table 14. Audio frequency 256xfs mode: AIN5MD = 0, AFS384 = 0

| AMCLK(MHz)    | FIELD[Hz] | ACKN [dec] | ACKN [hex] | ACKI [dec] | ACKI [hex] |
|---------------|-----------|------------|------------|------------|------------|
| 256 x 48 KHz  |           |            |            |            |            |
| 12.288        | 50        | 245760     | 3-C0-00    | 3817749    | 3A-41-15   |
| 12.288        | 59.94     | 205005     | 3-20-CD    | 3817749    | 3A-41-15   |
| 256 x 44.1KHz |           |            |            |            |            |
| 11.2896       | 50        | 225792     | 3-72-00    | 3507556    | 35-85-65   |
| 11.2896       | 59.94     | 188348     | 2-DF-BC    | 3507556    | 35-85-65   |
| 256 x 32 KHz  |           |            |            |            |            |
| 8.192         | 50        | 163840     | 2-80-00    | 2545166    | 26-D6-0E   |
| 8.192         | 59.94     | 136670     | 2-15-DE    | 2545166    | 26-D6-0E   |
| 256 x 16 KHz  |           |            |            |            |            |
| 4.096         | 50        | 81920      | 1-40-00    | 1272583    | 13-6B-07   |
| 4.096         | 59.94     | 68335      | 1-0A-EF    | 1272583    | 13-6B-07   |
| 256 x 8 KHz   |           |            |            |            |            |
| 2.048         | 50        | 40960      | A0-00      | 636291     | 9-B5-83    |
| 2.048         | 59.94     | 34168      | 85-78      | 636291     | 9-B5-83    |

REV 0.6D -61 -

Table 15. Audio frequency 320xfs mode: AIN5MD = 1, AFS384 = 0, 44.1/48 KHz not supported

| AMCLK(MHz)   | FIELD[Hz] | ACKN [dec] | ACKN [hex] | ACKI [dec] | ACKI [hex] |
|--------------|-----------|------------|------------|------------|------------|
| 320 x 32 KHz |           |            |            |            |            |
| 10.24        | 50        | 204800     | 3-20-00    | 3181457    | 30-8B-91   |
| 10.24        | 59.94     | 170838     | 2-9B-56    | 3181457    | 30-8B-91   |
| 320x16 KHz   |           |            |            |            |            |
| 5.12         | 50        | 102400     | 1-90-00    | 1590729    | 18-45-C9   |
| 5.12         | 59.94     | 85419      | 1-4D-AB    | 1590729    | 18-45-C9   |
| 320 x 8 KHz  |           |            |            |            |            |
| 2.56         | 50        | 51200      | C8-00      | 795364     | C-22-E4    |
| 2.56         | 59.94     | 42709      | A6-D5      | 795364     | C-22-E4    |

Table 16. Audio frequency 384xfs mode: AIN5MD = 0, AFS384 = 1, 44.1/48 KHz not supported

| AMCLK(MHz)   | FIELD[Hz] | ACKN [dec] | ACKN [hex] | ACKI [dec] | ACKI [hex] |
|--------------|-----------|------------|------------|------------|------------|
| 384 x 32 KHz |           |            |            |            |            |
| 12.288       | 50        | 245760     | 3-C0-00    | 3817749    | 3A-41-15   |
| 12.288       | 59.94     | 205005     | 3-20-CD    | 3817749    | 3A-41-15   |
| 384x16 KHz   |           |            |            |            |            |
| 6.144        | 50        | 122880     | 1-E0-00    | 1908874    | 1D-20-8A   |
| 6.144        | 59.94     | 102503     | 1-90-67    | 1908874    | 1D-20-8A   |
| 384 x 8 KHz  |           |            |            |            |            |
| 3.072        | 50        | 61440      | F0-00      | 954437     | E-90-45    |
| 3.072        | 59.94     | 51251      | C8-33      | 954437     | E-90-45    |

REV 0.6D - **62** -

### **Audio Clock Auto Setup**

If ACLKRMASTER=1 audio clock master mode is selected, and AFAUTO register is set to "1", TW5864 set up ACKI register by AFMD register value automatically. ACKI control input in ACKG module block is automatically set up to the required value by the condition of AIN5MD and AFS384 register value.

Table 17. Audio frequency Auto Setup

| AFAUTO | AFMD | ACKG module ACKI control input value           |  |
|--------|------|------------------------------------------------|--|
| 1      | 0    | 8kHz mode value by each AIN5MD/AFS384 case.    |  |
| 1      | 1    | 16kHz mode value by each AIN5MD/AFS384 case.   |  |
| 1      | 2    | 32kHz mode value by each AIN5MD/AFS384 case.   |  |
| 1      | 3    | 44.1kHz mode value by each AIN5MD/AFS384 case. |  |
| 1      | 4    | 48kHz mode value by each AIN5MD/AFS384 case.   |  |
| 0      | Х    | ACKI register set up ACKI control input value. |  |

# **Audio Encoding / Decoding**

TW5864 provides a simple ADPCM G.726 hardware codec, mainly for speech coding purpose. It is used to map a series of 8-bit u-law (or a-low) PCM samples into a series of 4-bit ADPCM samples.

The ADPCM encoder takes the I2S format audio samples from the on-chip front-end audio analog decoder as well as the off-chip audio input through the I2S input ports. The ADPCM encoder is capable of encoding 17 audio channels simultaneously.

The ADPCM decoder decodes the 4-bit samples back into the I2S format, and drives the on-chip audio DAC to drive the external speaker or pre-amplifier for playback purpose. The decoder can decode only 1 audio channel at a time.

REV 0.6D - **63** -

#### **Host Interfaces**

TW5864 supports two types of host interfaces, through which external processors control and interact with TW5864 for configuration and data transfer. One is through the standard asynchronous memory bus interface, and the other is through the PCI interface working at either the target or the initiator mode, depending on the operation. While using as a PC card, the PCI interface is always used. In an embedded system, either asynchronous host interface or the PCI interface can be used. TW5864 has the same registers map for these two interfaces so that the firmware on embedded platform does not need to differentiate which interface is in use except the bus control modules in TW5864 driver.

These two interfaces share some common I/O pins, and can only be used exclusively. The interrupt signal is also shared for both PCI and the asynchronous interface.

The host interface supports several modes: single read / write access, burst read / write access, DDR burst read / write, and PCI initiator write access..

#### **PCI** Interface

The PCI module in TW5864 will work both as an initiator and target. It is an initiator when it is sending the preview, h264 and audio coded streams to host PC. It is in target mode when PC host is configuring the registers and programming the chip. The PCI interface supports both 33MHz and 66MHz operation.

#### Single Read / Write Access

Similar to the asynchronous host interface, the TW5864 PCI interface supports the single read/write operation. The address space mapping and all the indirect access / DDR memory page are used the same way as the asynchronous host interface. Similarly to the asynchronous host interface, the single R/W access runs in the PCI target mode, which makes the TW5864 a slave device to the external MCU.

#### **Target Burst Read**

The PCI target burst read of TW5864 allows the external MCU to burst read a whole block of data of a continuous address space from TW5864. This target burst read function is only used to access the TW5864 on-chip double buffer A. The double buffer A is only used for DMA movement between the external DDRs and TW5864.

In order to burst read a space of an external DDR memory, a DMA operation is started to read data from external DDR into the double buffer A. The MCU then issues target burst read operation to read data from the double buffer A into the MCU.

A DMA write operation to the external DDR is supported. However the TW5864 does not support PCI target burst write operation. The MCU has to fill data into the double buffer A through multiple single write operation. Once the double buffer A is filled, a DMA write operation is started to write the data in double buffer A into the external DDR.

#### **Master Burst Write**

The TW5864 PCI interface can act as a PCI initiator to burst write a block of data automatically into the memory space of the external MCU. This master burst write function is used by several modules – H264 encoder, the audio ADPCM encoder, and the PCI preview module. When this mode is used, the bitstreams or data sent by each module does not go through the external DDR. They are sent from each module into a buffer for each path, and push into the external MCU memory space.

REV 0.6D - **64** -

#### **Asynchronous Interface**

In addition to the PCI host interface, TW5864 also support commonly used Asynchronous Interface. The most commonly used ARM and PPC processors are supported. The data width can be either 16 bit or 32bit.

Asynchronous host interface only supports single access read and write operation. Using this interface, the TW5864 is always slave to the external MCU. The MCU issue single word read/write operation to access all registers / memory space inside the address map.

The address space of this asynchronous host interface is the same as the PCI interface. It includes all the on-chip registers, a page of space mapped for the external DDR\_A and DDR\_B, and an indirect access mechanism to read/write the registers at the front-end video / audio decoder registers and external preview multiplexing control registers.

The external DDRs are mapped into a page of address space through a page select register. Each page is 16 Kbytes. The page select register select a page area in either of the external DDRs such that accessing to this address space is equivalent to access the external DDR directly.

Some front-end registers related to embedded video decoder / audio decoder / preview multiplexing previews are accessed through indirect access through the registers  $0xB800 \sim 0xB80C$ .

Although the asynchronous host interface only support single word read / write operation, a block move is possible as long as the external MCU has a DMA controller to access a block of address space continuously though multiple single access automatically.

#### **External DRAM Interface**

TW5864 uses two external DDR SDRAMs for various functions. The memory controller of the TW5864 supports 16bit data width up to 166 MHz clock rate. The memory capacity is 256 Mbytes. The capacity used depends on the feature used on TW5864. If the TW5864 is used for 4 D1 / 16 CIF configuration, and minimum capacity of 256 Mbytes can be used. If, however, a 16 non-realtime D1 configuration is used, a much bigger video frame buffer is needed. At this time DDR of 1 Gbytes of memory is needed.

When the chip is powered up, the CPU is responsible for setting all the on-chip configuration registers for DDR memory configuration. Once the registers are set, the CPU releases the software reset signal, then the DDR memory controller initializes the DDR memory configuration using the parameters in the registers. After the initialization is done, the DDR memory is ready for use. After the initialization, the memory controller does the memory refresh automatically.

REV 0.6D - **65** -

# **HW Operation Flow**

The key data paths on TW5864 for various encoding and decoding functions is illustrated in Figure 41. The HW operational flow for the four major functions (H.264, JPWG, Audio, Preview) in TW5864 will be described in detail subsequently.



Figure 41. TW5864 HW Data Flow

REV 0.6D - **66** -

### **H264 Encoding Data Flow**

The H264 encoding data flow on TW5864 is shown in the figure below. The video data are captured into the external DDR memory by the video capture module. All the previous encoded reference frames are also stored in the DDR. From there, the H264 encoder generates the reference frame pixels for used for future use into the external DDR. The encoded VLC bitstream is either stored back into DDR, or simply write into the double buffer B.

When the VLC bitstream is stored in the DDR, the external MCU instruct the on-chip DMA module to move the data from external DDR into the double buffer A, from which the external MCU can perform single read or PCI target burst read to move the data from double buffer A into the MCU memory space.

When the VLC bitstream is stored in the double buffer B, the external MCU simply read the bitstream from this data buffer through either single read or PCI target burst read.

With the coded VLC stream in DDR, the MCU has more flexibility in performing the data movement. While if the codec VLC stream is stored in double buffer B, the MCU has to attend to read the data stream quickly to make sure the buffer is not overflown.

When PCI master mode is used, the encoded VLC stream can be pushed into the MCU memory space automatically, as shown in the green arrow below.



Figure 42. H264 Encoding Data Flow

REV 0.6D - 67 -

# **MJPEG Encoding Data Flow**

TW5864 MJPEG encoder always encodes the frames/fields back into the DDR memory.

The only way MCU fetch the encoded bitstream is through the double buffer A.



Figure 43. MJPEG Encoding Data Flow

REV 0.6D - **68** -

# **ADPCM Encoding Data Flow**

Audio ADPCM coded bitstream can be fetched either through the external DDR, or it can be pushed into the audio buffer when PCI master mode is used.



Figure 44. ADPCM Encoding Data Flow

REV 0.6D - **69** -

# **ADPCM Decoding Data Flow**

Audio ADPCM decoder bitstream can be put into the DDR through either double buffer A, or just through single access read/write of external DDR through page mode mapping. Once the bitstream is in the DDR, the ADPCM decoder can be started to decode and output audio samples through I2S interface.



Figure 45. ADPCM Decoding Data Flow

REV 0.6D - **70** -

# **PCI Preview Data Flow**

TW5864 PCI preview path only allows data to push into the external MCU memory space through PCI master mode. The data does not go through the external DDR memory.



Figure 46. PCI Preview Pixel Data Flow

REV 0.6D -71 -

# **Register Description - Direct Map Space**

#### 0x0000 ~ 0x1FFC - H264 Register Map

| Address | [15:0]  |
|---------|---------|
| 0x0000  | H264REV |

H264REV The Version register for H264 core (Read Only)

| Address | [7]     | [6]     | [5]         | [4]        | [3]          | [2]        | [1]       | [0]        | l |
|---------|---------|---------|-------------|------------|--------------|------------|-----------|------------|---|
| 0x0004  | DSP_FRA | ME_TYPE | EMU_EN_PLBK | EMU_EN_LPF | EMU_EN_BHOST | EMU_EN_SEN | EMU_EN_ME | EMU_EN_DDR | l |

EMU\_EN\_DDR DDR controller enabled

EMU\_EN\_ME Enable bit for Inter module

EMU\_EN\_SEN Enable bit for Sensor Interface module

EMU\_EN\_BHOST Enable bit for Host Burst Access

EMU\_EN\_LPF Enable bit for Loop Filter module

EMU\_EN\_PLBK Enable bit for PLBK module

DSP\_FRAME\_TYPE Video Frame mapping in DDR

00 CIF 01 D1

10 Reserved11 Reserved

| Address | [7]          | [6]      | [5]  | [4]           | [3]      | [2]      | [1] | [0]           |
|---------|--------------|----------|------|---------------|----------|----------|-----|---------------|
|         |              | RESERVED |      | MAS_SLICE_END |          | RESERVED |     | VLC_SLICE_END |
| 0x000C  | [15]         | [14]     | [13] | [12]          | [11]     | [10]     | [9] | [8]           |
|         | START_NSLICE |          |      |               | RESERVED |          |     |               |

VLC\_SLICE\_END VLC Slice end flag

MAS\_SLICE\_END Master Slice End Flag

START\_NSLICE Host to start a new slice

| Address | [15:0]                |
|---------|-----------------------|
| 0x0010  | ENC_BUF_PTR_REC[15:0] |

ENC\_BUF\_PTR\_REC Two bit for each channel (channel 0 ~ 7). Each two bits are the buffer pointer for the last encoded frame of the corresponding

channel.

REV 0.6D -72 -

REV 0.6D -73 -

| Address | [7]  | [6]  | [5]            | [4]  | [3]   | [2]    | [1] | [0] |
|---------|------|------|----------------|------|-------|--------|-----|-----|
|         |      |      |                |      | DSP_N | /IB_QP |     |     |
| 0x0018  | [15] | [14] | [13]           | [12] | [11]  | [10]   | [9] | [8] |
|         |      |      | DSP_LPF_OFFSET |      |       |        |     |     |

DSP\_MB\_QP H264 QP Value for codec

DSP\_LPF\_OFFSET H264 LPF\_OFFSET (Default 0)

| Address | [7]        | [6]        | [5]  | [4]  | [3]        | [2]         | [1]         | [0]            |
|---------|------------|------------|------|------|------------|-------------|-------------|----------------|
|         | HD1_MAP_MD | CIF_MAP_MD |      |      | VLC_BUF_ID |             |             | DSP_CODEC_MODE |
| 0x001C  | [15]       | [14]       | [13] | [12] | [11]       | [10]        | [9]         | [8]            |
|         |            |            |      |      |            | MV_FLAG_VLD | MV_VECT_VLD | VLC_VLD        |

DSP\_CODEC\_MODE 0 Encode (TW5864 Default)

1 Decode

VLC\_BUF\_ID 0->3 4 VLC data buffer in DDR (1M each)

0->7 8 VLC data buffer in DDR (512k each)

4CIF in 1 MB CIF\_MAP\_MD 0

1CIF in 1 MB

0 2 falf D1 in 1 MB HD1\_MAP\_MD

1 half D1 in 1 MB

VLC Stream valid VLC\_VLD

0 Invalid

1 Valid

MV Vector Valid MV\_VECT\_VLD

> 0 Invalid

Valid 1

MV\_FLAG\_VLD MV Flag Valid

Invalid

1 Valid

**REV 0.6D** - 74 -

| Address | [7]  | [6]      | [5]      | [4]           | [3]  | [2]    | [1]            | [0] |
|---------|------|----------|----------|---------------|------|--------|----------------|-----|
|         |      | DSP_SEN_ | _PIC_CHM |               |      | DSP_SE | N_PIC_LU       |     |
| 0x0020  | [15] | [14]     | [13]     | [12]          | [11] | [10]   | [9]            | [8] |
|         |      |          |          | DSP_SEN_HFULL |      | 1      | DSP_SEN_PIC_MA | X   |

DSP\_SEN\_PIC\_LU Org Buffer Base for Luma (default 0)

DSP\_SEN\_PIC\_CHM Org Buffer Base for Chroma (default 4)

DSP\_SEN\_PIC\_MAX Maximum Number of Buffers (default 4)

DSP\_SEN\_HFULL Original Frame D1 or HD1 switch (Default 0)

| Address | [7]  | [6]      | [5]     | [4]  | [3]  | [2]    | [1]            | [0] |
|---------|------|----------|---------|------|------|--------|----------------|-----|
|         |      | DSP_REF_ | PIC_CHM |      |      | DSP_RE | F_PIC_LU       |     |
| 0x0024  | [15] | [14]     | [13]    | [12] | [11] | [10]   | [9]            | [8] |
|         |      |          |         |      |      | I      | DSP_REF_PIC_MA | X   |

DSP\_REF\_PIC\_LU Ref Buffer Base for Luma (default 0)

DSP\_REF\_PIC\_CHM Ref Buffer Base for Chroma (default 4)

DSP\_REF\_PIC\_MAX Maximum Number of Buffers (default 4)

| Address | [15:0]    |
|---------|-----------|
| 0x0028  | SEN_EN_CH |

SEN\_EN\_CH[n] SENIF original frame capture enable for each channel

| Address | [7]  | [6]          | [5]          | [4]         | [3]  | [2]    | [1]     | [0] |
|---------|------|--------------|--------------|-------------|------|--------|---------|-----|
|         |      | DSP_FLW_CNTL | DSP_CHROM_SW | DSP_MB_WAIT |      | DSP_E  | NC_CHN  |     |
| 0x002C  | [15] | [14]         | [13]         | [12]        | [11] | [10]   | [9]     | [8] |
|         |      |              |              |             |      | DSP_Mi | B_DELAY |     |

DSP\_ENC\_CHN The ID for channel selected for encoding operation

DSP\_MB\_WAIT Control for MB Delay. See Description below.

DSP\_CHROM\_SW DSP Chroma Switch

0 DDRB 1 DDRA

DSP\_FLW\_CNTL VLC Flow Control

0 Disable1 Enable

DSP\_MB\_DELAY If DSP\_MB\_WAIT == 0, the MB delay is

REV 0.6D -75 -

DSP\_MB\_DELAY \* 16

If DSP\_MB\_DELAY == 1, the MB delay is

DSP\_MB\_DELAY \* 128

| Address | [7]      | [6]        | [5]         | [4]   | [3]     | [2]  | [1] | [0] |
|---------|----------|------------|-------------|-------|---------|------|-----|-----|
|         |          |            |             | DDR_P | AGE_CNT |      |     |     |
| 0x0030  | [15]     | [14]       | [13]        | [12]  | [11]    | [10] | [9] | [8] |
|         | DDR_MODE | DDR_AB_SEL | DDR_BRST_EN |       |         |      |     |     |

DDR\_PAGE\_CNTL DDR Single Access Page Number

DDR\_BRST\_EN DDR-DPR Burst Read Enable

1 Enable0 Disable

DDR\_AB\_SEL DDR A/B Select as HOST access

0 Select DDRA1 Select DDRB

DDR\_MODE DDR Access Mode Select

0 Single R/W Access (Host <-> DDR)1 Burst R/W Access (Host <-> DPR)

| Address | [15:0]                    |
|---------|---------------------------|
| 0x0038  | SENIF_ORG_FRM_PTR [15:0]  |
| 0x003C  | SENIF_ORG_FRM_PTR [31:16] |

SENIF\_ORG\_FRM\_PTR The original frame capture pointer. Two bits for each channel.

REV 0.6D - 76 -

| Address | [7] | [6]      | [5]      | [4] | [3] | [2]       | [1]      | [0] |
|---------|-----|----------|----------|-----|-----|-----------|----------|-----|
| 0x0040  |     | DSP_SEN_ | MODE_CH1 |     |     | DSP_SEN_I | MODE_CH0 |     |

DSP\_SEN\_MODE\_CH0

DSP\_SEN\_MODE\_CH1

| Address | [15:0]                 |
|---------|------------------------|
| 0x004C  | ENC_BUF_PTR_REC[31:16] |

ENC\_BUF\_PTR\_REC Two bit for each channel (channel 8 ~ 15). Each two bits are the buffer pointer for the last encoded frame of a channel

| Address | [7]        | [6]  | [5]         | [4]     | [3]        | [2]  | [1]        | [0] |
|---------|------------|------|-------------|---------|------------|------|------------|-----|
|         | CH3_MV_PTR |      | CH2_MV_PTR  |         | CH1_MV_PTR |      | CH0_MV_PTR |     |
| 0x0060  | [15]       | [14] | [13]        | [12]    | [11]       | [10] | [9]        | [8] |
|         | CH7_MV_PTR |      | CH6_MV_PTR  |         | CH5_MV_PTR |      | CH4_MV_PTR |     |
|         | [7]        | [6]  | [5]         | [4]     | [3]        | [2]  | [1]        | [0] |
| 0,0064  | CHB_MV_PTR |      | CHA_N       | /IV_PTR | CH9_MV_PTR |      | CH8_MV_PTR |     |
| 0x0064  | [15]       | [14] | [13]        | [12]    | [11]       | [10] | [9]        | [8] |
|         | CHF_MV_PTR |      | CHE_ MV_PTR |         | CHD_MV_PTR |      | CHC_MV_PTR |     |

CHn\_MV\_PTR Current MV Flag Status Pointer for Channel n. (Read only)

REV 0.6D -77 -

| Address | [15:0]     |
|---------|------------|
| 0x0068  | RST_MV_PTR |

RST\_MV\_PTR[n] Reset Current MV Flag Status Pointer for Channel n.

| Address | [7]       | [6]  | [5]       | [4]  | [3]   | [2]   | [1] | [0]      |
|---------|-----------|------|-----------|------|-------|-------|-----|----------|
|         | DSP_DWN_Y |      | DSP_DWN_X |      | DI_MD | DI_EN |     |          |
| 0x0200  | [15]      | [14] | [13]      | [12] | [11]  | [10]  | [9] | [8]      |
|         |           |      |           |      |       |       |     | DUAL_STR |

DSP\_INTER\_ST Inter\_Mode Start

DI\_EN Deinterlacer Enable (1 to enable)

DI\_MD De-interlacer Mode

1 Shuffled frame

0 Normal Un-Shuffled Frame

DSP\_DWN\_X Down scale original frame in X direction

11: Un-used

10: down-sample to ¼01: down-sample to ½00: down-sample disabled

DSP\_DWN\_Y Down scale original frame in Y direction

11: Un-used

10: down-sample to ¼01: down-sample to ½00: down-sample disabled

DUAL\_STR 1 Dual Stream

0 Single Stream

REV 0.6D - 78 -

| Address | [7]  | [6]     | [5]        | [4]  | [3]         | [2]  | [1]     | [0]        |
|---------|------|---------|------------|------|-------------|------|---------|------------|
|         |      | DSP_WIN | _SIZE[3:0] |      | DSP_REF_FRM |      |         |            |
| 0x0204  | [15] | [14]    | [13]       | [12] | [11]        | [10] | [9]     | [8]        |
|         |      |         |            |      |             |      | DSP_WIN | _SIZE[5:4] |

DSP\_REF\_FRM Number of reference frame (Default 1 for TW5864)

DSP\_WIN\_SIZE Window size

| Address | [7]           | [6]      | [5]             | [4]  | [3]  | [2]  | [1] | [0] |  |  |  |
|---------|---------------|----------|-----------------|------|------|------|-----|-----|--|--|--|
|         | DSP_SKIP_OFEN |          | DSP_SKIP_OFFSET |      |      |      |     |     |  |  |  |
| 0x0208  | [15]          | [14]     | [13]            | [12] | [11] | [10] | [9] | [8] |  |  |  |
|         |               | RESERVED |                 |      |      |      |     |     |  |  |  |

DSP\_SKIP\_OFEN Skip Offset Enable bit

0 DSP\_SKIP\_OFFSET value is not used (default 8)

1 DSP\_SKIP\_OFFSET value is used in HW

DSP\_SKIP\_OFFSET Skip mode cost offset (default 8)

| 1 | Address | [7] | [6]      | [5] | [4]     | [3]      | [2]   | [1]     | [0]     |
|---|---------|-----|----------|-----|---------|----------|-------|---------|---------|
|   | 0x020C  |     | SRCH_OPT |     | SKIP_EN | INTRA_EN | ME_EN | HPEL_EN | QPEL_EN |

QPEL\_EN Enable quarter pel search mode

HPEL\_EN Enable half pel search mode

ME\_EN Enable motion search mode

INTRA\_EN Enable Intra mode

SKIP\_EN Enable Skip Mode

SRCH\_OPT Search Option (Default 2'b01)

| Address | [7]  | [6]  | [5]           | [4]  | [3]  | [2]             | [1] | [0] |  |
|---------|------|------|---------------|------|------|-----------------|-----|-----|--|
|         |      |      |               |      |      | DSP_ENC_REF_PTR |     |     |  |
| 0x0210  | [15] | [14] | [13]          | [12] | [11] | [10]            | [9] | [8] |  |
|         |      | С    | SP_REC_BUF_PT | R    |      |                 |     |     |  |

DSP\_ENC\_REF\_PTR Reference Buffer Pointer for encoding

DSP\_REC\_BUF\_PTR Reconstruct Buffer pointer

REV 0.6D - **79** -

| Address | [15:0]             |
|---------|--------------------|
| 0x0214  | DSP_REF_MVP_LAMBDA |

DSP\_REF\_MVP\_LAMBDA Lambda Value for H264

| Address          | [7]              | [6]  | [5]  | [4]  | [3]  | [2]  | [1] | [0] |
|------------------|------------------|------|------|------|------|------|-----|-----|
|                  | DSP_PIC_MAX_MB_Y |      |      |      |      |      |     |     |
| 0x0218           | [15]             | [14] | [13] | [12] | [11] | [10] | [9] | [8] |
| DSP_PIC_MAX_MB_X |                  |      |      |      |      |      |     |     |

DSP\_PIC\_MAX\_MB\_Y The MB number in Y direction for a frame

DSP\_PIC\_MAX\_MB\_X The MB number in X direction for a frame

| Address | [7]  | [6]  | [5]           | [4]  | [3]  | [2]  | [1] | [0] |
|---------|------|------|---------------|------|------|------|-----|-----|
|         |      |      |               |      |      |      |     |     |
| 0x021C  | [15] | [14] | [13]          | [12] | [11] | [10] | [9] | [8] |
|         |      | D    | SP_ENC_ORG_PT | R    |      |      |     |     |

DSP\_ENC\_ORG\_PTR The original frame pointer for encoding

| Address | [15:0]             |
|---------|--------------------|
| 0x0220  | DSP_OSD_ATTRL_BASE |

DSP\_OSD\_ATTRI\_BASE DDR base address of OSD rectangle attribute data

| Address | [15:0]         |
|---------|----------------|
| 0x0228  | DSP_OSD_ENABLE |

DSP\_ OSD\_ENABLE OSD enable bit for each channel

| Address           | [15:0]    |
|-------------------|-----------|
| 0x0280<br>-0x02FC | ME_MV_VEC |

 $0x0280 \sim 0x029C - \text{Motion Vector for 1}^{\text{st}} \ 4x4 \ \text{Block, e.g., 80 (X), 84 (Y)} \\ 0x02A0 \sim 0x02BC - \text{Motion Vector for 2}^{\text{nd}} \ 4x4 \ \text{Block, e.g., A0 (X), A4 (Y)} \\ 0x02C0 \sim 0x02DC - \text{Motion Vector for 3}^{\text{rd}} \ 4x4 \ \text{Block, e.g., C0 (X), C4 (Y)} \\ 0x02E0 \sim 0x02FC - \text{Motion Vector for 4}^{\text{th}} \ 4x4 \ \text{Block, e.g., E0 (X), E4 (Y)} \\ \end{aligned}$ 

| Address | [7]  | [6]  | [5]             | [4]  | [3]  | [2]  | [1] | [0] |
|---------|------|------|-----------------|------|------|------|-----|-----|
| 0x040C  |      |      | Dsp_i4x4_offset |      |      |      |     |     |
| 0X040C  | [15] | [14] | [13]            | [12] | [11] | [10] | [9] | [8] |

REV 0.6D -80 -

DSP\_I4x4\_OffSET if (intra

 $if \; (intra16x16\_cost < (intra4x4\_cost + dsp\_i4x4\_offset)) \\$ 

Intra\_mode = intra16x16\_mode

else

Intra\_mode = intra4x4\_mode

| Address | [7]  | [6]  | [5]            | [4]  | [3]  | [2]  | [1] | [0] |
|---------|------|------|----------------|------|------|------|-----|-----|
|         |      | ı    | DSP_INTRA_MODI |      |      |      |     |     |
| 0x0410  | [15] | [14] | [13]           | [12] | [11] | [10] | [9] | [8] |
|         |      |      |                |      |      |      |     |     |

DSP\_INTRA\_MODE

0x5 Only 4x4

0x6 Only 16x16

0x7 16x16 & 4x4

| Address | [7]  | [6]  | [5]  | [4]  | [3]     | [2]     | [1] | [0] |
|---------|------|------|------|------|---------|---------|-----|-----|
|         |      |      |      |      | Dsp_i4x | 4weight |     |     |
| 0x0414  | [15] | [14] | [13] | [12] | [11]    | [10]    | [9] | [8] |
|         |      |      |      |      |         |         |     |     |

DSP\_I4x4\_WEIGHT

WEIGHT Factor for I4x4 cost calculation (QP dependent)

| Address | [7]                   | [6]  | [5]  | [4]  | [3]  | [2]  | [1] | [0] |
|---------|-----------------------|------|------|------|------|------|-----|-----|
|         | DSP_RESID_MODE_OFFSET |      |      |      |      |      |     |     |
| 0x0604  | [15]                  | [14] | [13] | [12] | [11] | [10] | [9] | [8] |
|         | RESERVED              |      |      |      |      |      |     |     |

DSP\_RESID\_MODE\_OFFSET

Offset used to affect Intra/ME model decision

Else

Pred\_mode = intra\_mode

| Address           | [15:0]     |
|-------------------|------------|
| 0x0800-<br>-x09FF | CHAN LARLE |

QUAN\_TAB

**Quantization TABLE Values** 

REV 0.6D - 81 -

| Address | [15:0]           |
|---------|------------------|
| 0x0Cn0  | RT_CNTR_CHn_FRM0 |
| 0x0Cn4  | RT_CNTR_CHn_FRM1 |
| 0x0Cn8  | RT_CNTR_CHn_FRM2 |
| 0x0CnC  | RT_CNTR_CHn_FRM3 |

RT\_CNTR\_CHn\_FRM0 RT\_CNTR\_CHn , channel\_n from 0 to f

RT\_CNTR\_CHn\_FRM1

RT\_CNTR\_CHn\_FRM2

RT\_CNTR\_CHn\_FRM3

REV 0.6D - 82 -

| Address | [7]  | [6]  | [5]  | [4]  | [3]  | [2]     | [1]     | [0]     |
|---------|------|------|------|------|------|---------|---------|---------|
|         |      |      |      | BUS  | 1_D1 | FRAME_1 | PROG_1B | PROG_1A |
| 0x0D00  | [15] | [14] | [13] | [12] | [11] | [10]    | [9]     | [8]     |
|         |      |      |      | BUS  | 2_D1 | FRAME_2 | PROG_2B | PROG_2A |
|         | [7]  | [6]  | [5]  | [4]  | [3]  | [2]     | [1]     | [0]     |
| 0.0004  |      |      |      | BUS  | 3_D1 | FRAME_3 | PROG_3B | PROG_3A |
| 0x0D04  | [15] | [14] | [13] | [12] | [11] | [10]    | [9]     | [8]     |
|         |      |      |      | BUS  | 4_D1 | FRAME_4 | PROG_4B | PROG_4A |

| PROG_nA | 1<br>0      | Progressive in part A in bus n<br>Interlaced in part A in bus n |
|---------|-------------|-----------------------------------------------------------------|
| PROG_nB | 1<br>0      | Progressive in part B in bus n<br>Interlaced in part B in bus n |
| FRAME_n | 1<br>0      | Frame Mode in bus n<br>Field Mode in bus n                      |
| BUSn_D1 | 0<br>1<br>2 | 4CIF in bus n<br>1D1 + 4 CIF in bus n<br>2D1 in bus n           |

REV 0.6D -83 -

| Address | [15:0]        |
|---------|---------------|
| 0x0D08  | SENIF_HOR_MIR |
| 0x0D0C  | SENIF_VER_MIR |

SENIF\_HOR\_MIR[n] 1 Horizontal Mirror for channel n

0 Normal

SENIF\_VER\_MIR[n] 1 Vertical Mirror for channel n

0 Normal

| Address | [9:0]               |
|---------|---------------------|
| 0x0D10  | FRAME_WIDTH_BUS0_A  |
| 0x0D14  | FRAME_WIDTH_BUS0_B  |
| 0x0D18  | FRAME_HEIGHT_BUS0_A |
| 0x0D1C  | FRAME_HEIGHT_BUS0_B |
| 0x0D20  | FRAME_WIDTH_BUS1_A  |
| 0x0D24  | FRAME_WIDTH_BUS1_B  |
| 0x0D28  | FRAME_HEIGHT_BUS1_A |
| 0x0D2C  | FRAME_HEIGHT_BUS1_B |
| 0x0D30  | FRAME_WIDTH_BUS2_A  |
| 0x0D34  | FRAME_WIDTH_BUS2_B  |
| 0x0D38  | FRAME_HEIGHT_BUS2_A |
| 0x0D3C  | FRAME_HEIGHT_BUS2_B |
| 0x0D40  | FRAME_WIDTH_BUS3_A  |
| 0x0D44  | FRAME_WIDTH_BUS3_B  |
| 0x0D48  | FRAME_HEIGHT_BUS3_A |
| 0x0D4C  | FRAME_HEIGHT_BUS3_B |

FRAME\_WIDTH\_BUSn\_A 0x15F: 4 CIF

0x2CF: 1 D1 + 3 CIF

0x2CF: 2 D1

FRAME\_WIDTH\_BUSn\_B 0x15F: 4 CIF

0x2CF: 1 D1 + 3 CIF

0x2CF: 2 D1

FRAME\_HEIGHT\_BUSn\_A 0x11F: 4CIF (PAL)

0x23F: 1D1 + 3CIF (PAL) 0x23F: 2 D1 (PAL)

0x0EF: 4CIF (NTSC) 0x1DF: 1D1 + 3CIF (NTSC)

0x1DF : 2 D1 (NTSC)

FRAME\_HEIGHT\_BUSn\_B 0x11F: 4CIF (PAL)

0x23F: 1D1 + 3CIF (PAL)

REV 0.6D - 84 -

0x23F: 2 D1 (PAL)

0x0EF: 4CIF (NTSC) 0x1DF: 1D1 + 3CIF (NTSC) 0x1DF: 2 D1 (NTSC)

 Address
 [15:0]

 0x0D50
 FULL\_HALF\_FLAG

FULL\_HALF\_FLAG 1: the bus mapped Channel n Full D1

0: the bus mapped Channel n Half D1

| Address | [15:0]             |
|---------|--------------------|
| 0x0D54  | FULL_HALF_MODE_SEL |

FULL\_HALF\_MODE\_SEL 0 the bus mapped Channel select parta mode

1 the bus mapped Channel select partb mode

| Address | [7]          | [6]           | [5]         | [4]          |        | [3]  | [2]           | [1]  | [0]           |  |  |  |
|---------|--------------|---------------|-------------|--------------|--------|------|---------------|------|---------------|--|--|--|
|         | VLC_ADD03_EN | VLC_BYTE_SWP  |             | VLC_SLICE_QP |        |      |               |      |               |  |  |  |
|         | [15]         | [14]          | [13]        | [12]         |        | [11] | [10]          | [9]  | [8]           |  |  |  |
|         | VLC_PCI_SEL  | VLC_OVFL_CNTL | VLC_INF_SEL |              |        |      | VLC_BIT_ALIGN |      |               |  |  |  |
| 0x1000  | [23]         | [22]          | [21]        | [20]         |        | [19] | [18]          | [17] | [16]          |  |  |  |
|         |              |               |             |              |        |      |               |      | VLC_A03_DISAB |  |  |  |
|         | [31]         | [30]          | [29]        | [2           | 28]    | [27] | [26]          | [25] | [24]          |  |  |  |
|         |              |               |             | VL           | C_BUF_ | RDY  |               |      |               |  |  |  |

VLC\_SLICE\_QP QP Value used by H264 CAVLC

VLC\_BYTE\_SWP Swap byte order of VLC stream in d-word.

1 Normal (VLC output=[31:0])

0 Swap (VLC output= $\{[23:16], [31:24], [7:0],$ 

[15:8]})

VLC\_ADD03\_EN 0 Bypass Adding 03 circuit for VLC stream

1 Enable Adding 03 circuit for VLC stream

VLC\_BIT\_ALIGN Number of bit for VLC bit Align

VLC\_INF\_SEL Synchronous Interface select for VLC Stream

1 CDC\_VLCS\_MAS read VLC stream

REV 0.6D -85 -

| VLC_OVFL_CNTL  1 Enable VLC overflow control 0 Disable VLC overflow control  VLC_PCI_SEL  1 PCI Master Mode 0 Non PCI Master Mode  VLC_A03_DISAB  0 Enable Adding 03 to VLC header and stream 1 Disable Adding 03 to VLC header of "00000001"  VLC_BUF_RDY  Status of VLC stream in DDR (one bit for each buffer) 1 VLC is ready in buffer n (HW set) 0 VLC is not ready in buffer n (SW clear) |               |        |                                   |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|--------|-----------------------------------|
| 0 Disable VLC overflow control  VLC_PCI_SEL 1 PCI Master Mode 0 Non PCI Master Mode  VLC_A03_DISAB 0 Enable Adding 03 to VLC header and stream 1 Disable Adding 03 to VLC header of "00000001"  VLC_BUF_RDY Status of VLC stream in DDR (one bit for each buffer) 1 VLC is ready in buffer n (HW set)                                                                                           |               | 0      | CPU read VLC stream               |
| 0 Non PCI Master Mode  VLC_A03_DISAB 0 Enable Adding 03 to VLC header and stream 1 Disable Adding 03 to VLC header of "00000001"  VLC_BUF_RDY Status of VLC stream in DDR (one bit for each buffer) 1 VLC is ready in buffer n (HW set)                                                                                                                                                         | VLC_OVFL_CNTL | 1<br>0 |                                   |
| VLC_BUF_RDY  Status of VLC stream in DDR (one bit for each buffer)  VLC is ready in buffer n (HW set)                                                                                                                                                                                                                                                                                           | VLC_PCI_SEL   | 1<br>0 |                                   |
| 1 VLC is ready in buffer n (HW set)                                                                                                                                                                                                                                                                                                                                                             | VLC_A03_DISAB | _      |                                   |
|                                                                                                                                                                                                                                                                                                                                                                                                 | VLC_BUF_RDY   | 1      | VLC is ready in buffer n (HW set) |

REV 0.6D - 86 -

| Address | [15:0]          |
|---------|-----------------|
| 0x1004  | SLICE_TOTAL_BIT |

SLICE\_TOTAL\_BIT Total number of bit in the slice

| Address | [15:0]        |
|---------|---------------|
| 0x1008  | RES_TOTAL_BIT |

RES\_TOTAL\_BIT Total number of bit in the residue

| Address | [7]  | [6]       | [5]         | [4]  | [3]       | [2]            | [1]          | [0]          |
|---------|------|-----------|-------------|------|-----------|----------------|--------------|--------------|
|         |      | VLC_STREA | AM_LEN[3:0] |      | DSP_RD_OF | VLC_END_SLICE  | VLC_BK1_FULL | VLC_BK0_FULL |
| 0x100C  | [15] | [14]      | [13]        | [12] | [11]      | [10]           | [9]          | [8]          |
|         |      |           |             |      | VL        | C_STREAM_LEN[8 | 3:4]         |              |

VLC\_BK0\_FULL VLC BK0 full status, write '1' to clear

VLC\_BK1\_FULL VLC BK1 full status, write '1' to clear

VLC\_END\_SLICE VLC end slice status, write '1' to clear

DSP\_RD\_OF VLC Buffer overflow status, write '1' to clear

VLC\_STREAM\_LEN VLC string length in either buffer 0 or 1 at end of frame

| Address | [15:0]        |
|---------|---------------|
| 0x1010  | TOTAL_COEF_NO |

TOTAL\_COEF\_NO Total coefficient number in a frame

| Address | [7] | [6] | [5] | [4] | [3] | [2] | [1] | [0]         |
|---------|-----|-----|-----|-----|-----|-----|-----|-------------|
| 0x1014  |     |     |     |     |     |     |     | VLC_DSP_INT |

VLC\_DSP\_INTR VLC Encoder Interrupt. Write '1' to clear.

| Address | [31:0]         |
|---------|----------------|
| 0x1018  | VLC_STREAM_CRC |

REV 0.6D -87 -

| Address | [7]    | [6]   | [5] | [4] | [3]                      | [2] | [1]         | [0]        |
|---------|--------|-------|-----|-----|--------------------------|-----|-------------|------------|
| 0x101C  |        |       |     |     |                          |     | VLC_RD_BRST | VLC_RD_MEM |
|         | VLC_RD | D_MEM |     |     | Read VLC I<br>Read VLC S | •   | •           |            |
|         | VLC_RD | _BRST |     |     | Read VLC :               |     |             |            |

REV 0.6D - 88 -

## 0x2000 ~ 0x2FFC - H264 Stream Memory Map

A word is 4 bytes. I.e.,

VLC\_STREAM\_MEM[0] address: 0x2000 VLC\_STREAM\_MEM[1] address: 0x2004

. . . . .

VLC\_STREAM\_MEM[3FF] address: 0x2FFC

REV 0.6D - **89** -

## 0x4000 ~ 0x4FFC - Audio Register Map

| Address | [31:0]      |
|---------|-------------|
| 0x4000  | 1ms counter |

config 1ms cnt cnt =Realtime clk/1000

| Address | [7] | [6] | [5] | [4] | [3] | [2]           | [1]          | [0]           |
|---------|-----|-----|-----|-----|-----|---------------|--------------|---------------|
| 0x4004  |     |     |     |     |     | enc adpcm enb | Org data enb | Dec adpcm enb |

Dec\_adpcm\_enb ADPCM decoder enable

1 Enable0 Disable

Org\_data\_enb ADPCM input data enable

1 Enable0 Disable

Enc\_data\_enb ADPCM encoder enable

1 Enable0 Disable

| Address | [7]                  | [6]                | [5]         | [4]  | [3]  | [2]           | [1]         | [0]        |  |  |
|---------|----------------------|--------------------|-------------|------|------|---------------|-------------|------------|--|--|
|         |                      | AUD_ORG_CH_EN[7:0] |             |      |      |               |             |            |  |  |
|         | [15]                 | [14]               | [13]        | [12] | [11] | [10]          | [9]         | [8]        |  |  |
|         | AUD_ORG_CH_EN [15:8] |                    |             |      |      |               |             |            |  |  |
| 0x4008  | [23]                 | [22]               | [21]        | [20] | [19] | [18]          | [17]        | [16]       |  |  |
|         | AUD_SAM              | MPLE_RATE          |             | AUD_ | TYPE |               | AD_BIT_MODE | SPK_ORG_EN |  |  |
|         | [31]                 | [30]               | [29]        | [28] | [27] | [26]          | [25]        | [24]       |  |  |
|         | AUD_MODE             | TEST_ADLOOP_EN     | TESTLOOP_EN |      |      | TESTLOOP_CHIE | )           |            |  |  |

AUD\_ORG\_CH\_EN Record path PCM Audio enable bit for each channel,

SPK\_ORG\_EN Speaker path PCM Audio Enable

AD\_BIT\_MODE 0 16bit 1 8bit

AUD\_TYPE 0 PCM 3 ADPCM

AUD\_SAMPLE\_RATE 0 8K

1 16K

TESTLOOP\_CHID Channel ID used to select audio channel (0 to 16) for

loopback

REV 0.6D -90 -

TESTLOOP\_EN Reserved

TEST\_ADLOOP\_EN 1 Enable AD Loopback Test

0 Disable AD Loopback Test

AUD\_MODE 0 Asynchronous Mode or PCI target mode

1 PCI Initiator Mode

| Address | [7]                    | [6]  | [5]  | [4]       | [3]          | [2]  | [1]  | [0]          |  |  |
|---------|------------------------|------|------|-----------|--------------|------|------|--------------|--|--|
|         |                        |      |      | Aud_ADPCN | I_CH_EN[7:0] |      |      |              |  |  |
|         | [15]                   | [14] | [13] | [12]      | [11]         | [10] | [9]  | [8]          |  |  |
|         | Aud_ADPCM_CH_EN [15:8] |      |      |           |              |      |      |              |  |  |
| 0x400C  | [23]                   | [22] | [21] | [20]      | [19]         | [18] | [17] | [16]         |  |  |
|         |                        |      |      |           |              |      |      | SPK_ADPCM_EN |  |  |
|         | [31]                   | [30] | [29] | [28]      | [27]         | [26] | [25] | [24]         |  |  |
|         |                        |      |      |           |              |      |      |              |  |  |

AUD\_ADPCM\_CH\_EN Record path ADPCM audio channel enable, one bit

for each.

SPK\_ADPCM\_EN Speaker path ADPCM audio channel enable

|   | Address | [7] | [6] | [5]    | [4]    | [3]          | [2]      | [1]          | [0]      |
|---|---------|-----|-----|--------|--------|--------------|----------|--------------|----------|
| ĺ | 0x4014  |     |     | ADPCM_ | DEC_EN | DA1_BIT_MODE | DA1_MUTE | DA0_BIT_MODE | DA0_MUTE |

DAn\_Mute Audio DA mute 1'b1 enable

DAn\_BIT\_MODE 0 16 bit mode

1 8 bit mode

ADPCM\_DEC\_EN ADPCM decoder channel enable

0 Disable1 Enable

| Address | [7] | [6] | [5] | [4] | [3]  | [2]           | [1]  | [0] |
|---------|-----|-----|-----|-----|------|---------------|------|-----|
| 0x4018  |     |     |     |     | PC_E | BLOCK_ADPCM_R | D_NO |     |

PC\_BLOCK\_ADPCM\_RD\_NO

REV 0.6D - 91 -

| Address | [29:0]                  |
|---------|-------------------------|
| 0x401C  | ADPCM_ENC_WR_PTR[29:0]  |
| 0x4020  | ADPCM_ENC_WR_PTR[50:30] |

ADPCM\_ENC\_WR\_PTR

bit[2:0] ch0 ch1 Bit[5:3] ch2 Bit[8:6] Bit[11:9] ch3 Bit[14:12] ch4 Bit[17:15] ch5 Bit[20:18] ch6 Bit[23:21] ch7 Bit[26:24] ch8 Bit[29:27] ch9 Bit[32:30] ch10 Bit[35:33] ch11 Bit[38:36] ch12 Bit[41:39] ch13 Bit[44:42] ch14 Bit[47:45] ch15 Bit[50:48] ch16

| Address | [29:0]                  |
|---------|-------------------------|
| 0x4024  | ADPCM_ENC_RD_PTR[29:0]  |
| 0x4028  | ADPCM_ENC_RD_PTR[50:30] |

ADPCM\_ENC\_RD\_PTR

bit[2:0] ch0 ch1 Bit[5:3] ch2 Bit[8:6] Bit[11:9] ch3 Bit[14:12] ch4 Bit[17:15] ch5 Bit[20:18] ch6 Bit[23:21] ch7 Bit[26:24] ch8 Bit[29:27] ch9 Bit[32:30] ch10 Bit[35:33] ch11 Bit[38:36] ch12 Bit[41:39] ch13 Bit[44:42] ch14 Bit[47:45] ch15 Bit[50:48] ch16

REV 0.6D - 92 -

| Address | [7]  | [6]      | [5]       | [4]  | [3]               | [2]  | [1] | [0] |
|---------|------|----------|-----------|------|-------------------|------|-----|-----|
|         |      | ADPCM_DE | C_RD_PTR1 |      | ADPCM_DEC_RD_PTR0 |      |     |     |
| 0x402C  | [15] | [14]     | [13]      | [12] | [11]              | [10] | [9] | [8] |
|         |      | ADPCM_DE | C_WR_PTR1 |      | ADPCM_DEC_WR_PTR0 |      |     |     |

ADPCM\_DEC\_RD\_PTRn

ADPCM\_DEC\_WR\_PTRn

| Address | [31:0]                |
|---------|-----------------------|
| 0x4030  | AD_ORIG_WR_PTR[31:0]  |
| 0x4034  | AD_ORIG_WR_PTR[63:32] |
| 0x4038  | AD_ORIG_WR_PTR[67:64] |

AD\_ORIG\_WR\_PTR bit[3:0] ch0 Bit[7:4] ch1 Bit[11:8] ch2 ch3 Bit[15:12] Bit[19:16] ch4 Bit[23:20] ch5 Bit[27:24] ch6 Bit[31:28] ch7 ch8 Bit[35:32] Bit[39:36] ch9 Bit[43:40] ch10 Bit[47:44] ch11 Bit[51:48] ch12 Bit[55:52]

| Address | [31:0]                |
|---------|-----------------------|
| 0x403C  | AD_ORIG_RD_PTR[31:0]  |
| 0x4040  | AD_ORIG_RD_PTR[63:32] |
| 0x4044  | AD_ORIG_RD_PTR[67:64] |

Bit[59:56]

Bit[63:60]

Bit[67:64]

ch13

ch14

ch15

ch16

AD\_ORIG\_RD\_PTR bit[3:0] ch0 ch1 Bit[7:4] Bit[11:8] ch2 ch3 Bit[15:12] Bit[19:16] ch4 Bit[23:20] ch5 Bit[27:24] ch6 Bit[31:28] ch7

**REV 0.6D** - 93 - Bit[35:32] ch8 Bit[39:36] ch9 Bit[43:40] ch10 Bit[47:44] ch11 Bit[51:48] ch12 Bit[55:52] ch13 Bit[59:56] ch14 Bit[63:60] ch15 Bit[67:64] ch16

| Address | [7] | [6] | [5] | [4] | [3] | [2]           | [1] | [0] |
|---------|-----|-----|-----|-----|-----|---------------|-----|-----|
| 0x4048  |     |     |     |     | PC_ | BLOCK_ORIG_RD | _NO |     |

PC\_BLOCK\_ORIG\_RD\_NO

| Address | [7]                | [6]  | [5]  | [4]      | [3]         | [2]  | [1]            | [0]         |  |
|---------|--------------------|------|------|----------|-------------|------|----------------|-------------|--|
|         |                    |      |      | PCI_DATA | A_SEL:[7:0] |      |                |             |  |
|         | [15]               | [14] | [13] | [12]     | [11]        | [10] | [9]            | [8]         |  |
|         | PCI_DATA_SEL[15:8] |      |      |          |             |      |                |             |  |
| 0x404C  | [23]               | [22] | [21] | [20]     | [19]        | [18] | [17]           | [16]        |  |
|         |                    |      |      |          |             |      | PCI_AUD_FRM_EN | PCI_FLOW_EN |  |
|         | [31]               | [30] | [29] | [28]     | [27]        | [26] | [25]           | [24]        |  |
|         | •                  |      |      |          |             |      |                |             |  |

PCI\_DATA\_SEL The register is applicable to PCI initiator mode only. Used to

select PCM(0) or ADPCM(1) audio data sent to PC. One bit

for each channel

PCI\_FLOW\_EN Audio flow control mode selection bit.

O Flow control disabled. TW5864 continuously sends audio frame to PC (initiator mode)

1 Flow control enabled

PCI\_AUD\_FRM\_EN When PCI\_FLOW\_EN is set, PCI need to toggle this bit to send

an audio frame to PC. One toggle to send one frame.

REV 0.6D - 94 -

| Address | [7] | [6] | [5] | [4] | [3] | [2] | [1]   | [0]   |
|---------|-----|-----|-----|-----|-----|-----|-------|-------|
| 0x8000  |     |     |     |     |     |     | CS2DA | T_CNT |

CS2DAT\_CNT CS valid to data valid CLK cycles when writing operation

| Address | [7] | [6] | [5] | [4] | [3] | [2] | [1]            | [0] |
|---------|-----|-----|-----|-----|-----|-----|----------------|-----|
| 0x8004  |     |     |     |     |     | ı   | DATA_VLD_WIDTH | 1   |

DATA\_VLD\_WIDTH data valid signal width by system clock cycles

| Address | [7]      | [6] | [5] | [4] | [3]          | [2]     | [1]     | [0]           |
|---------|----------|-----|-----|-----|--------------|---------|---------|---------------|
| 0x8008  | SYNC_CFG |     |     |     | VLC_OUT_EDGE | VLC_STF | R_DELAY | SYNC_ADR_EDGE |

SYNC\_CFG 0 vlc stream to syncrous port 1 vlc stream to ddr buffers SYNC\_ADR\_EDGE 0 SYNC Address sampled on Rising edge 1 SYNC Address sampled on Falling edge VLC\_STR\_DELAY 0 No system delay One system clock delay 1 2 Two system clock delay 3 Three system clock delay VLC\_OUT\_EDGE 0 Rising edge output 1 Falling edge output

| Address | [7] | [6] | [5] | [4] | [3] | [2] | [1]     | [0]    |
|---------|-----|-----|-----|-----|-----|-----|---------|--------|
| 0x800C  |     |     |     |     |     |     | I2C_PHA | SE_CFG |

I2C\_PHASE\_CFG
2'b00 phase set to 180 degree
2'b01 phase set to 270 degree
2'b10 phase set to 0 degree
2'b11 phase set to 90 degree

REV 0.6D - 95 -

| Address | [7]                                | [6]                                              | [5]     | [4]       | [3]    | [2]    | [1]     | [0]        |  |
|---------|------------------------------------|--------------------------------------------------|---------|-----------|--------|--------|---------|------------|--|
| 0x8018  |                                    | SYSPLL_M[7:0]                                    |         |           |        |        |         |            |  |
| 0x8019  |                                    | SYSPLL_N[4:0] SYSPLL_M[10:8]                     |         |           |        |        |         |            |  |
| 0x8020  |                                    | SYSPLL_CP_SEL SYSPLL_IREF SYSPLL_P SYSPLL_N[6:5] |         |           |        |        | _N[6:5] |            |  |
| 0x8021  | SYSPLL_ED_SEL SYSPLL_LPF_5PF SYSPL |                                                  | SYSPLL_ | ICP_SEL   | SYSPLL | _LP_X8 | SYSPL   | L_VCO      |  |
| 0x8024  |                                    |                                                  | 1       | SYSPLL_PD |        |        |         | SYSPLL_RST |  |

The system / DDR clock (166 MHz) is generated with an on-chip system clock PLL (SYSPLL) using input crystal clock of 27 MHz. The system clock PLL frequency is controlled with the following equation.

 $CLK_OUT = CLK_IN * (M+1) / ((N+1) * P)$ 

SYSPLL\_M M parameter

SYSPLL\_N N parameter

SYSPLL\_P P parameter

SYSPLL\_IREF SYSPLL bias current control

0 Lower current (default)

1 30% higher current

SYSPLL\_CP\_SEL SYSPLL charge pump current selection

0 1,5 uA

1 4 uA

2 9 uA

3 19 uA

4 39 uA

5 79 uA

6 159 uA

7 319 uA

REV 0.6D - 96 -

| SYSPLL_VCO     | VCO R   | ange selection                        |
|----------------|---------|---------------------------------------|
|                | 00      | 5 ~ 75 MHz                            |
|                | 01      | 50 ~ 140 MHz                          |
|                | 10      | 110 ~ 320 MHz                         |
|                | 11      | 270 ~ 700 MHz                         |
|                |         |                                       |
| SYSPLL_LP_X8   | Loop re | esister                               |
|                | 0       | 38.5K ohms                            |
|                | 1       | 6.6K ohms (default)                   |
|                | 2       | 2.2K ohms                             |
|                | 3       | 1.1K ohms                             |
|                |         |                                       |
| SYSPLL_ICP_SEL | PLL ch  | arge pump fine tune                   |
|                | 00      | x1 (default)                          |
|                | 01      | x1/2                                  |
|                | 10      | x1/7                                  |
|                | 11      | x1/8                                  |
| SYSPLL_LPF_5PF | PLI Iov | v pass filter phase margin adjustment |
| 010122_211_011 | 0       | no 5pF (default)                      |
|                | 1       | 5pF added                             |
|                | •       | opi added                             |
| SYSPLL_ED_SEL  | PFD se  | elect edge for detection              |
|                | 0       | Falling edge (default)                |
|                | 1       | Rising edge                           |
|                |         |                                       |
| SYSPLL_RST     | Reset S | SYSPLL                                |
|                |         |                                       |
| SYSPLL_PD      | Power   | down SYSPLL                           |

REV 0.6D - 97 -

| Address | [7] | [6] | [5] | [4]      | [3]  | [2]        | [1] | [0]  |
|---------|-----|-----|-----|----------|------|------------|-----|------|
| 0x801C  |     |     |     | SPLL_CFG | LOAD | SYSPLL_CFG |     | SRST |

SRST Issue Soft Reset from Async Host Interface / PCI Interface clock domain.

Become valid after sync to the xtal clock domain. This bit is set only if

LOAD register bit is also set to 1.

SYSPLL\_CFG Issue SYSPLL (166 MHz) configuration latch from Async host interface / PCI

Interface clock domain. The configuration setting becomes effective only if

LOAD register bit is also set to 1.

SPLL\_CFG Issue SPLL (108 MHz) configuration load from Async host interface / PCI

Interface clock domain. The configuration setting becomes effective only if

the LOAD register bit is also set to 1.

LOAD Set this bit to latch the SRST, SYSPLL\_CFG, SPLL\_CFG setting into the xtal

clock domain to restart the PLL. This bit is self cleared.

| Address | [7] | [6]       | [5]  | [4]   | [3]  | [2]   | [1]     | [0]      |
|---------|-----|-----------|------|-------|------|-------|---------|----------|
| 0x8028  |     | SPLL_IREF | SPLL | _LPX4 | SPLL | _CPX4 | SPLL_PD | SPLL_DBG |

SPLL\_DBG Internal use only. Set to 0.

SPLL PD Power down 108 MHz SPLL.

SPLL\_CPX4 108 MHz PLL charge pump select

0 1 uA

1 5 uA (default)

2 10 uA

3 15 uA

SPLL\_LPX4 108 MHz PLL loop filter select

0 80K ohms

1 40K ohms (default)

2 30K ohms

3 20K ohms

REV 0.6D - 98 -

SPLL\_IREF 108 MHz PLL current control

0 Low current (default)

1 Higher current (30% more than setting to 0)

REV 0.6D - 99 -

## 0x8800 ~ 0x88FC - Interrupt Register Map

| Address | [15:0]        |
|---------|---------------|
| 0x8800  | TRIGER_MODE_L |

TRIGER\_MODE\_L Trigger mode of interrupt source  $0 \sim 15$ 

1 Edge trigger mode

0 Level trigger mode

| Address | [15:0]        |
|---------|---------------|
| 0x8804  | TRIGER_MODE_H |

TRIGER\_MODE\_L Trigger mode of interrupt source  $16 \sim 31$ 

1 Edge trigger mode

0 Level trigger mode

| Address | [15:0]        |
|---------|---------------|
| 0x8808  | INTR_ENABLE_L |

INTR\_ENABLE\_L Enable of interrupt source 0 ~ 15

1 Enable interrupt

0 Disable interrupt

| Address | [15:0]         |
|---------|----------------|
| 0x880C  | INTR_ENABLE _H |

INTR\_ENABLE\_H Enable of interrupt source 16 ~ 31

1 Enable interrupt

0 Disable interrupt

| Address | [15:0]     |  |  |  |  |  |
|---------|------------|--|--|--|--|--|
| 0x8810  | INTR_CLR_L |  |  |  |  |  |

INTR\_CLR\_L Clear interrupt command of interrupt source 0 ~ 15

1 Clear interrupt

0 Not clear interrupt

REV 0.6D - 100 -

| Address | [15:0]     |
|---------|------------|
| 0x8814  | INTR_CLR_H |

INTR\_CLR\_H Clear interrupt command of interrupt source 16 ~ 31

1 Clear interrupt

0 Not clear interrupt

| Address | [15:0]        |
|---------|---------------|
| 0x8818  | INTR_ASSERT_L |

INTR\_ASSERT\_L Assertion of interrupt source 0 ~ 15

1 High level or pos-edge is assertion

0 Low level or neg-edge is assertion

| Address | [15:0]        |  |  |  |  |  |  |
|---------|---------------|--|--|--|--|--|--|
| 0x881C  | INTR_ASSERT_H |  |  |  |  |  |  |

INTR\_ASSERT\_H Assertion of interrupt source 16 ~ 31

1 High level or pos-edge is assertion

0 Low level or neg-edge is assertion

| Address | [0]            |  |  |  |  |  |
|---------|----------------|--|--|--|--|--|
| 0x8820  | INTR_OUT_LEVEL |  |  |  |  |  |

INTR\_OUT\_LEVEL Output level of interrupt

1 Interrupt output is high assertion

0 Interrupt output is low assertion

| Address | [15:0]        |
|---------|---------------|
| 0x8838  | INTR_STATUS_L |

INTR\_STATUS\_L Status of interrupt source 0 ~ 15

1 With interrupt

0 No interrupt

Bit[0]: VLC 4k RAM interrupt

Bit[1]: BURST DDR RAM interrupt

REV 0.6D - 101 -

Bit[2]: MV DSP interrupt

Bit[3]: video lost interrupt

Bit[4]: gpio 0 interrupt

Bit[5]: gpio 1 interrupt

Bit[6]: gpio 2 interrupt

Bit[7]: gpio 3 interrupt

Bit[8]: gpio 4 interrupt

Bit[9]: gpio 5 interrupt

Bit[10]: gpio 6 interrupt

Bit[11]: gpio 7 interrupt

Bit[12]: JPEG interrupt

Bit[13:15]: Reserved

| Address | [15:0]        |
|---------|---------------|
| 0x883C  | INTR_STATUS_H |

INTR\_STATUS\_H

Status of interrupt source 16 ~ 31

1 With interrupt

0 No interrupt

Bit[0]: Reserved

Bit[1]: VLC done interrupt

Bit[2]: Reserved

Bit[3]: AD Vsync interrupt

Bit[4]: Preview eof interrupt

Bit[5]: Preview overflow interrupt

Bit[6]: Timer interrupt

Bit[7]: Reserved

Bit[8]: Audio eof interrupt

Bit[9]: I2C done interrupt

Bit[10]: AD interrupt

Bit[11:15]: Reserved

REV 0.6D - 102 -

## 0x9000 ~ 0x920C - Video Capture (VIF) Register Map

| Addres | ess | [15:0]           |
|--------|-----|------------------|
| 0x900  | 00  | H264EN_CH_STATUS |

H264EN\_CH\_STATUS[n] Status of Vsync synchronized H264EN\_CH\_EN (Read Only)

1 Channel Enabled

0 Channel Disabled

| Address | [15:0]       |  |  |  |  |
|---------|--------------|--|--|--|--|
| 0x9004  | H264EN_CH_EN |  |  |  |  |

H264EN\_CH\_EN[n] H264 Encoding Path Enable for channel n

1 Channel Enabled

0 Channel Disabled

| Address | [15:0]        |
|---------|---------------|
| 0x9008  | H264EN_CH_DNS |

H264EN\_CH\_DNS[n] H264 Encoding Path Downscale Video Decoder Input for channel n

1 Downscale Y to 1/2

0 Does not downscale

| Address | [15:0]         |
|---------|----------------|
| 0x900C  | H264EN_CH_PROG |

H264EN\_CH\_PROG[n] H264 Encoding Path channel n is progressive

1 Progressive (Not valid for TW5864)

0 Interlaced (TW5864 default)

REV 0.6D - 103 -

|   | Address | [7] | [6] | [5] | [4] | [3]               | [2] | [1] | [0] |
|---|---------|-----|-----|-----|-----|-------------------|-----|-----|-----|
| ſ | 0x9010  |     |     |     |     | H264EN_BUS_MAX_CH |     |     |     |

H264EN\_BUS\_MAX\_CH[n] H264 Encoding Path maximum number of channel on BUS n

0 Max 4 channels

1 Max 2 channels

| Address | [7]    | [6]            | [5]      | [4]  | [3]  | [2]           | [1]          | [0]             |
|---------|--------|----------------|----------|------|------|---------------|--------------|-----------------|
|         | H264EN | N_RATE_MAX_LIN | E_1[2:0] |      | H264 | EN_RATE_MAX_L | INE_0        |                 |
| 0x9014  | [15]   | [14]           | [13]     | [12] | [11] | [10]          | [9]          | [8]             |
|         |        |                |          |      |      |               | H264EN_RATE_ | MAX_LINE_1[4:3] |
| Address | [7]    | [6]            | [5]      | [4]  | [3]  | [2]           | [1]          | [0]             |
|         | H264EN | N_RATE_MAX_LIN | E_3[2:0] |      | H264 | EN_RATE_MAX_L | INE_2        |                 |
| 0x9018  | [15]   | [14]           | [13]     | [12] | [11] | [10]          | [9]          | [8]             |
|         |        |                |          |      |      |               | H264EN_RATE_ | MAX_LINE_3[4:3] |

H264EN\_RATE\_MAX\_LINE\_n H264 Encoding path Rate Mapping Maximum Line Number on Bus n

| Address | [7]            | [6]     | [5]            | [4]     | [3]            | [2]     | [1]            | [0]     |
|---------|----------------|---------|----------------|---------|----------------|---------|----------------|---------|
|         | H264EN_        | CH3_FMT | H264EN_        | CH2_FMT | H264EN_0       | CH1_FMT | H264EN_        | CH0_FMT |
| 0x9020  | [15]           | [14]    | [13]           | [12]    | [11]           | [10]    | [9]            | [8]     |
|         | H264EN_CH7_FMT |         | H264EN_CH6_FMT |         | H264EN_CH5_FMT |         | H264EN_CH4_FMT |         |
| Address | [7]            | [6]     | [5]            | [4]     | [3]            | [2]     | [1]            | [0]     |
|         | H264EN_        | CH3_FMT | H264EN_        | CH2_FMT | H264EN_0       | CH1_FMT | H264EN_        | CH0_FMT |
| 0x9024  | [15]           | [14]    | [13]           | [12]    | [11]           | [10]    | [9]            | [8]     |
|         | H264EN_        | CH7_FMT | H264EN_        | CH6_FMT | H264EN_0       | CH5_FMT | H264EN_        | CH4_FMT |

H264EN\_CHn\_FMT H264 Encoding Path Format configuration of Channel n

00 D1 (For D1 and hD1 frame)

01 (Reserved)

10 (Reserved)

11 D1 with ½ size in X (for CIF frame)

Note: To used with 0x9008 register to configure the frame size

REV 0.6D - 104 -

| Address | [15:0]                           |
|---------|----------------------------------|
| 0x9100  | H264EN_RATE_CNTL_BUS0_CH0[15:0]  |
| 0x9104  | H264EN_RATE_CNTL_BUS0_CH0[31:16] |
| 0x9108  | H264EN_RATE_CNTL_BUS0_CH1[15:0]  |
| 0x910C  | H264EN_RATE_CNTL_BUS0_CH1[31:16] |
| 0x9110  | H264EN_RATE_CNTL_BUS0_CH2[15:0]  |
| 0x9114  | H264EN_RATE_CNTL_BUS0_CH2[31:16] |
| 0x9118  | H264EN_RATE_CNTL_BUS0_CH3[15:0]  |
| 0x911C  | H264EN_RATE_CNTL_BUS0_CH3[31:16] |
| 0x9120  | H264EN_RATE_CNTL_BUS1_CH0[15:0]  |
| 0x9124  | H264EN_RATE_CNTL_BUS1_CH0[31:16] |
| 0x9128  | H264EN_RATE_CNTL_BUS1_CH1[15:0]  |
| 0x912C  | H264EN_RATE_CNTL_BUS1_CH1[31:16] |
| 0x9130  | H264EN_RATE_CNTL_BUS1_CH2[15:0]  |
| 0x9134  | H264EN_RATE_CNTL_BUS1_CH2[31:16] |
| 0x9138  | H264EN_RATE_CNTL_BUS1_CH3[15:0]  |
| 0x913C  | H264EN_RATE_CNTL_BUS1_CH3[31:16] |
| 0x9140  | H264EN_RATE_CNTL_BUS2_CH0[15:0]  |
| 0x9144  | H264EN_RATE_CNTL_BUS2_CH0[31:16] |
| 0x9148  | H264EN_RATE_CNTL_BUS2_CH1[15:0]  |
| 0x914C  | H264EN_RATE_CNTL_BUS2_CH1[31:16] |
| 0x9150  | H264EN_RATE_CNTL_BUS2_CH2[15:0]  |
| 0x9154  | H264EN_RATE_CNTL_BUS2_CH2[31:16] |
| 0x9158  | H264EN_RATE_CNTL_BUS2_CH3[15:0]  |
| 0x915C  | H264EN_RATE_CNTL_BUS2_CH3[31:16] |
| 0x9160  | H264EN_RATE_CNTL_BUS3_CH0[15:0]  |
| 0x9164  | H264EN_RATE_CNTL_BUS3_CH0[31:16] |
| 0x9168  | H264EN_RATE_CNTL_BUS3_CH1[15:0]  |
| 0x916C  | H264EN_RATE_CNTL_BUS3_CH1[31:16] |
| 0x9170  | H264EN_RATE_CNTL_BUS3_CH2[15:0]  |
| 0x9174  | H264EN_RATE_CNTL_BUS3_CH2[31:16] |
| 0x9178  | H264EN_RATE_CNTL_BUS3_CH3[15:0]  |
| 0x917C  | H264EN_RATE_CNTL_BUS3_CH3[31:16] |

H264EN\_RATE\_CNTL\_BUSm\_CHn H264 Encoding Path BUS m Rate Control for Channel n

REV 0.6D - 105 -

| Address | [7]                 | [6]        | [5]        | [4]                 | [3]                 | [2]        | [1]        | [0] |
|---------|---------------------|------------|------------|---------------------|---------------------|------------|------------|-----|
|         | H264EN_BUS0_MAP_CH1 |            |            | H264EN_BUS0_MAP_CH0 |                     |            |            |     |
| 0x9200  | [15]                | [14]       | [13]       | [12]                | [11]                | [10]       | [9]        | [8] |
|         |                     | H264EN_BUS | SO_MAP_CH3 |                     |                     | H264EN_BUS | S0_MAP_CH2 |     |
| Address | [7]                 | [6]        | [5]        | [4]                 | [3]                 | [2]        | [1]        | [0] |
|         | H264EN_BUS1_MAP_CH1 |            |            |                     | H264EN_BUS1_MAP_CH0 |            |            |     |
| 0x9204  | [15]                | [14]       | [13]       | [12]                | [11]                | [10]       | [9]        | [8] |
|         | H264EN_BUS1_MAP_CH3 |            |            |                     | H264EN_BUS1_MAP_CH2 |            |            |     |
| Address | [7]                 | [6]        | [5]        | [4]                 | [3]                 | [2]        | [1]        | [0] |
|         | H264EN_BUS2_MAP_CH1 |            |            | H264EN_BUS2_MAP_CH0 |                     |            |            |     |
| 0x9208  | [15]                | [14]       | [13]       | [12]                | [11]                | [10]       | [9]        | [8] |
|         | H264EN_BUS2_MAP_CH3 |            |            | H264EN_BUS2_MAP_CH2 |                     |            |            |     |
| Address | [7]                 | [6]        | [5]        | [4]                 | [3]                 | [2]        | [1]        | [0] |
|         |                     | H264EN_BUS | S3_MAP_CH1 |                     |                     | H264EN_BUS | S3_MAP_CH0 |     |
| 0x920C  | [15]                | [14]       | [13]       | [12]                | [11]                | [10]       | [9]        | [8] |
|         | H264EN_BUS3_MAP_CH3 |            |            | H264EN_BUS3_MAP_CH2 |                     |            |            |     |

H264EN\_BUSm\_MAP\_CHn

The16-to-1 MUX configuration register for each encoding channel (total of 16 channels). Four bits for each channel.

| Address | [7]         | [6]  | [5]  | [4]    | [3]    | [2]  | [1] | [0] |  |
|---------|-------------|------|------|--------|--------|------|-----|-----|--|
|         |             |      |      | GPIO_I | DATA_0 |      |     |     |  |
| 0x9800  | [15]        | [14] | [13] | [12]   | [11]   | [10] | [9] | [8] |  |
|         | GPIO_OEN_0  |      |      |        |        |      |     |     |  |
| Address | [7]         | [6]  | [5]  | [4]    | [3]    | [2]  | [1] | [0] |  |
|         | GPIO_DATA_1 |      |      |        |        |      |     |     |  |
| 0x9804  | [15]        | [14] | [13] | [12]   | [11]   | [10] | [9] | [8] |  |
|         |             |      |      | GPIO_  | OEN_1  |      | •   |     |  |

GPIO\_DATA\_n

GPIO DATA of Group n

GPIO\_OEN\_n

GPIO Output Enable of Group n

REV 0.6D - 106 -

#### 0xA000 ~ 0xA8FF - DDR Controller Register Map

#### **DDR Controller A:**

| Address | [15:3]   | [2:0]          |
|---------|----------|----------------|
| 0xA000  | Reserved | RD_ACK_VLD_MUX |

RD\_ACK\_VLD\_MUX

Data valid counter after read command to DDR

| Address | [15:12]      | [11:8]      | [7:4]       | [2:0]       |
|---------|--------------|-------------|-------------|-------------|
| 0xA004  | TRAS_CNT_MAX | RFC_CNT_MAX | TCD_CNT_MAX | TWR_CNT_MAX |

TRAS\_CNT\_MAX Tras maximum value

RFC\_CNT\_MAX Trfc maximum value

TCD\_CNT\_MAX Tcd maximum value

TWR\_CNT\_MAX Twr maximum value

| Address | [15:3]   | [2:0]       |
|---------|----------|-------------|
| 0xA008  | Reserved | CAS_LATENCY |

CAS\_LATENCY CAS latency

| Address | [15:0]           |
|---------|------------------|
| 0xA00C  | DDR_REF_CNTR_MAX |

DDR\_REF\_CNTR\_MAX Maximum value of DDR auto refresh

| Address | [15:3]   | [2:0]           |
|---------|----------|-----------------|
| 0xA01C  | Reserved | DDR_ON_CHIP_MAP |

DDR\_ON\_CHIP\_MAP[1:0] 0x0 256M DDR on board 0x1 512M DDR on board

0x2 1G DDR on board

DDR\_ON\_CHIP\_MAP[2] 0x0 Only one DDR chip

0x1 Two DDR chips

REV 0.6D - 107 -

| Address | [15:6]     | [15:6] [5:4] |                          | [2]                                                                                                                 | [1]                                                     | [0]         |
|---------|------------|--------------|--------------------------|---------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------|-------------|
| 0xA020  | Reserved   | DATA_MODE    | WRIT                     | E_FLAG                                                                                                              | SINGLE_PROC                                             | MASTER_MODE |
|         | MASTER_MO  |              | 0 1 0                    | DDR sel                                                                                                             | n read/write mode<br>f-test mode<br>f-test single read/ | write       |
|         | WRITE_FLAG |              | 1<br>0<br>1              | DDR self-test burst read/write  DDR self-test write command  DDR self-test read command                             |                                                         |             |
|         | DATA_MODE[ | 1:0]         | 0x0<br>0x1<br>0x2<br>0x3 | write 32'haaaa5555 to DDR<br>write 32'hfffffff to DDR<br>write 32'hha5a55a5a to DDR<br>write increasing data to DDR |                                                         |             |
| Address | [15        | :8]          |                          |                                                                                                                     | [7:0]                                                   |             |

BURST\_CNTR\_MAX

Reserved

0xA024

The maximum data of one burst in DDR self-test mode

BURST\_CNTR\_MAX

| Address | [15:0]              |
|---------|---------------------|
| 0xA028  | DDR_PROC_CNTR_MAX_L |

DDR\_PROC\_CNTR\_MAX\_L The maximum burst counter(bit 15~0) in DDR self-test mode

| Address | [15:0]              |
|---------|---------------------|
| 0xA02C  | DDR_PROC_CNTR_MAX_H |

DDR\_PROC\_CNTR\_MAX\_H The maximum burst counter(bit 31~16) in DDR self-test mode

| Address | [15:1]   | [0]               |  |  |
|---------|----------|-------------------|--|--|
| 0xA030  | Reserved | DDR_SELF_TEST_CMD |  |  |

DDR\_SELF\_TEST\_CMD 1 Start one DDR self-test

0 No self-test

REV 0.6D - 108 -

| Address | [15:0]     |
|---------|------------|
| 0xA034  | ERR_CNTR_L |

ERR\_CNTR\_L

The maximum error counter(bit15 ~ 0) in DDR self-test

| Address | [15]     | [14:0]     |  |  |
|---------|----------|------------|--|--|
| 0xA038  | END_FLAG | ERR_CNTR_H |  |  |

ERR\_CNTR\_H The maximum error counter( bit30 ~ 16) in DDR self-test

END\_FLAG DDR self-test end flag

#### **DDR Controller B:**

| Address | [15:3]   | [2:0]          |  |  |
|---------|----------|----------------|--|--|
| 0xA800  | Reserved | RD_ACK_VLD_MUX |  |  |

RD\_ACK\_VLD\_MUX

Data valid counter after read command to DDR

| Address | [15:12]      | [11:8]      | [7:4]       | [2:0]       |
|---------|--------------|-------------|-------------|-------------|
| 0xA804  | TRAS_CNT_MAX | RFC_CNT_MAX | TCD_CNT_MAX | TWR_CNT_MAX |

TRAS\_CNT\_MAX Tras maximum value

RFC\_CNT\_MAX Trfc maximum value

TCD\_CNT\_MAX Tcd maximum value

TWR CNT MAX Twr maximum value

| Address | [15:3]   | [2:0]       |
|---------|----------|-------------|
| 0xA808  | Reserved | CAS_LATENCY |

CAS\_LATENCY CAS latency

| Address | [15:0]           |
|---------|------------------|
| 0xA80C  | DDR_REF_CNTR_MAX |

DDR\_REF\_CNTR\_MAX Maximum value of DDR auto refresh

REV 0.6D - 109 -

| Address | [15:3]                                   |        | [2:0]                           |                                                                                                 |                                                        |                                                                                                           |             |  |
|---------|------------------------------------------|--------|---------------------------------|-------------------------------------------------------------------------------------------------|--------------------------------------------------------|-----------------------------------------------------------------------------------------------------------|-------------|--|
| 0xA81C  | Reserved                                 |        | DDR_ON_CHIP_MAP                 |                                                                                                 |                                                        |                                                                                                           |             |  |
|         | DDR_ON_CHIP_MAP[1:0]  DDR_ON_CHIP_MAP[2] |        | 0x0<br>0x1<br>0x2<br>0x0<br>0x1 | 256M DDR on board<br>512M DDR on board<br>1G DDR on board<br>Only one DDR chip<br>Two DDR chips |                                                        |                                                                                                           |             |  |
| Address | [15:6]                                   | [5:4   | .]                              |                                                                                                 | [2]                                                    | [1]                                                                                                       | [0]         |  |
| 0xA820  | Reserved                                 | DATA_N | /IODE                           | WRI                                                                                             | TE_FLAG                                                | SINGLE_PROC                                                                                               | MASTER_MODE |  |
|         | MASTER_MODE SINGLE_PROC                  |        |                                 | 0<br>1<br>0<br>1                                                                                | DDR sel                                                | Common read/write mode DDR self-test mode  DDR self-test single read/write DDR self-test burst read/write |             |  |
|         | WRITE_FLAG                               |        |                                 | 0<br>1                                                                                          | DDR self-test write command DDR self-test read command |                                                                                                           |             |  |
|         | DATA_MODE[                               | 1:0]   |                                 | 0x0<br>0x1<br>0x2<br>0x3                                                                        | Write 32<br>Write 32                                   | 'haaaa5555 to DE<br>'hfffffff to DDR<br>'hha5a55a5a to D<br>reasing data to D                             | DDR         |  |
| Address | [15:8]                                   |        |                                 | [7:0]                                                                                           |                                                        |                                                                                                           |             |  |
| 0xA824  | Reserved                                 |        |                                 | В                                                                                               | URST_CNTR_MAX                                          |                                                                                                           |             |  |

BURST\_CNTR\_MAX The maximum data of one burst in DDR self-test mode

| Address | [15:0]              |
|---------|---------------------|
| 0xA828  | DDR_PROC_CNTR_MAX_L |

DDR\_PROC\_CNTR\_MAX\_L The maximum burst counter(bit 15~0) in DDR self-test mode

REV 0.6D - 110 -

| Address | [15:0]              |
|---------|---------------------|
| 0xA82C  | DDR_PROC_CNTR_MAX_H |

DDR\_PROC\_CNTR\_MAX\_H The maximum burst counter(bit 31~16) in DDR self-test mode

| Address | [15:1]   | [0]               |
|---------|----------|-------------------|
| 0xA830  | Reserved | DDR_SELF_TEST_CMD |

DDR\_SELF\_TEST\_CMD 1 Start one DDR self-test

0 No self-test

| Address | [15:0]     |
|---------|------------|
| 0xA834  | ERR_CNTR_L |

ERR\_CNTR\_L The maximum error counter( bit15  $\sim$  0) in DDR self-test

| Address | [15]     | [14:0]     |
|---------|----------|------------|
| 0xA838  | END_FLAG | ERR_CNTR_H |

ERR\_CNTR\_H The maximum error counter( bit30 ~ 16) in DDR self-test

END\_FLAG DDR self-test end flag

REV 0.6D - 111 -

#### 0xB800 ~ 0xB80C - Indirect Access Register Map

| Address | [7]           | [6]           | [5]  | [4]  | [3]   | [2]  | [1]    | [0]  |  |  |
|---------|---------------|---------------|------|------|-------|------|--------|------|--|--|
|         | IND_ADDR[7:0] |               |      |      |       |      |        |      |  |  |
|         | [15]          | [14]          | [13] | [12] | [11]  | [10] | [9]    | [8]  |  |  |
|         |               | IND_ADDR15:8] |      |      |       |      |        |      |  |  |
| 0xB800  | [23]          | [22]          | [21] | [20] | [19]  | [18] | [17]   | [16] |  |  |
|         |               |               |      | Rese | erved |      |        |      |  |  |
|         | [31]          | [30]          | [29] | [28] | [27]  | [26] | [25]   | [24] |  |  |
|         | BUSY          |               |      |      |       |      | ENABLE | R/W  |  |  |

IND\_ADDR Address used to access indirect register space.

BUSY Wait until this bit is '0' before using indirect access

ENABLE Activate the indirect access. This bit is self cleared.

R/W Read/Write command

| Address | [31:0]   |
|---------|----------|
| 0xB804  | IND_DATA |

IND\_DATA Data used to read/write indirect register space

In order to access the indirect register space, the following procedure is followed.

#### Write Registers:

- (1) Write IND DATA at 0xB804 ~ 0xB807
- (2) Read BUSY flag from 0xB803. Wait until BUSY signal is 0.
- (3) Write IND\_ADDR at 0xB800 ~ 0xB801. Set R/W to '1', ENABLE to '1'

#### Read Registers:

- (1) Read BUSY flag from 0xB803. Wait until BUSY signal is 0.
- (2) Write IND\_ADDR at 0xB800 ~ 0xB801. Set R/W to '0', ENABLE to '1'
- (3) Read BUSY flag from 0xB803. Wait until BUSY signal is 0.
- (4) Read IND\_DATA from 0xB804 ~ 0xB807

REV 0.6D - 112 -

#### 0xC000 ~ 0xC7FC - Preview Register Map

| Address | [15:0]            |
|---------|-------------------|
| 0xC000  | PCI_PV _CH_STATUS |

PCI\_PV\_CH\_STATUS[n] Status of Vsync Synchronized PCI\_PV\_CH\_EN(Read

Only)

Channel EnabledChannel Disabled

| Address | [15:0]       |
|---------|--------------|
| 0xC004  | PCI_PV_CH_EN |

PCI\_PV\_CH\_EN[n] PCI Preview Path Enable for channel n

Channel EnableChannel Disable

| Address | [15:0]         |
|---------|----------------|
| 0xC008  | PCI_PV _CH_DNS |

PCI\_PV\_CH\_DNS[n] PCI Preview Path Y Direction Downscale Factor for

channel n

Downscale Y to 1/2
Does not downscale

| Address | [15:0]         |
|---------|----------------|
| 0xC00C  | PCI_PV_CH_PROG |

PCI\_PV\_CH\_PROG[n] PCI Preview Path channel n is progressive

1 Progressive (Not valid for TW5864)

0 Interlaced (TW5864 default)

| Address | [7] | [6] | [5] | [4] | [3]               | [2] | [1] | [0] |
|---------|-----|-----|-----|-----|-------------------|-----|-----|-----|
| 0xC010  |     |     |     |     | PCI_PV_BUS_MAX_CH |     |     |     |

PCI\_PV\_BUS\_MAX\_CH[n] PCI Preview Path maximum number of channel on

BUS n (four bus total, one bit for each channel)

0 Max 4 channels1 Max 2 channels

REV 0.6D - 113 -

| Address                              | [7]                         | [6]  | [5]  | [4]                    | [3]  | [2]  | [1]                         | [0]             |  |
|--------------------------------------|-----------------------------|------|------|------------------------|------|------|-----------------------------|-----------------|--|
|                                      | PCI_PV_RATE_MAX_LINE_1[2:0] |      |      | PCI_PV_RATE_MAX_LINE_0 |      |      |                             |                 |  |
| 0xC014                               | [15]                        | [14] | [13] | [12]                   | [11] | [10] | [9]                         | [8]             |  |
|                                      |                             |      |      |                        |      |      | PCI_PV_RATE_MAX_LINE_1[4:3] |                 |  |
| Address                              | [7]                         | [6]  | [5]  | [4]                    | [3]  | [2]  | [1]                         | [0]             |  |
| PCI_PV_RATE_MAX_LINE_3[2:0] PCI_PV_R |                             |      |      | PV_RATE_MAX_LI         | NE_2 |      |                             |                 |  |
| 0xC018                               | [15]                        | [14] | [13] | [12]                   | [11] | [10] | [9]                         | [8]             |  |
|                                      |                             |      |      |                        |      |      | PCI_PV_RATE_I               | MAX_LINE_3[4:3] |  |

PCI\_PV\_RATE\_MAX\_LINE\_n Maximum of time slot rotation for each bus PAL (set as 24 for each field)

NTSC (set as 29 for each field)

| Address | [7]            | [6]  | [5]            | [4]  | [3]            | [2]  | [1]            | [0] |
|---------|----------------|------|----------------|------|----------------|------|----------------|-----|
|         | PCI_PV_CH3_FMT |      | PCI_PV_CH2_FMT |      | PCI_PV_CH1_FMT |      | PCI_PV_CH0_FMT |     |
| 0xC020  | [15]           | [14] | [13]           | [12] | [11]           | [10] | [9]            | [8] |
|         | PCI_PV_CH7_FMT |      | PCI_PV_CH6_FMT |      | PCI_PV_CH5_FMT |      | PCI_PV_CH4_FMT |     |
| Address | [7]            | [6]  | [5]            | [4]  | [3]            | [2]  | [1]            | [0] |
|         | PCI_PV_CH3_FMT |      | PCI_PV_CH2_FMT |      | PCI_PV_CH1_FMT |      | PCI_PV_CH0_FMT |     |
| 0xC024  | [15]           | [14] | [13]           | [12] | [11]           | [10] | [9]            | [8] |
|         | PCI_PV_CH7_FMT |      | PCI_PV_CH6_FMT |      | PCI_PV_CH5_FMT |      | PCI_PV_CH4_FMT |     |

PCI\_PV\_CHn\_FMT PCI Preview Path Format configuration of Channel n

00 D1 (For D1 frame)

01 CIF with ½ size in X (for QCIF frame mode)

10 (Reserved)

11 D1 with ½ size in X (for CIF frame)

Note: To used with 0xc008 register to configure the frame size

| Address | [15:0]           |
|---------|------------------|
| 0xC028  | PCI_PV_FIELD_SEL |

PCI\_PV\_FIELD\_SEL[n] PCI Preview Path Channel n field selection

Select Odd fieldSelect Even field

| Address | [7] | [6] | [5] | [4] | [3] | [2] | [1] | [0]          |
|---------|-----|-----|-----|-----|-----|-----|-----|--------------|
| 0xC02C  |     |     |     |     |     |     |     | PCIPV_CMD_ST |

PCI\_PV\_CMD\_ST

Start command to redistribute Even/Odd filed for preview channel (used when overflow occurs) This bit is automatically cleared in one cycle.

1 Start command

0 No command

REV 0.6D - 114 -

| Address | [15:0]                           |  |
|---------|----------------------------------|--|
| 0xC100  | PCI_PV_RATE_CNTL_BUS0_CH0[15:0]  |  |
| 0xC104  | PCI_PV_RATE_CNTL_BUS0_CH0[31:16] |  |
| 0xC108  | PCI_PV_RATE_CNTL_BUS0_CH1[15:0]  |  |
| 0xC10C  | PCI_PV_RATE_CNTL_BUS0_CH1[31:16] |  |
| 0xC110  | PCI_PV_RATE_CNTL_BUS0_CH2[15:0]  |  |
| 0xC114  | PCI_PV_RATE_CNTL_BUS0_CH2[31:16] |  |
| 0xC118  | PCI_PV_RATE_CNTL_BUS0_CH3[15:0]  |  |
| 0xC11C  | PCI_PV_RATE_CNTL_BUS0_CH3[31:16] |  |
| 0xC120  | PCI_PV_RATE_CNTL_BUS1_CH0[15:0]  |  |
| 0xC124  | PCI_PV_RATE_CNTL_BUS1_CH0[31:16] |  |
| 0xC128  | PCI_PV_RATE_CNTL_BUS1_CH1[15:0]  |  |
| 0xC12C  | PCI_PV_RATE_CNTL_BUS1_CH1[31:16] |  |
| 0xC130  | PCI_PV_RATE_CNTL_BUS1_CH2[15:0]  |  |
| 0xC134  | PCI_PV_RATE_CNTL_BUS1_CH2[31:16] |  |
| 0xC138  | PCI_PV_RATE_CNTL_BUS1_CH3[15:0]  |  |
| 0xC13C  | PCI_PV_RATE_CNTL_BUS1_CH3[31:16] |  |
| 0xC140  | PCI_PV_RATE_CNTL_BUS2_CH0[15:0]  |  |
| 0xC144  | PCI_PV_RATE_CNTL_BUS2_CH0[31:16] |  |
| 0xC148  | PCI_PV_RATE_CNTL_BUS2_CH1[15:0]  |  |
| 0xC14C  | PCI_PV_RATE_CNTL_BUS2_CH1[31:16] |  |
| 0xC150  | PCI_PV_RATE_CNTL_BUS2_CH2[15:0]  |  |
| 0xC154  | PCI_PV_RATE_CNTL_BUS2_CH2[31:16] |  |
| 0xC158  | PCI_PV_RATE_CNTL_BUS2_CH3[15:0]  |  |
| 0xC15C  | PCI_PV_RATE_CNTL_BUS2_CH3[31:16] |  |
| 0xC160  | PCI_PV_RATE_CNTL_BUS3_CH0[15:0]  |  |
| 0xC164  | PCI_PV_RATE_CNTL_BUS3_CH0[31:16] |  |
| 0xC168  | PCI_PV_RATE_CNTL_BUS3_CH1[15:0]  |  |
| 0xC16C  | PCI_PV_RATE_CNTL_BUS3_CH1[31:16] |  |
| 0xC170  | PCI_PV_RATE_CNTL_BUS3_CH2[15:0]  |  |
| 0xC174  | PCI_PV_RATE_CNTL_BUS3_CH2[31:16] |  |
| 0xC178  | PCI_PV_RATE_CNTL_BUS3_CH3[15:0]  |  |
| 0xC17C  | PCI_PV_RATE_CNTL_BUS3_CH3[31:16] |  |

PCI\_PV\_RATE\_CNTL\_BUSm\_CHn

PCI Preview Path BUS m Rate Control for Channel n

REV 0.6D - 115 -

| Address | [7]  | [6]        | [5]       | [4]  | [3]                 | [2]        | [1]        | [0] |  |
|---------|------|------------|-----------|------|---------------------|------------|------------|-----|--|
|         |      | PCI_PV_BUS | 0_MAP_CH1 |      | PCI_PV_BUS0_MAP_CH0 |            |            |     |  |
| 0xC200  | [15] | [14]       | [13]      | [12] | [11]                | [10]       | [9]        | [8] |  |
|         |      | PCI_PV_BUS | 0_MAP_CH3 |      | PCI_PV_BUS0_MAP_CH2 |            |            |     |  |
| Address | [7]  | [6]        | [5]       | [4]  | [3]                 | [2]        | [1]        | [0] |  |
|         |      | PCI_PV_BUS | 1_MAP_CH1 |      |                     | PCI_PV_BUS | S1_MAP_CH0 |     |  |
| 0xC204  | [15] | [14]       | [13]      | [12] | [11]                | [10]       | [9]        | [8] |  |
|         |      | PCI_PV_BUS | 1_MAP_CH3 |      | PCI_PV_BUS1_MAP_CH2 |            |            |     |  |
| Address | [7]  | [6]        | [5]       | [4]  | [3]                 | [2]        | [1]        | [0] |  |
|         |      | PCI_PV_BUS | 2_MAP_CH1 |      | PCI_PV_BUS2_MAP_CH0 |            |            |     |  |
| 0xC208  | [15] | [14]       | [13]      | [12] | [11]                | [10]       | [9]        | [8] |  |
|         |      | PCI_PV_BUS | 2_MAP_CH3 |      | PCI_PV_BUS2_MAP_CH2 |            |            |     |  |
| Address | [7]  | [6]        | [5]       | [4]  | [3]                 | [2]        | [1]        | [0] |  |
|         |      | PCI_PV_BUS | 3_MAP_CH1 |      | PCI_PV_BUS3_MAP_CH0 |            |            |     |  |
| 0xC20C  | [15] | [14]       | [13]      | [12] | [11]                | [10]       | [9]        | [8] |  |
|         |      | PCI_PV_BUS | 3_MAP_CH3 |      |                     | PCI_PV_BUS | 3_MAP_CH2  |     |  |

PCI\_PV\_BUSm\_MAP\_CHn

The16-to-1 MUX configuration register for each preview channel (total of 16 channels). Four bits for each preview channel.

REV 0.6D - 116 -

#### 0xC800 ~ 0xC804 - JPEG Capture Register Map

| Address | [7]           | [6]  | [5]  | [4]    | [3]                          | [2]  | [1]       | [0]        |  |
|---------|---------------|------|------|--------|------------------------------|------|-----------|------------|--|
|         | JPG_CAP_FMT_0 |      |      | JPG_CA | JPG_BRST_CAP_0JPG_SING_CAP_0 |      |           |            |  |
| 0xC800  | [15]          | [14] | [13] | [12]   | [11]                         | [10] | [9]       | [8]        |  |
|         |               |      |      |        |                              |      | JPG_DNS_0 | JPG_PROG_0 |  |
| Address | [7]           | [6]  | [5]  | [4]    | [3]                          | [2]  | [1]       | [0]        |  |
|         | JPG_CAP_FMT_1 |      |      | JPG_CA | JPG_BRST_CAP_1JPG_SING_CAP_1 |      |           |            |  |
| 0xC804  | [15]          | [14] | [13] | [12]   | [11]                         | [10] | [9]       | [8]        |  |
|         |               |      |      |        |                              |      | JPG_DNS_1 | JPG_PROG_1 |  |

JPG\_SING\_CAP\_n JPEG Path Command for Single capture for bus n

1 Start to capture next frame, de-activated when frame

ends

0 No command

JPG\_BRST\_CAP\_n JPEG Path Command for Burst capture for bus n

1 Start to capture frames until CPU set ENC comamnd

0 No command

JPG\_CAP\_CH\_n JPEG Path Capture channel Select for bus n

JPG\_CAP\_FMT\_n JPEG Capture Path Format for bus n

00 D1 (For D1 frame)

01 CIF with ½ size in X (for QCIF frame mode)

10 (Reserved)

11 D1 with ½ size in X (for CIF frame)

JPG\_DNS\_n JPEG Capture Path Downscale Input for bus n

1 Downscale in Y to 1/2

0 Does not downscale

JPG\_PROG\_n JPEG Path channel n is progressive

1 Progressive (Not valid for TW5864)

0 Interlaced (TW5864 default)

REV 0.6D - 117 -

#### 0xD000 ~ 0xD0FC - JPEG Control Register Map

| Address | [31: 0]     |
|---------|-------------|
| 0xD000  | JPEG_QSCALE |

JPEG\_QSCALE

Jpeg quality scale register. The default value should be 32'h10

| Address          | [7]                     | [6]  | [5]     | [4]      | [3]          | [2]  | [1]  | [0]  |  |  |
|------------------|-------------------------|------|---------|----------|--------------|------|------|------|--|--|
|                  |                         |      | JPG_NEW | EST_BUF0 | JPG_VLD_FRM0 |      |      |      |  |  |
|                  | [15]                    | [14] | [13]    | [12]     | [11]         | [10] | [9]  | [8]  |  |  |
| JPG_VLD_FRM_RES0 |                         |      |         |          |              |      |      |      |  |  |
| 0xD004           | [23]                    | [22] | [21]    | [20]     | [19]         | [18] | [17] | [16] |  |  |
|                  | JPG_VLD_FRM_CHID0[7:0]  |      |         |          |              |      |      |      |  |  |
|                  | [31]                    | [30] | [29]    | [28]     | [27]         | [26] | [25] | [24] |  |  |
|                  | JPG_VLD_FRM_CHID0[15:0] |      |         |          |              |      |      |      |  |  |

Valid frame indication register, after one frame of path 0 have been stored in the DDR the corresponding bit of this register become valid. Software can acknowledge now it can encode which frame in DDR through this register. This is a read only register

JPG\_VLD\_FRM0 For every path, there are 4 buffers in DDR and every bit correspond

to one buffer, and the order is bit 0 for buffer 0, bit 1 for buffer 1, and

so on

JPG\_NEWEST\_BUF0 Which buffer is operated recently

JPG\_VLD\_FRM\_RES0 Frame resolution, every buffer use 2 bits

00 D1

01 not used

10 CIF

11 HD1

JPG\_VLD\_FRM\_CHID0 Channel ID, every buffer use 4 bits

REV 0.6D - 118 -

| Address | [7]  | [6]                     | [5]     | [4]       | [3]          | [2]  | [1]  | [0]  |  |  |  |  |
|---------|------|-------------------------|---------|-----------|--------------|------|------|------|--|--|--|--|
|         |      |                         | JPG_NEW | EST_BUF1  | JPG_VLD_FRM1 |      |      |      |  |  |  |  |
|         | [15] | [14]                    | [13]    | [12]      | [11]         | [10] | [8]  |      |  |  |  |  |
|         |      |                         |         |           |              |      |      |      |  |  |  |  |
| 0xD008  | [23] | [22]                    | [21]    | [20]      | [19]         | [18] | [17] | [16] |  |  |  |  |
|         |      |                         |         | JPG_VLD_F | RM_CHID1[7:0 | )]   |      |      |  |  |  |  |
|         | [31] | [30]                    | [29]    | [28]      | [27]         | [26] | [25] | [24] |  |  |  |  |
|         |      | JPG_VLD_FRM_CHID1[15:0] |         |           |              |      |      |      |  |  |  |  |

Valid frame indication register is used for indicating the path1 buffer status.

JPG\_VLD\_FRM1 For every path, there are 4 buffers in DDR and every bit correspond

to one buffer, and the order is bit 0 for buffer 0, bit 1 for buffer 1, and

so on

JPG\_NEWEST\_BUF1 Which buffer is operated recently

JPG\_VLD\_FRM\_RES1 Frame resolution, every buffer use 2 bits

00: D1

01: not used

10: CIF 11: HD1

JPG\_VLD\_FRM\_CHID1 Channel ID, every buffer use 4 bits

| Address | [7] | [6] | [5] | [4] | [3] | [2]        | [1] | [0] |  |
|---------|-----|-----|-----|-----|-----|------------|-----|-----|--|
| 0xD00C  |     |     |     |     | E   | BUFFER_SEL |     |     |  |

Encode indicate register, through it software can control which buffer is encoded.

ENCODE\_EN Encode enable bit

BUFFER\_SEL Buffer select. 000-111 indicate all of the eight buffers of two paths.

For example, 000 is buffer0 in path0, 001 is buffer1 in path0, 111 is

buffer3 in path1, and so on

REV 0.6D - 119 -

| Address | [7]         | [6] | [5] | [4] | [3] | [2] | [1] | [0] |  |  |
|---------|-------------|-----|-----|-----|-----|-----|-----|-----|--|--|
| 0xD010  | ENCODE_COMP |     |     |     |     |     |     |     |  |  |

Encode complete indication register, through rolling this register. Application software can acknowledge which frame has been encoded completely. This register is read only

ENCODE\_COMP

Encode complete

| Address | [7] | [6] | [5] | [4] | [3] | [2] | [1] | [0]          |
|---------|-----|-----|-----|-----|-----|-----|-----|--------------|
| 0xD014  |     |     |     |     |     |     |     | CAP_ENABLE_0 |

Channel 0 capture enable indication register. Application software should write this bit to 1 after starting to capture one frame using register 0xC800

CAP\_ENABLE\_0

Channel 0 capture enable indicate

REV 0.6D - 120 -

| Address | [7] | [6] | [5] | [4] | [3] | [2] | [1] | [0]          |
|---------|-----|-----|-----|-----|-----|-----|-----|--------------|
| 0xD018  |     |     |     |     |     |     |     | CAP_ENABLE_1 |

Channel 1 capture enable indication register. Application software should write this bit to 1 after starting to capture one frame using register 0xC804

CAP\_ENABLE\_1 Channel 1 capture enable indicate

| Addres | s | [31:0]            |
|--------|---|-------------------|
| 0xD010 | ; | CAP_TIMEOUT_VALUE |

This register is the maximal time interval between capture register is set and one frame has been stored in the DDR. Using this register to enhance system error-tolerance. The default value is 0x80000000. Normally application software can set this register to 0x01000000, and other value base on DDR load.

CAP\_TIMEOUT\_VALUE Capture timeout register

| Address | [31:0]      |
|---------|-------------|
| 0xD040  | JPG_LENGTH0 |
| 0xD044  | JPG_LENGTH1 |
| 0xD048  | JPG_LENGTH2 |
| 0xD04C  | JPG_LENGTH3 |
| 0xD050  | JPG_LENGTH4 |
| 0xD054  | JPG_LENGTH5 |
| 0xD058  | JPG_LENGTH6 |
| 0xD05C  | JPG_LENGTH7 |

JPG\_LENGTHx Jpeg stream length registers

| Address | [31:16]        | [15:0]         |  |  |  |
|---------|----------------|----------------|--|--|--|
| 0xD060  | JPG_TIMESTAMP1 | JPG_TIMESTAMP1 |  |  |  |
| 0xD064  | JPG_TIMESTAMP3 | JPG_TIMESTAMP2 |  |  |  |
| 0xD068  | JPG_TIMESTAMP5 | JPG_TIMESTAMP4 |  |  |  |
| 0xD06C  | JPG_TIMESTAMP7 | JPG_TIMESTAMP6 |  |  |  |

JPG\_TIMESTAMPx Every channel original video timestamp

|   | Address | [7] | [6] | [5] | [4] | [3] | [2] | [1] | [0]      |
|---|---------|-----|-----|-----|-----|-----|-----|-----|----------|
| ſ | 0xD07C  |     |     |     |     |     |     |     | JPG_NTSC |

JPG\_NTSC 1: NTSC 0:PAL (default)

REV 0.6D - 121 -

| Address | [7] | [6] | [5] | [4] | [3] | [2] | [1] | [0]      |
|---------|-----|-----|-----|-----|-----|-----|-----|----------|
| 0xD0FC  |     |     |     |     |     |     |     | SOFT_RST |

If there are some special situations, like the original source video is not stable and so on, which will make the jpeg encode enter into the incorrect status, the application software can only reset jpeg module and not affect other procession. At first, set 1 to kick off the reset action, then set 0 to stop it, after this, jpeg core can work again normally.

SOFT\_RST 1 start reset

0 reset complete

REV 0.6D - 122 -

#### 0xE000 ~ 0xFC00 - Motion Vector Register Map

| Address | [31:0]    |
|---------|-----------|
| 0xE000  | ME MV VEC |
| -0xE7FC | WE_WV_VEC |

ME\_MV\_VEC ME Motion Vector data (Four Byte Each)

ME\_MV\_VEC[0] address: 0xE000

ME\_MV\_VEC[1] address: 0XE004

ME\_MV\_VEC[1FF] address: 0xE7FC

| Address | [7]  | [6]         | [5]         | [4]       | [3]         | [2]         | [1]        | [0]         |
|---------|------|-------------|-------------|-----------|-------------|-------------|------------|-------------|
|         |      | MV_LEN[2:0] |             | DSP_WR_OF | MV_DSP_INTR | MV_EOF      | mv_bk1_ful | MV_BK0_FULL |
| 0xFC00  | [15] | [14]        | [13]        | [12]      | [11]        | [10]        | [9]        | [8]         |
|         |      |             | MPI_DDR_SEL |           |             | MV_LEN[7:3] |            |             |

MV\_BK0\_FULL mv bank0 full status , write "1" to clear

MV\_BK1\_FULL mv bank1 full status , write "1" to clear

MV\_EOF slice end status , write "1" to clear

MV\_DSP\_INTR mv encode interrupt status, write "1" to clear

DSP\_WR\_OF mv write memory overflow , write "1" to clear

MV\_LEN mv stream len

MPI\_DDR\_SEL The configured status bit written into bit 15 of 0xFC04

REV 0.6D - 123 -

| Address | [7]         | [6]  | [5]  | [4]  | [3]  | [2]  | [1] | [0] |
|---------|-------------|------|------|------|------|------|-----|-----|
|         |             |      |      |      |      |      |     |     |
| 0xFC04  | [15]        | [14] | [13] | [12] | [11] | [10] | [9] | [8] |
|         | MPI_DDR_SEL |      |      |      |      |      |     |     |

MPI\_DDR\_SEL

SW configure register

0 MV is saved in internal DPR

1 MV is saved in DDR

REV 0.6D - 124 -

#### 0x18000 ~ 0x181FC - PCI Master/Slave Control Map

| Address | [7]  | [6]        | [5]                | [4]           | [3]           | [2]  | [1]           | [0]            |
|---------|------|------------|--------------------|---------------|---------------|------|---------------|----------------|
|         |      | TIMER_INTR | PREV_OVERFLOW_INTR | PREV_EOF_INTR | AD_VSYNC_INTR |      | VLC_DONE_INTR |                |
|         | [15] | [14]       | [13]               | [12]          | [11]          | [10] | [9]           | [8]            |
|         |      |            |                    |               |               |      |               | AUDIO_EOF_INTR |
| 0x18000 | [23] | [22]       | [21]               | [20]          | [19]          | [18] | [17]          | [16]           |
|         |      |            |                    |               |               |      |               |                |
|         | [31] | [30]       | [29]               | [28]          | [27]          | [26] | [25]          | [24]           |
|         |      |            |                    |               |               |      | AD_INTR_REG   | IIC_DONE_INTR  |

VLC\_DONE\_INTR vlc done
AD\_VSYNC\_INTR ad vsync
PREV\_EOF\_INTR preview eof

PREV\_OVERFLOW\_INTR preview overflow interrupt

TIMER\_INTR timer interrupt
AUDIO\_EOF\_INTR audio eof
IIC\_DONE\_INTR iic done

AD\_INTR\_REG ad interrupt (eg: video lost, video format changed)

| Address | [7]  | [6]                                             | [5]                   | [4]           | [3]         | [2]     | [1]       | [0]                |  |  |  |
|---------|------|-------------------------------------------------|-----------------------|---------------|-------------|---------|-----------|--------------------|--|--|--|
|         |      | MCU_TIMER_I<br>NTR_ENB                          | PREV_OVERFLOW_E<br>NB | PREV_MAST_ENB | AD_MAST_ENB | MVD_VLC | _MAST_ENB | PCI_MASTER_<br>ENB |  |  |  |
|         |      | [15:8]                                          |                       |               |             |         |           |                    |  |  |  |
|         |      | AU_MAST_ENB_CHN[7:0]                            |                       |               |             |         |           |                    |  |  |  |
| 0x18004 |      |                                                 |                       | [23:16        | ]           |         |           |                    |  |  |  |
|         |      |                                                 |                       | AU_MAST_ENB_  | CHN[15:8]   |         |           |                    |  |  |  |
|         | [31] | [31] [30] [29] [28] [27] [26] [25] [24]         |                       |               |             |         |           |                    |  |  |  |
|         | _    | PCI_TAR_BURST_ENB[4:0] AD_INTR_ENB  IC_INTR_ENB |                       |               |             |         |           |                    |  |  |  |

PCI\_MAST\_ENB master enable

MVD\_VLC\_MAST\_ENB mvd&vlc master enable

AD\_MAST\_ENB (Need to set 0 in TW5864)

PREV\_MAST\_ENB preview master enable

PREV\_OVERFLOW\_ENB preview overflow enable

MCU\_TIMER\_INTR\_ENB timer interrupt enable

AU\_MAST\_ENB\_CHN audio master channel enable

IIC\_INTR\_ENB iic interrupt enable

AD\_INTR\_ENB ad interrupt enable

PCI\_TAR\_BURST\_ENB[0] target burst enable

PCI\_TAR\_BURST\_ENB[1] vlc stream burst enable

REV 0.6D - 125 -

PCI\_TAR\_BURST\_ENB[2] ddr burst enable (1 enable, and must set DDR\_BRST\_EN)

PCI\_TAR\_BURST\_ENB[3] (Reserved)
PCI\_TAR\_BURST\_ENB[4] (Reserved)

| Address | [15:0]        |
|---------|---------------|
| 0x18008 | PREV_INTR_REG |
|         | [31:16]       |
|         | AU_INTR_REG   |

Because preview and audio have 16 channels separately, so using this registers to indicate interrupt status for every channels. This is secondary interrupt status register. OR operating of the PREV\_INTR\_REG is PREV\_EOF\_INTR, OR operating of the AU\_INTR\_REG bits is AUDIO\_EOF\_INTR

PREV\_INTR\_REG preview eof interrupt flag
AU\_INTR\_REG audio eof interrupt flag

| Address | [7]  | [6]  | [5]                  | [4]               | [3]  | [2]  | [1]              | [0]              |
|---------|------|------|----------------------|-------------------|------|------|------------------|------------------|
|         |      |      | PCI_RREV_OF_INTR_ENB | PCI_PREV_INTR_ENB |      |      | PCI_VLC_INTR_ENB |                  |
| 0x1800C | [15] | [14] | [13]                 | [12]              | [11] | [10] | [9]              | [8]              |
|         |      |      |                      |                   |      |      |                  | PCI_AUD_INTR_ENB |

PCI\_VLC\_INTR\_ENB master enable

PCI\_PREV\_INTR\_ENB mvd and vlc master enable
PCI\_PREV\_OF\_INTR\_ENB ad vsync master enable
PCI\_AUD\_INTR\_ENB preview master enable

| Address | [15:0]         |
|---------|----------------|
|         | PREV_BUF_FLAG  |
| 0x18010 | [31:16]        |
|         | AUDIO_BUF_FLAG |

Every channel of preview and audio have ping-pong buffers in system memory, this register is the buffer flag to notify software which buffer is been operated.

PREV\_BUF\_FLAG preview buffer A/B flag
AUDIO\_BUF\_FALG audio buffer A/B flag

REV 0.6D - 126 -

| Address |                   |              |      | [7   | 0]   |      |      |          |  |  |  |
|---------|-------------------|--------------|------|------|------|------|------|----------|--|--|--|
|         |                   | IIC_DATA     |      |      |      |      |      |          |  |  |  |
|         |                   | [15:8]       |      |      |      |      |      |          |  |  |  |
|         |                   | IIC_REG_ADDR |      |      |      |      |      |          |  |  |  |
| 0x18014 | [23]              | [22]         | [21] | [20] | [19] | [18] | [17] | [16]     |  |  |  |
|         | IIC_DEV_ADDR IIC_ |              |      |      |      |      |      | IIC_RW   |  |  |  |
|         | [31]              | [30]         | [29] | [28] | [27] | [26] | [25] | [24]     |  |  |  |
|         |                   |              |      |      |      |      |      | IIC_DONE |  |  |  |

IIC\_DATA register data IIC\_REG\_ADDR register addr

IIC\_RW rd/wr flag rd=1,wr=0

IIC\_DEV\_ADDR device addr

IIC\_DONE iic done, software kick off one time iic transaction through setting this

bit to 1.Then poll this bit, value 1 indicate iic transaction have

completed, if read, valid data have been stored in iic\_data

| Address | [7] | [6]     | [5] | [4]       | [3]     | [2] | [1] | [0]          |  |  |  |
|---------|-----|---------|-----|-----------|---------|-----|-----|--------------|--|--|--|
|         |     |         |     |           |         |     |     | APP_SOFT_RST |  |  |  |
| 0x18018 |     | [31:16] |     |           |         |     |     |              |  |  |  |
|         |     |         |     | PCI_INF_\ | /ERSION |     |     |              |  |  |  |

APP\_SOFT\_RST application software soft reset

PCI\_INF\_VERSION PCI interface version, it is read only

| Address | [31:0]              |
|---------|---------------------|
| 0x1801C | VLC_CRC_REG         |
| 0x18020 | VLC_MAX_LENGTH      |
| 0x18024 | VLC_LENGTH          |
| 0x18028 | VLC_INTRA_CRC_I_REG |
| 0x1802C | VLC_INTRA_CRC_O_REG |
| 0x18030 | VLC_PAR_CRC_REG     |
| 0x18034 | VLC_PAR_LENGTH_REG  |
| 0x18038 | VLC_PARAM_I_REG     |
| 0x1803C | VLC_PARAM_0_REG     |

VLC\_CRC\_REG vlc stream crc value, it is calculated in pci module

VLC\_MAX\_LENGTH vlc max length, it is defined by software based on software assign

memory space for vlc

VLC\_LENGTH vlc length of one frame VLC\_INTRA\_CRC\_I\_REG vlc original crc value VLC\_INTRA\_CRC\_O\_REG vlc original crc value

REV 0.6D - 127 -

VLC\_PAR\_CRC\_REG mv stream crc value, it is calculated in pci module

VLC\_PAR \_LENGTH\_REG mv length

VLC\_PAR\_I\_REG mv original crc value
VLC\_PAR\_O\_REG mv original crc value

| Address | [7] | [6] | [5] | [4] | [3] | [2] | [1]     | [0]        |
|---------|-----|-----|-----|-----|-----|-----|---------|------------|
| 0x18040 |     |     |     |     |     |     | PREV_PC | CI_ENB_CHN |

Configuration register for 9[or 10] CIFs or 1D1+15QCIF Preview mode.

PREV\_PCI\_ENB\_CHN[0] Enable 9<sup>th</sup> preview channel (9CIF prev) or 1D1 channel in

(1D1+15QCIF prev)

PREV\_PCI\_ENB\_CHN[1] Enable 10<sup>th</sup> preview channel

| Address | [7:0]                      |
|---------|----------------------------|
|         | PREV_FRAME_FORMAT_IN[7:0]  |
| 0x18044 | [15:8]                     |
|         | PREV_FRAME_FORMAT_IN[15:8] |

PREV FRAME FORMAT IN[1:0] bus0 frame format

00: CIF

01: QCIF

10: 4CIF

11: D1

PREV\_FRAME\_FORMAT\_IN[3:2] bus1 frame format

00: CIF

01: QCIF

10: 4CIF

11: D1

PREV\_FRAME\_FORMAT\_IN[5:4] bus2 frame format

00: CIF

01: QCIF

10: 4CIF

11: D1

PREV FRAME FORMAT IN[7:6] bus3 frame format

00: CIF

01: QCIF

10: 4CIF

REV 0.6D - 128 -

11: D1

PREV\_FRAME\_FORMAT\_IN[8] bus0 progressive/interlace flag

0: interlace

1:progressive

PREV\_FRAME\_FORMAT\_IN[9] bus1 progressive/interlace flag

0: interlace

1:progressive

PREV\_FRAME\_FORMAT\_IN[10] bus2 progressive/interlace flag

0: interlace

1:progressive

PREV\_FRAME\_FORMAT\_IN[11] bus3 progressive/interlace flag

0: interlace

1:progressive

PREV\_FRAME\_FORMAT\_IN[12] PAL/NTSC format select,

0: PAL

1: NTSC

PREV\_FRAME\_FORMAT\_IN[14:13] bus4 frame format

00: CIF

01: QCIF

10: 4CIF

11: D1

PREV\_FRAME\_FORMAT\_IN[15] bus4 progressive/interlace flag

0: PAL

1: NTSC

| Address | [7] | [6] | [5] | [4] | [3] | [2] | [1] | [0]    |
|---------|-----|-----|-----|-----|-----|-----|-----|--------|
| 0x18048 |     |     |     |     |     |     |     | IIC_EN |

IIC\_EN IIC enable

|   | Address | [7] | [6] | [5] | [4] | [3] | [2] | [1]      | [0]     |
|---|---------|-----|-----|-----|-----|-----|-----|----------|---------|
| Ī | 0x1804C |     |     |     |     |     |     | PCI_INTT | M_SCALE |

PC I\_INTTM\_SCALE PCI Interrupt interval scale

0 1ms INTRRUPT

1 2ms INTRRUPT

2 4ms INTRRUPT

REV 0.6D -129 -

#### 3 8ms INTRRUPT

| Address  | [31:0]                                            |
|----------|---------------------------------------------------|
| 0x18080  | VLC stream base address                           |
| 0x18084  | MV stream base address                            |
| 0x180a0  | 0x180a0 – 0x180bc: audio burst base address       |
| UX 100a0 | Audio Channel 0 – channel 3 bank A base address   |
| 0x180a4  | Audio Channel 0 – channel 3 bank B base address   |
| 0x180a8  | Audio Channel 4 – channel 7 bank A base address   |
| 0x180ac  | Audio Channel 4 – channel 7 bank B base address   |
| 0x180b0  | Audio Channel 8 – channel 11 bank A base address  |
| 0x180b4  | Audio Channel 8 – channel 11 bank B base address  |
| 0x180b8  | Audio Channel 12 – channel 15 bank A base address |
| 0x180bc  | Audio Channel 12 – channel 15 bank B base address |
| 0x18100  | 0x18100 – 0x1817c: preview burst base address     |
|          | Preview Channel 0 bank A base address             |
| 0x18104  | Preview Channel 0 bank B base address             |
| 0x18108  | Preview Channel 1 bank A base address             |
| 0x1810c  | Preview Channel 1 bank B base address             |
| 0x18110  | Preview Channel 2 bank A base address             |
| 0x18114  | Preview Channel 2 bank B base address             |
| 0x18118  | Preview Channel 3 bank A base address             |
| 0x1811c  | Preview Channel 3 bank B base address             |
| 0x18120  | Preview Channel 4 bank A base address             |
| 0x18124  | Preview Channel 4 bank B base address             |
| 0x18128  | Preview Channel 5 bank A base address             |
| 0x1812c  | Preview Channel 5 bank B base address             |
| 0x18130  | Preview Channel 6 bank A base address             |
| 0x18134  | Preview Channel 6 bank B base address             |
| 0x18138  | Preview Channel 7 bank A base address             |
| 0x1813c  | Preview Channel 7 bank B base address             |
| 0x18140  | Preview Channel 8 bank A base address             |
| 0x18144  | Preview Channel 8 bank B base address             |
| 0x18148  | Preview Channel 9 bank A base address             |
| 0x1814c  | Preview Channel 9 bank B base address             |
| 0x18150  | Preview Channel 10 bank A base address            |
| 0x18154  | Preview Channel 10 bank B base address            |
| 0x18158  | Preview Channel 11 bank A base address            |
| 0x1815c  | Preview Channel 11 bank B base address            |
| 0x18160  | Preview Channel 12 bank A base address            |
| 0x18164  | Preview Channel 12 bank B base address            |
| 0x18168  | Preview Channel 13 bank A base address            |
| 0x1816c  | Preview Channel 13 bank B base address            |
| 0x18170  | Preview Channel 14 bank A base address            |

REV 0.6D - 130 -

## TW5864 - 5D1 H264 ENCODER WITH 4 A/V DECODER

**PRELIMNARY** 

| 0x18174 | Preview Channel 14 bank B base address |
|---------|----------------------------------------|
| 0x18178 | Preview Channel 15 bank A base address |
| 0x1817c | Preview Channel 15 bank B base address |

The above register is pci base address registers. Application software will initialize them to tell chip where the corresponding stream will be dumped to. Application software will select appropriate base address interval based on the stream length.

REV 0.6D - 131 -

#### 0x80000 ~ 0x87FFF - DDR Burst RW Register Map

| Address | [7]       | [6]      | [5]         | [4]        | [3]           | [2]           | [1]           | [0]      |
|---------|-----------|----------|-------------|------------|---------------|---------------|---------------|----------|
|         |           |          | 0           | 0          |               |               |               |          |
|         | [15]      | [14]     | [13]        | [12]       | [11]          | [10]          | [9]           | [8]      |
|         |           |          |             |            |               |               |               |          |
| 0x80000 | [23]      | [22]     | [21]        | [20]       | [19]          | [18]          | [17]          | [16]     |
|         |           |          |             |            |               |               | NEW_BRST_CMD  | BRST_RW  |
|         | [31]      | [30]     | [29]        | [28]       | [27]          | [26]          | [25]          | [24]     |
|         | BRST_BUSY | BRST_ERR | SINGLE_BUSY | SINGLE_ERR | BRST_END_INTR | BRST_ERR_INTR | SING_ERR_INTR | BRST_END |

BRST\_LENGTH Length of 32-bit data burst

BRST\_RW Burst Read/Write

0 Read Burst from DDR

1 Write Burst to DDR

NEW\_BRST\_CMD Begin a new DDR Burst. This bit is self cleared

BRST\_END DDR Burst End Flag

SING\_ERR\_INTR Enable Error Interrupt for Single DDR Access

BRST\_ERR\_INTR Enable Error Interrupt for Burst DDR Access

BRST\_END\_INTR Enable Interrupt for End of DDR Burst Access

SINGLE\_ERR DDR Single Access Error Flag

SINGLE\_BUSY DDR Single Access Busy Flag

BRST\_ERR DDR Burst Access Error Flag

BRST\_BUSY DDR Burst Access Busy Flag

REV 0.6D - 132 -

| Address | [27:0]   |
|---------|----------|
| 0x80004 | DDR_ADDR |

DDR\_ADDR DDR Access Address. Bit [1:0] has to be 0

| Address | [15:0]       |
|---------|--------------|
| 0x80008 | DPR_BUF_ADDR |

DPR\_BUF\_ADDR DDR Access Internal Buffer Address. Bit [1:0] has to be 0

| Address             | [15:0]       |
|---------------------|--------------|
| 0x84000<br>-0x87FFC | DPR_BUF_ADDR |

DPR\_BUF\_DATA SRAM Buffer MPI Access Space. Totally 16 KB.

REV 0.6D - 133 -

# Register Description - Indirect Map Space

The indirect space is accessed through 0xB800 ~ 0xB807 registers in direct access space.

### Analog Video / Audio Decoder / Encoder

|   | # | Address | [7]     | [6]      | [5]    | [4]   | [3]                       | [2]     | [1]    | [0]    |
|---|---|---------|---------|----------|--------|-------|---------------------------|---------|--------|--------|
| Ī | 0 | 0x000   | VDLOSS* | LII OCK* |        |       | FLD* VLOCK* NOVIDEO* MONO |         |        |        |
| Ī | 1 | 0x010   |         |          | SLOCK* | EL D* |                           | MONO*   | DETEO* |        |
| I | 2 | 0x020   |         | HLOCK*   | SLOCK  | PLD V | VLOCK                     | NOVIDEO | IVIONO | DET50* |
| Ī | 3 | 0x030   |         |          |        |       |                           |         |        |        |

<sup>\*</sup> Read only bits

| VDLOSS  | 1      | Video not present. (sync is not detected in number of consecutive line periods specified by MISSCNT register)   |
|---------|--------|-----------------------------------------------------------------------------------------------------------------|
|         | 0      | Video detected.                                                                                                 |
| HLOCK   | 1      | Horizontal sync PLL is locked to the incoming video source.                                                     |
|         | 0      | Horizontal sync PLL is not locked.                                                                              |
| SLOCK   | 1<br>0 | Sub-carrier PLL is locked to the incoming video source. Sub-carrier PLL is not locked.                          |
| FLD     | 1<br>0 | Even field is being decoded. Odd field is being decoded.                                                        |
| VLOCK   | 1<br>0 | Vertical logic is locked to the incoming video source.<br>Vertical logic is not locked.                         |
| NOVIDEO | Reserv | ved for TEST.                                                                                                   |
| MONO    | 1<br>0 | No color burst signal detected. Color burst signal detected.                                                    |
| DET50   |        | 60Hz source detected 50Hz source detected ctual vertical scanning frequency depends on the current ard invoked. |

REV 0.6D - 134 -

| # | Address | [7]  | [6]    | [5]     | [4]   | [3]    | [2]  | [1] | [0] |
|---|---------|------|--------|---------|-------|--------|------|-----|-----|
| 0 | 0x001   | VCR* |        | WKAIR1* |       | NINTL* | VSHP |     |     |
| 1 | 0x011   |      | WKAIR* |         | VSTD* |        |      |     |     |
| 2 | 0x021   |      |        |         |       |        |      |     |     |
| 3 | 0x031   |      |        |         |       |        |      |     |     |

<sup>\*</sup> Read only bits

VCR VCR signal indicator

WKAIR Weak signal indicator 2.

WKAIR1 Weak signal indicator controlled by WKTH

VSTD 1 = Standard signal 0 = Non-standard signal

NINTL 1 = Non-interlaced signal

0 = interlaced signal

VSHP Vertical Sharpness Control

0 = None (default) 7 = Highest

\*\*Note: VSHP must be set to '0' if COMB = 0

| # | Address | [7] | [6]            | [5]                          | [4]              | [3]              | [2]            | [1]              | [0] |  |  |
|---|---------|-----|----------------|------------------------------|------------------|------------------|----------------|------------------|-----|--|--|
| 0 | 0x006   |     |                |                              |                  |                  |                |                  |     |  |  |
| 1 | 0x016   | 0   | 0 V            | VACTIVE_ VDELAY_ XY[8] XY[8] | VDELAY_          | HACITIVE_XY[9:8] |                | LIDEL AV VVIO.01 |     |  |  |
| 2 | 0x026   | U   |                |                              | HACITIVE_AT[9.0] |                  | HDELAY_XY[9:8] |                  |     |  |  |
| 3 | 0x036   |     |                |                              |                  |                  |                |                  |     |  |  |
| 0 | 0x002   |     |                |                              |                  |                  |                |                  |     |  |  |
| 1 | 0x012   |     | HDELAY_XY[7:0] |                              |                  |                  |                |                  |     |  |  |
| 2 | 0x022   |     |                |                              |                  |                  |                |                  |     |  |  |
| 3 | 0x032   |     |                |                              |                  |                  |                |                  |     |  |  |

HDELAY\_XY

This 10bit register defines the starting location of horizontal active pixel for display / record path. A unit is 1 pixel. The default value is 0x00F for NTSC and 0x00A for PAL.

REV 0.6D - 135 -

| # | Address | [7] | [6]             | [5]         | [4]              | [3]               | [2]            | [1]            | [0] |  |  |
|---|---------|-----|-----------------|-------------|------------------|-------------------|----------------|----------------|-----|--|--|
| 0 | 0x006   |     |                 |             |                  |                   |                |                | -   |  |  |
| 1 | 0x016   | 0   | 0               | VACTIVE_    | VDELAY_          | LIACITIVE VVIO.01 |                | UDELAY VVIO:01 |     |  |  |
| 2 | 0x026   | U   |                 | XY[8] XY[8] | HACITIVE_XY[9:8] |                   | HDELAY_XY[9:8] |                |     |  |  |
| 3 | 0x036   |     |                 |             |                  |                   |                |                |     |  |  |
| 0 | 0x003   |     |                 |             |                  |                   |                |                |     |  |  |
| 1 | 0x013   |     |                 |             | ⊔∧CTI\/E         | . VVI7:01         |                |                |     |  |  |
| 2 | 0x023   |     | HACTIVE_XY[7:0] |             |                  |                   |                |                |     |  |  |
| 3 | 0x033   |     |                 |             |                  |                   |                |                |     |  |  |

HACTIVE\_XY

This 10bit register defines the number of horizontal active pixel for display / record path. A unit is 1 pixel. The default value is decimal 720.

| # | Address | [7] | [6]            | [5]      | [4]     | [3]       | [2]              | [1]    | [0]            |  |  |
|---|---------|-----|----------------|----------|---------|-----------|------------------|--------|----------------|--|--|
| 0 | 0x006   | 0   |                |          |         |           |                  |        |                |  |  |
| 1 | 0x016   |     | 0 VA           | VACTIVE_ | VDELAY_ | LIACITIV/ | HACITIVE_XY[9:8] |        | HDELAY_XY[9:8] |  |  |
| 2 | 0x026   |     |                | XY[8]    | XY[8]   | HACITIVI  | =_∧1[9.0]        | HUELAT | _^1[9.0]       |  |  |
| 3 | 0x036   |     |                |          |         |           |                  |        |                |  |  |
| 0 | 0x004   |     |                |          |         |           |                  |        |                |  |  |
| 1 | 0x014   |     | VDELAY_XY[7:0] |          |         |           |                  |        |                |  |  |
| 2 | 0x024   |     |                |          |         |           |                  |        |                |  |  |
| 3 | 0x034   |     |                |          |         |           |                  |        |                |  |  |

VDELAY\_XY

This 9bit register defines the starting location of vertical active for display / record path. A unit is 1 line. The default value is decimal 6.

| # | Address | [7] | [6]             | [5]      | [4]       | [3]       | [2]              | [1]               | [0] |  |  |
|---|---------|-----|-----------------|----------|-----------|-----------|------------------|-------------------|-----|--|--|
| 0 | 0x006   |     |                 |          |           |           |                  | LIDEL AV. VVIO:01 |     |  |  |
| 1 | 0x016   | 0   | 0               | VACTIVE_ | VDELAY_   | ⊔∧CITI\/I | HACITIVE_XY[9:8] |                   |     |  |  |
| 2 | 0x026   | U   | U               | XY[8]    | XY[8]     | HACITIVI  |                  | HDELAY_XY[9:8]    |     |  |  |
| 3 | 0x036   |     |                 |          |           |           |                  |                   |     |  |  |
| 0 | 0x005   |     |                 |          |           |           |                  |                   |     |  |  |
| 1 | 0x015   |     |                 |          | \/ACTI\/E | . VVI7:01 |                  |                   |     |  |  |
| 2 | 0x025   |     | VACTIVE_XY[7:0] |          |           |           |                  |                   |     |  |  |
| 3 | 0x035   |     |                 |          |           |           |                  |                   |     |  |  |

VACTIVE\_XY

This 9bit register defines the number of vertical active lines for display / record path. A unit is 1 line. The default value is decimal 240.

REV 0.6D - 136 -

| # | Address | [7] | [6]  | [5] | [4] | [3] | [2] | [1] | [0] |  |  |  |  |
|---|---------|-----|------|-----|-----|-----|-----|-----|-----|--|--|--|--|
| 0 | 0x007   |     | LITE |     |     |     |     |     |     |  |  |  |  |
| 1 | 0x017   |     |      |     |     |     |     |     |     |  |  |  |  |
| 2 | 0x027   |     | HUE  |     |     |     |     |     |     |  |  |  |  |
| 3 | 0x037   |     |      |     |     |     |     |     |     |  |  |  |  |

HUE

These bits control the color hue as 2's complement number. They have value from  $+36^{\circ}$  (7Fh) to  $-36^{\circ}$  (80h) with an increment of 2.8°. The 2 LSB has no effect. The positive value gives greenish tone and negative value gives purplish tone. The default value is 0° (00h). This is effective only on NTSC system. The default is 00h.

| # | Address | [7]    | [6] | [5] | [4]  | [3]       | [2] | [1] | [0] |  |
|---|---------|--------|-----|-----|------|-----------|-----|-----|-----|--|
| 0 | 0x008   | SCURVE |     |     |      | SHARPNESS |     |     |     |  |
| 1 | 0x018   |        | VSF | _   | TI . |           |     |     |     |  |
| 2 | 0x028   |        | VSF | CTI |      | SHARPNESS |     |     |     |  |
| 3 | 0x038   |        |     |     |      |           |     |     |     |  |

**SCURVE** 

This bit controls the center frequency of the peaking filter. The

corresponding gain adjustment is HFLT.

0 Low 1 center

VSF This bit is for internal used. The default is 0.

CTI level selection. The default is 1.

0 None3 Highest

**SHARPNESS** 

These bits control the amount of sharpness enhancement on the luminance signals. There are 16 levels of control with '0' having no effect on the output image. 1 through 15 provides sharpness enhancement with 'F' being the strongest. The default is 1.

| # | Address | [7] | [6] | [5] | [4]  | [3]  | [2] | [1] | [0] |
|---|---------|-----|-----|-----|------|------|-----|-----|-----|
| 0 | 0x009   |     |     |     |      |      |     |     |     |
| 1 | 0x019   |     |     |     | CNIT | тост |     |     |     |
| 2 | 0x029   |     |     |     | CNT  | KOI  |     |     |     |
| 3 | 0x039   |     |     |     |      |      |     |     |     |

**CNTRST** 

These bits control the luminance contrast gain. A value of 100 (64h) has a gain of 1. The range adjustment is from 0% to 255% at 1% per step. The default is 64h.

REV 0.6D - 137 -

| VIN | Address | [7] | [6] | [5] | [4] | [3] | [2] | [1] | [0] |
|-----|---------|-----|-----|-----|-----|-----|-----|-----|-----|
| 0   | 0x00A   |     |     |     |     |     |     |     |     |
| 1   | 0x01A   |     |     |     | DDI | CUT |     |     |     |
| 2   | 0x02A   |     |     |     | DKI | GHT |     |     |     |
| 3   | 0x03A   |     |     |     |     |     |     |     |     |

**BRIGHT** 

These bits control the brightness. They have value of -128 to 127 in 2's complement form. Positive value increases brightness. A value 0 has no effect on the data. The default is 00h.

| # | Address | [7] | [6] | [5] | [4]   | [3]  | [2] | [1] | [0] |
|---|---------|-----|-----|-----|-------|------|-----|-----|-----|
| 0 | 0x00B   |     |     |     |       |      |     |     |     |
| 1 | 0x01B   |     |     |     | C A = | T 11 |     |     |     |
| 2 | 0x02B   |     |     |     | SAT   | 1_0  |     |     |     |
| 3 | 0x03B   |     |     |     |       |      |     |     |     |

SAT\_U

These bits control the digital gain adjustment to the U (or Cb) component of the digital video signal. The color saturation can be adjusted by adjusting the U and V color gain components by the same amount in the normal situation. The U and V can also be adjusted independently to provide greater flexibility. The range of adjustment is 0 to 200%. A value of 128 (80h) has gain of 100%. The default is 80h.

| # | Address | [7] | [6] | [5] | [4]   | [3]  | [2] | [1] | [0] |
|---|---------|-----|-----|-----|-------|------|-----|-----|-----|
| 0 | 0x00C   |     |     |     |       |      |     |     |     |
| 1 | 0x01C   |     |     |     | C ^ - | т \/ |     |     |     |
| 2 | 0x02C   |     |     |     | SA    | I_V  |     |     |     |
| 3 | 0x03C   |     |     |     |       |      |     |     |     |

SAT\_V

These bits control the digital gain adjustment to the V (or Cr) component of the digital video signal. The color saturation can be adjusted by adjusting the U and V color gain components by the same amount in the normal situation. The U and V can also be adjusted independently to provide greater flexibility. The range of adjustment is 0 to 200%. A value of 128 (80h) has gain of 100%. The default is 80h.

REV 0.6D - 138 -

| # | Address | [7] | [6] | [5] | [4] | [3]    | [2]      | [1]      | [0]     |
|---|---------|-----|-----|-----|-----|--------|----------|----------|---------|
| 0 | 0x00D   |     |     |     |     |        |          |          |         |
| 1 | 0x01D   | CE* | PF* | FF* | KF* | CSBAD* | MCVSN*   | CCTDIDE* | CTYPE2* |
| 2 | 0x02D   | SF* | PF" | ГГ  | KF  | CSBAD  | IVICVSIN | CSTRIPE* | CITPEZ  |
| 3 | 0x03D   |     |     |     |     |        |          |          |         |

<sup>\*</sup> Read only bits

SF This bit is for internal use

PF This bit is for internal use

FF This bit is for internal use

KF This bit is for internal use

CSBAD 1 Macrovision color stripe detection may be un-reliable

MCVSN 1 Macrovision AGC pulse detected.

0 Not detected.

CSTRIPE 1 Macrovision color stripe protection burst detected.

0 Not detected.

CTYPE2 This bit is valid only when color stripe protection is detected, i.e.

if CSTRIPE=1,

Type 2 color stripe protectionType 3 color stripe protection

REV 0.6D - 139 -

| # | Address | [7]      | [6] | [5]     | [4] | [3]   | [2]      | [1]      | [0] |  |
|---|---------|----------|-----|---------|-----|-------|----------|----------|-----|--|
| 0 | 0x00E   |          |     |         |     |       |          |          |     |  |
| 1 | 0x01E   | DETSTUS* |     | STDNOW* |     | ATREG |          | STANDARD |     |  |
| 2 | 0x02E   | DETSTUS  |     | SIDNOW  |     | AIREG | OT/WE/WE |          |     |  |
| 3 | 0x03E   |          |     |         |     |       |          |          |     |  |

<sup>\*</sup> Read only bits

| DETSTUS  | 0<br>1                                         | Idle Detection in progress                                                                                           |
|----------|------------------------------------------------|----------------------------------------------------------------------------------------------------------------------|
| STDNOW   | Currer<br>0<br>1<br>2<br>3<br>4<br>5<br>6<br>7 | nt standard invoked NTSC(M) PAL (B,D,G,H,I) SECAM NTSC4.43 PAL (M) PAL (CN) PAL 60 Not valid                         |
| ATREG    | 1                                              | Disable the shadow registers<br>Enable VACTIVE and HDELAY shadow registers value<br>depending on STANDARD. (Default) |
| STANDARD | Standa<br>0<br>1<br>2<br>3<br>4<br>5<br>6<br>7 | ard selection NTSC(M) PAL (B,D,G,H,I) SECAM NTSC4.43 PAL (M) PAL (CN) PAL 60 Auto detection (Default)                |

REV 0.6D - 140 -

| # | Address | [7]     | [6]      | [5]       | [4]        | [3]      | [2]     | [1]    | [0]     |
|---|---------|---------|----------|-----------|------------|----------|---------|--------|---------|
| 0 | 0x00F   |         |          |           |            |          |         |        |         |
| 1 | 0x01F   | ATSTART | DALCOEN  | PALCNEN   |            | NTCC44EN | CECAMEN | PALBEN | NTSCEN  |
| 2 | 0x02F   | AISIAKI | PALOUEIN | PALCINEIN | r ALIVILIN | N13C44EN | SECAMEN | PALDEN | INTOCEN |
| 3 | 0x03F   |         |          |           |            |          |         |        |         |

| ATSTART  | 1<br>0 | Writing 1 to this bit will manually initiate the auto format detection process. This bit is a self-clearing bit Manual initiation of auto format detection is done. (Default) |
|----------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PAL60EN  | 1<br>0 | Enable recognition of PAL60 (Default) Disable recognition                                                                                                                     |
| PALCNEN  | 1<br>0 | Enable recognition of PAL (CN). (Default) Disable recognition                                                                                                                 |
| PALMEN   | 1<br>0 | Enable recognition of PAL (M). (Default) Disable recognition                                                                                                                  |
| NTSC44EN | 1<br>0 | Enable recognition of NTSC 4.43. (Default) Disable recognition                                                                                                                |
| SECAMEN  | 1<br>0 | Enable recognition of SECAM. (Default) Disable recognition                                                                                                                    |
| PALBEN   | 1<br>0 | Enable recognition of PAL (B,D,G,H,I). (Default) Disable recognition                                                                                                          |
| NTSCEN   | 1<br>0 | Enable recognition of NTSC (M). (Default) Disable recognition                                                                                                                 |

REV 0.6D - 141 -

| Address | [7] | [6] | [5] | [4] | [3] | [2] | [1]          | [0]          |
|---------|-----|-----|-----|-----|-----|-----|--------------|--------------|
| 0x041   | 0   | 0   | 0   | 0   | 0   | 0   | vd34_108_pol | vd12_108_pol |

VD34\_108\_POL Use falling edge to sample VD34 from 54 MHz to 108 MHz

VD12\_108\_POL Use falling edge to sample VD12 from 54 MHz to 108 MHz

| Address | [7] | [6] | [5] | [4] | [3]    | [2] | [1] | [0] |
|---------|-----|-----|-----|-----|--------|-----|-----|-----|
| 0x042   |     |     |     | PTI | RN_CTL |     |     |     |

PTRN\_CTL Control setting for internal pattern generator. For testing purpose

only.

| Address | [7] | [6] | [5]    | [4]    | [3]   | [2]   | [1]       | [0]       |
|---------|-----|-----|--------|--------|-------|-------|-----------|-----------|
| 0x045   | 0   | 0   | VSMODE | FLDPOL | HSPOL | VSPOL | DECVSMODE | DECFLDPOL |

VSMODE Control the VS and field flag timing

0 VS and field flag is aligned with vertical sync of incoming

video (Default)

1 VS and field flag is aligned with HS

FLDPOL Select the FLD polarity

0 Odd field is high

1 Even field is high (Default)

HSPOL Select the HS polarity

0 Low for sync duration (Default)

1 High for sync duration

VSPOL Select the VS polarity

0 Low for sync duration (Default)

1 High for sync duration

DECVSMODE 0 Default

DECFLDPOL 0 Default

REV 0.6D - 142 -

| Address | [7]           | [6]    | [6] [5] [4] |        | [3]         | [2]         | [1]         | [0]         |  |  |  |
|---------|---------------|--------|-------------|--------|-------------|-------------|-------------|-------------|--|--|--|
| 0x046   | AGCEN4        | AGCEN3 | AGCEN2      | AGCEN1 | AGCGAIN4[8] | AGCGAIN3[8] | AGCGAIN2[8] | AGCGAIN1[8] |  |  |  |
| 0x047   | AGCGAIN1[7:0] |        |             |        |             |             |             |             |  |  |  |
| 0x048   | AGCGAIN2[7:0] |        |             |        |             |             |             |             |  |  |  |
| 0x049   | AGCGAIN3[7:0] |        |             |        |             |             |             |             |  |  |  |
| 0x04A   | AGCGAIN4[7:0] |        |             |        |             |             |             |             |  |  |  |

AGCENn Select Video AGC loop function on VIN of channel n

0 AGC loop function enabled (recommended for most

application cases) (default).

1 AGC loop function disabled. Gain is set by AGCGAINn

AGCGAINn These registers control the AGC gain of channel n when AGC

loop is disabled. Default value is 0F0h.

| Address | [7]     | [6] | [5]      | [4] | [3] | [2] | [1] | [0]   |
|---------|---------|-----|----------|-----|-----|-----|-----|-------|
| 0x04B   | PD_BIAS | \   | _ADC_SAV | E   | 0   | 0   | 0   | YFLEN |

Power down the aias of all 4 VADC PD\_BIAS 0 Do not power down the bias V\_ADC\_SAVE Power Saving Mode Selection. Most Power Consuming 7 Most Power Saving **IREF** 0 Internal current reference 1 for Video ADC (default) Internal current reference increase 30% for Video ADC. 1 **VREF** 0 Internal voltage reference for Video ADC (default) Internal voltage reference shut down for Video ADC Analog Video CH1/CH2/CH3/CH4 anti-alias filter control **YFLEN** Enable(default) Disable 0

REV 0.6D - 143 -

| Address | [7]         | [6] | [5]      | [4] | [3] | [2] | [1] | [0] |
|---------|-------------|-----|----------|-----|-----|-----|-----|-----|
| 0x04D   | TST_ADC_VD1 |     | ADC_SEL1 |     | 0   | 0   | 0   | 0   |

TST\_ADC\_VD1

0 Default

ADC\_SEL1

0 Default

| Address | [7]         | [6] | [5]      | [4] | [3] | [2] | [1] | [0] |
|---------|-------------|-----|----------|-----|-----|-----|-----|-----|
| 0x04E   | TST_ADC_VD2 |     | ADC_SEL2 |     | 0   | 0   | 0   | 0   |

TST\_ADC\_VD2

0 Default

ADC\_SEL2

0 Default

| Address | [7] | [6] | [5] | [4] | [3] | [2] | [1] | [0] |
|---------|-----|-----|-----|-----|-----|-----|-----|-----|
| 0x04F   | FF  | RM  | Y   | NR  | CL  | MD  | PS  | SP  |

FRM Free run mode control

0 Auto(default)

2 Default to 60Hz

3 Default to 50Hz

YNR Y HF noise reduction

0 None(default)

1 Smallest

2 Small

3 Medium

CLMD Clamping mode control

0 Sync top

1 Auto(default)

2 Pedestal

3 N/A

PSP Slice level control

0 Low

1 Medium(default)

2 High

REV 0.6D - 144 -

| Address | [7] | [6] | [5] | [4] | [3] | [2] | [1] | [0] |
|---------|-----|-----|-----|-----|-----|-----|-----|-----|
| 0x050   |     | HF  | LT2 |     |     | HFI | _T1 |     |
| 0x051   |     | HF  | LT4 |     |     | HFI | _T3 |     |

HFLTn controls the peaking function of channel n. Reserved for test purpose.

| Address | [7]   | [6]   | [5] | [4]    | [3]   | [2]  | [1]  | [0]  |
|---------|-------|-------|-----|--------|-------|------|------|------|
| 0x052   | CTEST | YCLEN | 0   | AFLTEN | GTEST | VLPF | CKLY | CKLC |

CTEST Clamping control for debugging use. (Test purpose only)

(default 0)

YCLEN 1 Y channel clamp disabled (Test purpose only)

0 Enabled (default)

AFLTEN 1 Analog Audio input Anti-Aliasing Filter enabled (default)

0 Disabled

GTEST 1 Test (Test purpose only)

0 Normal operation (default)

VLPF Clamping filter control (default 0)

CKLY Clamping current control 1 (default 0)

CKLC Clamping current control 2 (default 0)

| Address | [7]   | [6]   | [5] | [4] | [3] | [2] | [1] | [0] |
|---------|-------|-------|-----|-----|-----|-----|-----|-----|
| 0x053   | NT502 | NT501 |     |     |     |     |     |     |

NT501 1 Force the Video Decoder 1 to a special NTSC 50 Hz

format

0 Do not force to NTSC 50 Hz format

NT502 1 Force the Video Decoder 2 to a special NTSC 50 Hz

format

0 Do not force to NTSC 50 Hz format

| Address | [7]   | [6]   | [5]     | [4]      | [3]    | [2] | [1]       | [0] |
|---------|-------|-------|---------|----------|--------|-----|-----------|-----|
| 0x054   | NT504 | NT503 | DIV_RST | DOUT_RST | ACALEN | ,   | AADC_SAVE |     |

NT503 1 Force the Video Decoder 4 to a special NTSC 50 Hz

format

0 Do not force to NTSC 50 Hz format

NT504 1 Force the Video Decoder 4 to a special NTSC 50 Hz

format

REV 0.6D - 145 -

0 Do not force to NTSC 50 Hz format

DIV\_RST Audio ADC divider reset. This bit must be set to 0 again after

reset.

DOUT\_RST Audio ADC digital output reset for all channel. This bit must be

setup up to 0 again after reset.

ACALEN Audio ADC Calibration control. This be must be set up to 0 again

after enabled.

AADC SAVE Audio ADC Power Saving Mode. 7 is most power saving.

| Address | [7] | [6] | [5] | [4] | [3] | [2] | [1] | [0] |
|---------|-----|-----|-----|-----|-----|-----|-----|-----|
| 0x055   |     | FL  | .D* |     |     | VA  | ۱V* |     |

FLD Status of the field flag for corresponding channel (Read only)

FLD[3:0] are FIELD ID for VIN3 to VIN0.

Odd field when FLDPOL (0x045) = 1

Even field when FLDPOL (0x045) = 1

VAV Status of the vertical active video signal for corresponding

channel (Read only). VAV[3:0] are Vertical Active Video Signal

for VIN3 to VIN0.

0 Vertical blanking time1 Vertical active time

|   | Address | [7] | [6] | [5] | [4] | [3]     | [2]     | [1]     | [0]     |
|---|---------|-----|-----|-----|-----|---------|---------|---------|---------|
| ĺ | 0x057   |     | SHO | COR |     | ANA SW4 | ANA SW3 | ANA SW2 | ANA SW1 |

SHCOR These bits provide coring function for the sharpness control

(default 3h)

ANA\_SWn Control the analog input channel switch for VIN1 to VIN4 input

0 VIN\_A channel is selected (default)

1 VIN\_B channel is selected

REV 0.6D - 146 -

| Address | [7]   | [6] | [5]    | [4]                 | [3]                                       | [2]           | [1]         | [0]                   |
|---------|-------|-----|--------|---------------------|-------------------------------------------|---------------|-------------|-----------------------|
| 0x058   | PBW   | DEM | PALSW  | SET7                | COMB                                      | HCOMP         | YCOMB       | PDLY                  |
|         | PBW   |     | 1<br>0 |                     | oma BPF E<br>hroma BPF                    |               | t)          |                       |
|         | DEM   |     | Reserv | /ed (Defaul         | t 1)                                      |               |             |                       |
|         | PALSW |     | 1<br>0 |                     | ch sensitivit<br>ch sensitivit            |               | Default)    |                       |
|         | SET7  |     | 1<br>0 |                     | c level is 7.5<br>c level is the          |               |             | level.<br>vel (Defaul |
|         | COMB  |     | 1<br>0 | (Recomm             | comb filter<br>nended). Th<br>er. For SEC | is setting is | not for SE  | CAM (Defa             |
|         | HCOMP |     | 1<br>0 | Operation<br>Mode 0 | n mode 1 (F                               | Recommen      | ded) (Defai | ult)                  |
|         | YCOMB |     | 1<br>0 |                     | Comb filter<br>ss (Default)               |               | urst presen | ce                    |
|         | PDLY  |     | 0<br>1 |                     | AL delay lir<br>AL delay li               | ` ,           |             |                       |
| Address | [7]   | [6] | [5]    | [4]                 | [3]                                       | [2]           | [1]         | [0]                   |
| 0x059   | GMEN  | CK  | HY     |                     |                                           | HSDLY         |             |                       |
|         | GMEN  |     | Reserv | /ed (Defaul         | t 0)                                      |               |             |                       |

CKHY
Color killer hysteresis.

0 Fastest (Default)

1 Fast

2 Medium

3 Slow

HSDLY
Reserved for test

REV 0.6D - 147 -

| Address       | [7]               | [7] [6] CTCOR |                                              | [4]                                                                                       | [3]                                                                                  | [2]                                                               | [1]                                     | [0]                        |
|---------------|-------------------|---------------|----------------------------------------------|-------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------|-------------------------------------------------------------------|-----------------------------------------|----------------------------|
| 0x05A         | СТС               | OR            | CC                                           | OR                                                                                        | VC                                                                                   | OR                                                                | С                                       | IF                         |
|               | CTCOR             |               | These                                        |                                                                                           |                                                                                      | ,                                                                 | ,                                       | for the Cb/                |
|               | VCOR              |               | These<br>(Defau                              |                                                                                           | the coring                                                                           | function of                                                       | vertical pe                             | aking                      |
|               | CIF               |               | These<br>0<br>1<br>2<br>3                    | bits control<br>None(de<br>1.5dB<br>3dB<br>6dB                                            | the IF confault)                                                                     | npensation                                                        | level.                                  |                            |
| Address       | [7]               | [6]           | [5]                                          | [4]                                                                                       | [3]                                                                                  | [2]                                                               | [1]                                     | [0]                        |
| 0x05B         |                   | CLP           | END                                          |                                                                                           |                                                                                      | CLI                                                               | PST                                     |                            |
|               | CLPEND            |               | These                                        | 4 bits set                                                                                | the end tir                                                                          | me of the                                                         | clamping p                              | ulea Ite vali              |
|               | CLPST             |               | These                                        | be larger t<br>4 bits set t                                                               | han the val                                                                          | ue of CLPS                                                        | ST (Default                             |                            |
|               |                   |               | These<br>PCLAM                               | be larger t 4 bits set t MP position                                                      | han the val<br>he start tim<br>. (Default 0                                          | ue of CLPS<br>le of the cla<br>lh)                                | ST (Default                             | 5h)<br>s referenced        |
| Address       | CLPST             | [6]           | These<br>PCLAM<br>[5]                        | be larger t<br>4 bits set t                                                               | han the val<br>he start tim                                                          | ue of CLPS<br>e of the cla<br>h)                                  | ST (Default                             | 5h) s referenced           |
| Address 0x05C |                   | [6]<br>NMC    | These<br>PCLAN<br>[5]<br>GAIN<br>These       | be larger t 4 bits set t MP position [4]                                                  | han the value he start time. (Default 0 [3]                                          | ue of CLPS le of the cla lh) [2] WPGAIN                           | ST (Default samping. It is              | 5h)<br>s referenced        |
|               | [7]               |               | These PCLAN  [5]  GAIN  These value (        | be larger t 4 bits set t MP position  [4]  bits contro Default 4h)                        | han the value he start time. (Default 0 [3]                                          | ue of CLPS te of the cla th)  [2]  WPGAIN  mal AGC I              | GT (Default amping. It is [1]           | 5h) s referenced  [0] FC27 |
|               | [7]<br>NMGAIN     |               | These PCLAN  [5]  GAIN  These value (        | be larger t 4 bits set t MP position  [4]  bits contro Default 4h)  AGC loop g  Normal IT | han the value he start time. (Default 0                                              | ue of CLPS le of the cla lh)  [2]  WPGAIN  mal AGC I  (Default 1h | ET (Default amping. It is [1] oop maxim | 5h) s referenced  [0] FC27 |
|               | [7] NMGAIN WPGAIN |               | These PCLAN  [5]  GAIN  These value ( Peak A | be larger t 4 bits set t MP position  [4]  bits contro Default 4h)  AGC loop g  Normal IT | han the value of the start time. (Default 0 [3] of the normal ain control TU-R656 op | ue of CLPS le of the cla lh)  [2]  WPGAIN  mal AGC I  (Default 1h | ET (Default amping. It is [1] oop maxim | 5h) s referenced  [0] FC27 |

PEAKWT These bits control the white peak detection threshold. Setting 'FF' can disable this function (Default D8h)

REV 0.6D - 148 -

| Address | [7]     | [6] | [5]             | [4]                   | [3]                           | [2]          | [1]         | [0]        |
|---------|---------|-----|-----------------|-----------------------|-------------------------------|--------------|-------------|------------|
| 0x05E   | CLMPLD  |     |                 |                       | CLMPL                         |              |             |            |
|         | CLMPLD  |     | 0<br>1          |                       | g level is se<br>g level pres | •            |             |            |
|         | CLMPL   |     |                 | bits deter<br>It 3Ch) | rmine the                     | clamping     | level of t  | he Y chann |
| Address | [7]     | [6] | [5]             | [4]                   | [3]                           | [2]          | [1]         | [0]        |
| 0x05F   | OVALOTE |     |                 |                       |                               |              |             |            |
|         | SYNCTD  |     |                 |                       | SYNCT                         |              |             |            |
|         | SYNCTD  |     | 0<br>1<br>These | Reference             | e sync amp<br>e sync amp      | litude is pr | eset to 38h |            |

| Address | [7] | [6] | [5]  | [4] | [3]     | [2] | [1]  | [0] |  |
|---------|-----|-----|------|-----|---------|-----|------|-----|--|
| 0x060   |     | AIG | AIN2 |     | AIGAIN1 |     |      |     |  |
| 0x061   |     | AIG | AIN4 |     |         | AIG | AIN3 |     |  |

| AIGAINx | Audio | Input ADC gain control |
|---------|-------|------------------------|
|         | 0     | 0.25                   |
|         | 1     | 0.31                   |
|         | 2     | 0.38                   |
|         | 3     | 0.44                   |
|         | 4     | 0.50                   |
|         | 5     | 0.63                   |
|         | 6     | 0.75                   |
|         | 7     | 0.88                   |
|         | 8     | 1.00 (default)         |
|         | 9     | 1.25                   |
|         | 10    | 1.50                   |
|         | 11    | 1.75                   |
|         | 12    | 2.00                   |
|         | 13    | 2.25                   |
|         | 14    | 2.50                   |
|         | 15    | 2.75                   |

REV 0.6D - 149 -

| Address | [7]      | [6]     | [5]  | [4]  | [3]  | [2]  | [1]  | [0]   |
|---------|----------|---------|------|------|------|------|------|-------|
| 0x062   | M_RLSWAP | RM_SYNC | RM_P | BSEL | R_AD | DATM | R_MU | ILTCH |
|         |          |         |      |      |      |      |      |       |

M RLSWAP Define the sequence of mixing and playback audio data on the ADATM pin If RM\_SYNC=0: I2S format Mixing audio on position 0 and playback audio on position 8 (Default) 1 Playback audio on position 0 and mixing audio on position 8 If RM\_SYNC=1 : DSP format Mixing audio on position 0 and playback audio on position 1 (Default) Playback audio on position 0 and mixing audio on 1 position 1 RM\_SYNC Define the digital serial audio data format for record and mixing audio on the ACLKR, ASYNR, ADATR and ADATM pin I2S format (Default) 0 DSP format 1 RM\_PBSEL Select the output PlayBackIn data for the ADATM pin First Stage PalyBackIn audio (Default) Second Stage PalyBackIn audio 1 2 Third Stage PalyBackIn audio 3 Last Stage PalyBackIn audio R ADATM Select the output mode for the ADATM pin Digital serial data of mixing audio (Default) Digital serial data of ADATR format record audio 1 2 Digital serial data of ADATM format record audio R\_MULTCH Define the number of audio for record on the ADATR pin 2 audios (Default) 0 1 4 audios

> 3 16 audios Number of output data are limited as shown on Sequence of Multi-channel Audio Record table. Also, each output position data are selected by R\_SEQ\_0/R\_SEQ\_1/.../R\_SEQ\_F registers.

REV 0.6D - 150 -

2

8 audios

| Address | [7]        | [6]     | [5] | [4]  | [3] | [2]   | [1]  | [0] |
|---------|------------|---------|-----|------|-----|-------|------|-----|
| 0x063   | AAUTO_MUTE | PBREFEN | VRS | TSEL |     | FIRST | CNUM |     |

AAUTO\_MUTE When input Analog data is less than ADET\_TH level, 1

output PCM data will be set to 0. Audio DAC data input

is 0x200.

0 No effect

**PBREFEN** Audio ACKG Reference (refin) input select

ACKG has video VRST refin input selected by VRSTSEL

register (Default)

1 ACKG has audio ASYNP refin input

VRSTSEL Select VRST(V reset) signal on ACKG (Audio Clock Generator)

refin input.

0 VINO Video Decoder Path VRST (default)

1 VIN1 Video Decoder Path VRST

2 VIN2 Video Decoder Path VRST

3 VIN3 Video Decoder Path VRST

**FIRSTCNUM** Set up First Stage number on audio cascade mode connection.

> Set up the value of (Cascade chip number-1). In 4 chips cascade case, this value is 3h for ALINK mode. In single chip application

case, this doesn't need to be set up.

(default)

| Address | [7] | [6]             | [5]  | [4] | [3]     | [2]  | [1]  | [0] |  |
|---------|-----|-----------------|------|-----|---------|------|------|-----|--|
| 0x064   |     | R_S             | EQ_1 |     | R_SEQ_0 |      |      |     |  |
| 0x065   |     | R_S             | EQ_3 |     | R_SEQ_2 |      |      |     |  |
| 0x066   |     | R_S             | EQ_5 |     |         | R_SI | EQ_4 |     |  |
| 0x067   |     | R_S             | EQ_7 |     | R_SEQ_6 |      |      |     |  |
| 0x068   |     | R_S             | EQ_9 |     | R_SEQ_8 |      |      |     |  |
| 0x069   |     | R_SEQ_B R_SEQ_A |      |     |         |      |      |     |  |
| 0x06A   |     | R_SI            | EQ_D |     | R_SEQ_C |      |      |     |  |
| 0x06B   |     | R_S             | EQ_F |     |         | R_SE | EQ_E |     |  |

R SEQ Define the sequence of record audio on the ADATR pin.

Refer to Error! Reference source not found. for the detail of

the R SEQ 0~R SEQ F.

The default value of R\_SEQ\_0 is "0", R\_SEQ\_1 is "1", ... and R SEQ F is "F".

0

AIN1

1 AIN2

14 AIN15

15 AIN16

**REV 0.6D** - 151 -

| Address | [7]    | [6]    | [5]           | [4]      | [3]     | [2]     | [1]      | [0]         |
|---------|--------|--------|---------------|----------|---------|---------|----------|-------------|
| 0x06C   | ADACEN | AADCEN | PB_<br>MASTER | PB_LRSEL | PB_SYNC | RM_8BIT | ASYNROEN | ACLKRMASTER |

ADACEN Audio DAC Function mode

O Audio DAC function disable (test purpose only)

1 Audio DAC function enable (Default)

AADCEN Audio ADC Function mode

O Audio ADC function disable(test purpose only)

1 Audio ADC function enable (Default)

PB\_MASTER Define the operation mode of the ACLKP and ASYNP pin for

playback.

0 All type I2S/DSP Slave mode (ACLKP and ASYNP is

input) (Default)

1 TW5864 type I2S/DSP Master mode (ACLKP and

ASYNP is output)

PB\_LRSEL Select the channel for playback.

0 Left channel audio is used for playback input (Default)

1 Right channel audio is used for playback input

PB\_SYNC Define the digital serial audio data format for playback audio on

the ACLKP, ASYNP and ADATP pin.

0 I2S format (Default)

1 DSP format

RM\_8BIT Define output data format per one word unit on ADATR pin.

16bit one word unit output (Default)8bit one word unit packed output

ASYNROEN Define input/output mode on the ASYNR pin.

1 ASYNR pin is input

0 ASYNR pin is output (Default)

ACLKRMASTER Define input/output mode on the ACLKR pin and set up audio

256xfs system processing

O ACLKR pin is input. External 256xfs clock should be connected to ACLKR pin. This function is single chip

Audio slave mode only.

1 ACLKR pin is output. Internal ACKG generates 256xfs

clock (Default)

REV 0.6D - 152 -

| Address | [7] | [6] | [5]             | [4] | [3] | [2]      | [1] | [0] |
|---------|-----|-----|-----------------|-----|-----|----------|-----|-----|
| 0x06D   | LAV | VMD | MIX_<br>DERATIO |     |     | MIX_MUTE |     |     |

**LAWMD** Select u-Law/A-Law/PCM/SB data output format on ADATR and

ADATM pin.

PCM output (default) 0

SB(Signed MSB bit in PCM data is inverted) output 1

2 u-Law output

3 A-Law output

MIX\_DERATIO Disable the mixing ratio value for all audio.

Apply individual mixing ratio value for each audio 0

(default)

1 Apply nominal value for all audio commonly

MIX\_MUTE[n] Enable the mute function for audio channel AlNn when n is 0 to

3. It effects only for mixing. When n = 4, it enable the mute function of the playback audio input. It effects only for single chip

or the last stage chip

Normal 0

1 Muted (default)

| Address | [7] | [6]   | [5]   | [4] | [3]        | [2]   | [1]   | [0] |  |
|---------|-----|-------|-------|-----|------------|-------|-------|-----|--|
| 0x06E   |     | MIX_R | ATIO2 |     | MIX_RATIO1 |       |       |     |  |
| 0x06F   |     | MIX_R | ATIO4 |     | MIX_RATIO3 |       |       |     |  |
| 0x070   | 0   | 0     | 0     | 0   |            | MIX_R | ATIOP |     |  |

MIX RATIOn MIX\_RATIOP

Define the ratio values for audio mixing of channel AINn Define the ratio values for audio mixing of playback audio input If MRATIOMD = 0 (default)

0 0.25

1 0.31

2 0.38 3 0.44

4 0.50

5 0.63

6 0.75 7 0.88

8 1.00 (default)

9 1.25

10 1.50 11 1.75

12 2.00

13 2.25

14 2.50

15 2.75

If MRATIONMD = 1, Mixing ratio is MIX\_RATIOn / 64

**REV 0.6D** - 153 -

| Address | [7]         | [6]         | [5]         | [4] | [3] | [2]        | [1] | [0] |
|---------|-------------|-------------|-------------|-----|-----|------------|-----|-----|
| 0x071   | V_ADC_CKPOL | A_ADC_CKPOL | A_DAC_CKPOL |     |     | MIX_OUTSEL |     |     |

V\_ADC\_CKPOL Test purpose only (Default 0)

A\_ADC\_CKPOL Test purpose only (Default 0)

A\_DAC\_CKPOL Test purpose only (Default 0)

MIX\_OUTSEL Define the final audio output for analog and digital mixing out.

0 Select record audio of channel 1

1 Select record audio of channel 2

2 Select record audio of channel 3

3 Select record audio of channel 4

4 Select record audio of channel 5

5 Select record audio of channel 6

6 Select record audio of channel 7

7 Select record audio of channel 8

8 Select record audio of channel 9

9 Select record audio of channel 10

Select record audio of channel 11Select record audio of channel 12

12 Select record audio of channel 13

13 Select record audio of channel 14

14 Select record audio of channel 15

Select record audio of channel 16Select playback audio of the first stage chip

17 Select playback audio of the second stage chip

18 Select playback audio of the third stage chip

19 Select playback audio of the last stage chip

20 Select mixed audio (default)

21 Select record audio of channel AIN51

22 Select record audio of channel AIN52

23 Select record audio of channel AIN53

24 Select record audio of channel AIN54

REV 0.6D - 154 -

|   | Address | [7]           | [6]           | [5]       | [4] | [3]                                         | [2]           | [1]      | [0] |  |  |
|---|---------|---------------|---------------|-----------|-----|---------------------------------------------|---------------|----------|-----|--|--|
| Ī | 0x072   | AAMPMD        |               | ADET_FILT | -   | ADET_TH4[4]ADET_TH3[4]ADET_TH2[4]ADET_TH1[4 |               |          |     |  |  |
| Ī | 0x073   |               | ADET_TH2[3:0] |           |     |                                             | ADET_TH1[3:0] |          |     |  |  |
| Ī | 0x074   | ADET_TH4[3:0] |               |           |     |                                             | ADET_         | TH3[3:0] |     |  |  |

AAMPMD Define the audio detection method.

O Detect audio if absolute amplitude is greater than

threshold

1 Detect audio if differential amplitude is greater than

Threshold (default)

ADET\_FILT Select the filter for audio detection (default 4h)

0 Wide LPF

7 Narrow LPF

ADET\_THn Define the threshold value for audio detection of AINn (Default

Ah)

0 Low value

31 High value

If fs = 8kHz Audio Clock setting mode, Registers

0x072 = 0xC0

0x073 = 0xAA

0x074 = 0xAA

are typical setting.

If fs=16kHz/32kHz/44.1kHz/48kHz Audio Clock setting mode,

Registers

0x072 = 0xE0

0x073 = 0xBB

0x074 = 0xBB

are typical setting.

| Address | [7] | [6]             | [5] | [4] | [3] | [2] | [1] | [0] |  |  |  |
|---------|-----|-----------------|-----|-----|-----|-----|-----|-----|--|--|--|
| 0x075   |     | ACKI[7:0]       |     |     |     |     |     |     |  |  |  |
| 0x076   |     | ACKI[15:8]      |     |     |     |     |     |     |  |  |  |
| 0x077   | 0   | 0 0 ACKI[21:16] |     |     |     |     |     |     |  |  |  |

ACKI These bits control ACKI Clock Increment in ACKG block. 09B583h for fs = 8kHz is default

| Address | [7] | [6]        | [5] | [4] | [3] | [2] | [1]         | [0] |  |  |  |  |
|---------|-----|------------|-----|-----|-----|-----|-------------|-----|--|--|--|--|
| 0x078   |     | ACKN[7:0]  |     |     |     |     |             |     |  |  |  |  |
| 0x079   |     | ACKN[15:8] |     |     |     |     |             |     |  |  |  |  |
| 0x07A   | 0   | 0          | 0   | 0   | 0   | 0   | ACKN[17:16] |     |  |  |  |  |

ACKN These bits control ACKN Clock Number in ACKG block..
000100h for Playback Slave-in lock is default.

REV 0.6D - 155 -

| Address | [7] | [6] | [5] | [4]  | [3] | [2] | [1] | [0] |
|---------|-----|-----|-----|------|-----|-----|-----|-----|
| 0x07B   | 0   | 0   |     | SDIV |     |     |     |     |
|         |     |     |     |      |     |     |     |     |

SDIV These bits control SDIV Serial Clock Divider in ACKG block (Default 01h)

| Address | [7] | [6] | [5] | [4] | [3] | [2] | [1] | [0] |
|---------|-----|-----|-----|-----|-----|-----|-----|-----|
| 0x07C   | 0   | 0   |     |     | LR  | DIV |     |     |

LRDIV These bits control LRDIV Left/Right Clock Divider in ACKG block (Default 20h)

| Address | [7] | [6] | [5] | [4] | [3] | [2]  | [1]  | [0]  |
|---------|-----|-----|-----|-----|-----|------|------|------|
| 0x07D   | APZ |     | APG |     | 0   | ACPL | SRPH | LRPH |

APZ These bits control Loop in ACKG block (Default 1)

APG These bits control Loop in ACKG block (Default 4h)

ACPL These bits control Loop closed/open in ACKG block

0 Loop closed

1 Loop open (recommended on typical application case)

(Default)

SRPH Reserved. These bits are not used in TW5864 chip.

LRPH Reserved. These bits are not used in TW5864 chip.

| Address | [7] | [6] | [5] | [4] | [3] | [2] | [1]  | [0] |
|---------|-----|-----|-----|-----|-----|-----|------|-----|
| 0x07E   |     |     |     |     |     | AIG | AIN5 |     |

0.25

AIGAIN5 Audio Input ADC gain control

16

17 0.31 18 0.38 19 0.44 20 0.50 21 0.63

22 0.75 23 0.88

24 1.00 (default)

25 1.25 26 1.50 27 1.75 28 2.00 29 2.25

30 2.50 31 2.75

REV 0.6D - 156 -

| Address | [7] | [6] | [5] | [4] | [3]     | [2]       | [1]     | [0] |
|---------|-----|-----|-----|-----|---------|-----------|---------|-----|
| 0x0C0   |     | BGN | DEN |     | BGNDCOL | AUTO_BGND | LIM_656 | 0   |

BGNDEN[n] Enable the background color for channel n for byte-interleave

video decoder output.

0 Background color is disabled (Default)

1 Background color is enabled

BGNDCOL Select the background color when BGNDEN = "1" or when

AUTO\_BGND = "1" and Video Loss is detected

0 Blue color (Default)

1 Black color

AUTO\_BGND Select the decoder background mode.

0 Manual background mode (Default)

1 Automatic background mode when No-video is detected

LIM 656 Clamp the Y and C value in the video stream

Maximum of Y is 254, Minimum of Y is 1
Maximum of C is 254, Minimum of Y is 1
Maximum of Y is 235, Minimum of Y is 16

Maximum of Y is 240, Minimum of Y is 16

| Address | [7] | [6]      | [5] | [4]          | [3] | [2] | [1] | [0] |
|---------|-----|----------|-----|--------------|-----|-----|-----|-----|
| 0x0C1   | 0   | OUT_CHID | 0   | TST_EHAV_BLK | 0   | 0   | 0   | 0   |

TST\_EHAV\_BLK Testing purpose only

1 Force the Y value to be 0 when HAV is high.

0 Normal Operation

OUT CHID Enable the channel ID format in the horizontal blanking period

0 Disable the channel ID format (default)

1 Enable the channel ID format

The lowest 4 bits of Y and C pixel value during horizontal

blanking is

Bit 3 Video Loss Bit 2 Analog Mux A/B

Bit 1-0 Port ID

| Address | [7]           | [6]           | [5]    | [4]      | [3]      | [2]      | [1]    | [0]      |  |  |
|---------|---------------|---------------|--------|----------|----------|----------|--------|----------|--|--|
| 0x0D0   | AADC30        | OFS[9:8]      | AADC20 | OFS[9:8] | AADC10   | OFS[9:8] | AADC00 | OFS[9:8] |  |  |
| 0x0D1   |               |               |        | AADC00   | OFS[7:0] |          |        |          |  |  |
| 0x0D2   |               | AADC1OFS[7:0] |        |          |          |          |        |          |  |  |
| 0x0D3   |               |               |        | AADC20   | OFS[7:0] |          |        |          |  |  |
| 0X0D4   |               |               |        | AADC30   | OFS[7:0] |          |        |          |  |  |
| 0x0D5   | 0             | 0             | 0      | 0        | 0        | 0        | AADC40 | OFS[9:8] |  |  |
| 0x0D6   | AADC4OFS[7:0] |               |        |          |          |          |        |          |  |  |

Digital ADC input data offset control. Digital ADC input data is adjusted by

REV 0.6D - 157 -

ADJAADCn = AUDADCn + AADCnOFS

Where AUDADCn is 2's formatted Analog Audio ADC output, and AADCnOFS is adjusted offset value by 2's format. All default 10bit data value is 3EFh.

REV 0.6D - 158 -

| Address | [7]                                                                                                                                                                     | [6]            | [5]     | [4] | [3]                         | [2] | [1] | [0]       |  |
|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|---------|-----|-----------------------------|-----|-----|-----------|--|
| 0x0D7   | 0                                                                                                                                                                       |                | ADCISEL |     | AUDADCn[9:8]* ADJAADCn[9:8] |     |     | OCn[9:8]* |  |
| 0x0D8   |                                                                                                                                                                         | AUDADCn[7:0]*  |         |     |                             |     |     |           |  |
| 0x0D9   |                                                                                                                                                                         | ADJAADCn[7:0]* |         |     |                             |     |     |           |  |
|         | AUDADCn Current Analog Audio n ADC Digital Output Value by 2's formation These value show the first input data value in front of Digital Output Value by 2's formation. |                |         |     |                             |     |     |           |  |

Audio Decimation Filtering process.

gital

Current adjusted Audio ADC Digital input data value by 2's ADJAADCn

format. These value show the first input data value in front of

Digital Audio Decimation Filtering process.

Select AUDADCn,ADJAADCn Audio input number.AUDADCn **ADCISEL** 

and ADJAADCn read value shows following selected Audio input

data.

AIN1 0

1 AIN2

AIN3 2 3 AIN4

**REV 0.6D** - 159 -

| Address | [7]       | [6]              | [5]             | [4]                            | [3] | [2] | [1] | [0] |  |
|---------|-----------|------------------|-----------------|--------------------------------|-----|-----|-----|-----|--|
| 0x0DA   | 0         | 0                | 0               | I2SO_RSEL                      |     |     |     |     |  |
| 0x0DB   | 0         | 0                | 0               | I2SO_LSEL                      |     |     |     |     |  |
| 0x0DC   | I2SREC    | SEL53            | I2SREC          | CSEL52 I2SRECSEL51 I2SRECSEL50 |     |     |     |     |  |
| 0x0DD   | A5OUT_OFF | ADATM_<br>I2SOEN | MIX_MUTE<br>_A5 | ADET_TH5                       |     |     |     |     |  |

A5OUT OFF

AIN5 data output control on ADATR record signal.

- Output AIN51/AIN52/AIN53/AIN54 record data on DATR
- Not output AIN51/AIN52/AIN53/AIN54 record data on **ADATR**

ADATM I2SOEN

Define ADATM pin output 2 word data to make standard I2S output.

- 0 Output Mixing or Playback data only on ADATM pin as specified by M RLSWAP register
  - (Default)
- L/R data on ADATM pin is selected by 1 I2SO RSEL/I2SO LSEL registers

MIX\_MUTE\_A5

Audio input AIN5 mute function control

- Normal
- Muted 1

ADET TH5

AIN5 threshold value for audio detection

I2SO RSEL/ 12SO LSEL

Select L/R output data on ADATM pin when ADATM I2SOEN=1. Both I2SO RSEL and I2SO LSEL select output data by following order.

- 0 Select record audio of channel 1(AIN0)
- Select record audio of channel 2(AIN1) 1
- 2 Select record audio of channel 3(AIN2)
- 3 Select record audio of channel 4(AIN3)
- 4 Select record audio of channel 5(AIN4)
- 5 Select record audio of channel 6(AIN5)
- 6 Select record audio of channel 7(AIN6)
- 7 Select record audio of channel 8(AIN7) Select record audio of channel 9(AIN8)
- 8 Select record audio of channel 10(AIN9)
- 10(Ah) Select record audio of channel 11(AlN10)
- 11(Bh) Select record audio of channel 12(AIN11)
- 12(Ch) Select record audio of channel 13(AIN12)
- 13(Dh) Select record audio of channel 14(AIN13)
- 14(Eh) Select record audio of channel 15(AIN14)
- 15(Fh) Select record audio of channel 16(AIN15)
- 16(10h) Select playback audio of the first stage chip (PB1)
- 17(11h) Select playback audio of the second stage chip (PB2)
- 18(12h) Select playback audio of the third stage chip (PB3)
- 19(13h) Select playback audio of the last stage chip (PB4)
- 20(14h) Select mixed audio
- 21(15h) Select record audio of channel 51(AIN51) (default)
- 22(16h) Select record audio of channel 52(AIN52)
- 23(17h) Select record audio of channel 53(AIN53)

**REV 0.6D** - 160 - 24(18h) Select record audio of channel 54(AIN54)

Others No audio output

I2SRECSEL5n Select output data of port n in the position below

0 AIN51 1 AIN52 2 AIN53 3 AIN54

| Address | [7] | [6] | [5] | [4] | [3] | [2]   | [1]   | [0] |
|---------|-----|-----|-----|-----|-----|-------|-------|-----|
| 0x0DE   |     |     |     |     |     | MIX_R | ATIO5 |     |

MIX\_RATIO5

Define the ratio values for audio mixing of channel AIN4 using MIX\_RATIO4 to the ratio values for audio mixing of playback audio input

If MRATIOMD = 0 (default)

0 0.25

1 0.31

2 0.38

3 0.44

4 0.50 5 0.63

6 0.75

7 0.88

8 1.00 (default)

9 1.25

10 1.50

11 1.75

12 2.00

13 2.25

14 2.50

15 2.75

If MRATIONMD = 1, Mixing ratio is MIX\_RATIO4 / 64

REV 0.6D - 161 -

| Address | [7]          | [6]            | [5]      | [4]     | [3]    | [2]    | [1] | [0] |
|---------|--------------|----------------|----------|---------|--------|--------|-----|-----|
| 0x0DF   | ATHROUG<br>H | ASYNSERI<br>AL | ACLKR128 | ACLKR64 | AFS384 | AIN5MD | 0   | 0   |

ATHROUGH Default 0

ASYNSERIAL Default 0

ACLKR128 ACLKR clock output mode for special 16x8bit (total 128bit) data

interface.

0 ACLKR output is normal (Default).

the number of ACLKR clock per fs is 128. This function is effective with RM\_8BIT=1 8bit mode (special purpose).

ACLKR64 ACLKR clock output mode for special 4 word output interface.

ACLKRMASTER=1 mode only.

0 ACLKR output is normal (Default)

1 the number of ACLKR clock per fs is 64.

AFS384 Special Audio fs Sampling mode.

Audio fs Sampling mode is normal 256xfs if AIN5 = 0.

(Default)

Audio fs Sampling mode is 384xfs mode. In this mode,

AIMANU=1, A1NUM=0, A2NUM=1, A3NUM=2, A4NUM

= 3, A5NUM=4 setting are needed.

AIN5MD Audio Input process mode

0 AIN1/AIN2/AIN3/AIN4 4 audio input mode. This mode is

256xfs if AFS384 = 0. Inthis mode, AIN5 is not used.

AIN1/AIN2/AIN3/AIN4/AIN5 5 audio input mode. This

mode is 320xfs mode if AFS384 = 0.

|   | Address | [7]      | [6]      | [5] | [4] | [3] | [2] | [1] | [0] |
|---|---------|----------|----------|-----|-----|-----|-----|-----|-----|
| I | 0x0F0   | MRATIOMD | ADACTEST | 0   | 0   | 0   | 0   | 0   | 0   |

MRATIOMD 1 Use a more exponential way to interpret the MRATIO.

Perform the following transformation before using the

ratio

0 ~ 3 => 4 ~ 7

 $4 \sim 7 => 8 \sim 14$ 

8 ~ 11 => 16 ~ 28

12 ~ 15 => 32 ~ 44

0 Use the MRATIO as the ratio

ADACTEST Test feature for ADAC. Set to 0.

REV 0.6D - 162 -

| Address | [7]       | [6]       | [5]      | [4]       | [3]    | [2] | [1]  | [0] |
|---------|-----------|-----------|----------|-----------|--------|-----|------|-----|
| 0x0E3   | EXT_ADATP | ACLKPPOLO | ACLKRPOL | ACLKPPOLI | AFAUTO |     | AFMD |     |

EXT\_ADATP ADATP signal is coming from external ADPCM decoder, instead

of on-chip ADPCM decoder.

ACLKPPOLO ACLKP output signal polarity inverse

ACLKRPOL ACLKR input signal polarity inverse.

0 Not inversed (Default)

1 Inversed

ACLKPPOLI ACLKP input signal polarity inverse.

0 Not inversed (Default)

1 Inversed

AFAUTO ACKI[21:0] control automatic set up with AFMD registers

This mode is only effective when ACLKRMASTER=1

0 ACKI[21:0] registers set up ACKI control

1 ACKI control is automatically set up by AFMD register

values

AFMD AFAUTO control mode

0 8kHz setting (Default)

1 16kHz setting2 32kHz setting3 44.1kHz setting4 48kHz setting

|   | Address | [7]      | [6]     | [5]      | [4]      | [3]      | [2]      | [1]  | [0] |
|---|---------|----------|---------|----------|----------|----------|----------|------|-----|
| ſ | 0x0E4   | I2S8MODE | MASCKMD | PBINSWAP | ASYNRDLY | ASYNPDLY | ADATPDLY | INLA | MMD |

I2S8MODE 8bit I2S Record output mode.

0 L/R half length separated output (Default).

1 One continuous packed output equal to DSP output

format.

MASCKMD Audio Clock Master ACLKR output wave format.

High period is one 27MHz clock period (default).

Almost duty 50-50% clock output on ACLKR pin. If this mode is selected, two times bigger number value need to be set up on the ACKI register. If AFAUTO=1, ACKI control is automatically set up even if MASCKMD=1.

PBINSWAP Playback ACLKP/ASYNP/ADATP input data MSB-LSB

swapping.

0 Not swapping1 Swapping.

ASYNRDLY ASYNR input signal delay.

0 No delay

REV 0.6D - 163 -

1 Add one 27MHz period delay in ASYNR signal input

ASYNPDLY ASYNP input signal delay.

0 no delay

1 add one 27MHz period delay in ASYNP signal input

ADATPDLY ADATP input data delay by one ACLKP clock.

0 No delay (Default). This is for I2S type 1T delay input

interface.

1 Add 1 ACLKP clock delay in ADATP input data. This is

for left-justified type 0T delay input interface.

INLAWMD Select u-Law/A-Law/PCM/SB data input format on ADATP pin.

0 PCM input (Default)

1 SB (Signed MSB bit in PCM data is inverted) input

u-Law inputA-Law input

| Address | [7] | [6] | [5] | [4] | [3] | [2] | [1]      | [0]      |
|---------|-----|-----|-----|-----|-----|-----|----------|----------|
| 0x0E5   | 0   | 0   | 0   | 0   | 0   | 0   | AINTPOFF | A5DETENA |

AINTPOFF Test feature for ADAC. Set to 0.

A5DETENA Enable state register updating and interrupt request of audio

AIN5 detection for each input

O Disable state register updating and interrupt request

1 Enable state register updating and interrupt request

| Address | [7]    | [6] | [5]   | [4] | [3]      | [2] | [1] | [0] |
|---------|--------|-----|-------|-----|----------|-----|-----|-----|
| 0x0E7   | HASYNC |     | OFDLY |     | DECOUTMD | 0   | 0   | 0   |

HASYNC 1 The length of EAV to SAV is set up and fixed by HBLEN

register

The length of SAV to EAV is setup and fixed by

HACTIVE registers

OFDLY FIELD output delay

0h 0H line delay FIELD output (601 mode only)

1h~6h 1H ~ 6H line delay FIELD output

7h Reserved

DECOUTMD Default 1

|   | Address | [7] | [6] | [5] | [4] | [3] | [2] | [1] | [0] |
|---|---------|-----|-----|-----|-----|-----|-----|-----|-----|
| Ī | 0x0E8   |     |     |     | HBI | _EN |     |     |     |

HBLEN These bits are effective when HASYNC bit is set to 1. These bits

setup the length of EAV to SAV code when HASYNC bit is 1.

Normal value is (Total pixel per line – HACTIVE) value.

NTSC/PAL-M(60Hz) 8Ah = 858 - 720 PAL/SECAM(50Hz) 90h = 864 - 720

REV 0.6D - 164 -

If register 0x0E[3] (ATREG for CH1) is set to 0, this value changes into 8Ah or 90h at audio video format detection initial time automatically according to CH1 video detection status.

|   | Address | [7]  | [6] | [5]  | [4] | [3] | [2] | [1] | [0] |
|---|---------|------|-----|------|-----|-----|-----|-----|-----|
| ĺ | 0x0E9   | CKLM |     | YDLY |     | 0   | 0   | 0   | 0   |

CKLM Color Killer mode.

0 Normal (Default)

1 Fast (For special application)

TDLY Luma delay fine adjustment. This 2's complement number

provides -4 to +3 unit delay control (Default 3h)

|   | Address | [7] | [6] | [5]     | [4] | [3]      | [2]      | [1]      | [0]      |
|---|---------|-----|-----|---------|-----|----------|----------|----------|----------|
| ĺ | 0x0EA   | 0   | 0   | ADECRST | 0   | VDEC4RST | VDEC3RST | VDEC2RST | VDEC1RST |

ADECRST A 1 written to this bit resets the audio portion to its default state

but all register content remains unchanged. This bit is self-

cleared.

VDECnRST A 1 written to this bit resets the VINn path Video Decoder portion

to its default state but all register content remain unchanged.

This bit is self cleared.

| Address | [7] | [6]  | [5]  | [4] | [3] | [2] | [1] | [0] |
|---------|-----|------|------|-----|-----|-----|-----|-----|
| 0x0EB   |     | MISS | SCNT |     |     | HS\ | WIN |     |

MISSCNT These bits set the threshold for horizontal sync miss count

threshold (Default 4h)

HSWIN These bits determine the VCR mode detection threshold (Default

4h)

| Address | [7] | [6] | [5] | [4] | [3] | [2] | [1] | [0] |
|---------|-----|-----|-----|-----|-----|-----|-----|-----|
| 0x0EC   |     |     |     | PCL | AMP |     |     |     |

PCLAMP These bits set the clamping position from the PLL sync edge

(Default 2Ah)

| Address | [7] | [6] | [5] | [4] | [3]   | [2]  | [1]  | [0]  |
|---------|-----|-----|-----|-----|-------|------|------|------|
| 0x0ED   | VL  | CKI | VLC | CKO | VMODE | DETV | AFLD | VINT |

VLCKI Vertical lock in time

0 Fastest (Default)

:

3 Slowest.

VLCKO Vertical lock out time

0 Fastest (Default)

:

REV 0.6D - 165 -

|                  |                                     |          | 3                                          | Slowest                                                                                                                   |                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                 |  |
|------------------|-------------------------------------|----------|--------------------------------------------|---------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------|--|
|                  | VMODE                               |          | This bi<br>1<br>0                          | t controls the<br>Search m<br>Vertical c                                                                                  |                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                 |  |
|                  | DETV                                |          | 1<br>0                                     |                                                                                                                           | ended for s<br>sync logic (                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | ication only                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | /                               |  |
|                  | AFLD                                |          | Auto fi<br>0<br>1                          | eld generat<br>Off (Defa<br>On                                                                                            |                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                 |  |
|                  | VINT                                |          | Vertica<br>1<br>0                          | al integratio<br>Short<br>Normal ([                                                                                       |                                                                                   | rol                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                 |  |
| Address          | [7]                                 | [6]      | [5]                                        | [4]                                                                                                                       | [3]                                                                               | [2]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | [1]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | [0]                             |  |
| 0x0EE            | [-1                                 | BSHT     | [0]                                        | L-3                                                                                                                       | [0]                                                                               | VSHT                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | [-]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | [0]                             |  |
|                  | VSHT                                |          | Vsync<br>(Defau                            |                                                                                                                           | ay control                                                                        | in the incr                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | ement of I                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | half line lengt                 |  |
| Address          | [7]                                 | [6]      | [5]                                        | [4]                                                                                                                       | [3]                                                                               | [2]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | [1]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | [0]                             |  |
| 0x0EF            | CKILL                               | _MAX     |                                            |                                                                                                                           | CKIL                                                                              | LMIN                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                 |  |
|                  | CKILLMAX                            |          |                                            | These bits control the amount of color killer hysteresis. The hysteresis amount is proportional to the value (Default 1h) |                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                 |  |
|                  |                                     |          | hystere                                    | esis amoun                                                                                                                | ol the amo                                                                        | ional to the                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | value (Def                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | fault 1h)                       |  |
|                  | CKILLMA                             |          | hystere<br>These                           | esis amoun                                                                                                                | ol the amo                                                                        | ional to the<br>killer thres                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | value (Def                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | fault 1h)                       |  |
| Address          |                                     |          | hystere<br>These                           | esis amoun<br>bits contro                                                                                                 | ol the amo                                                                        | ional to the<br>killer thres                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | value (Def                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | fault 1h)                       |  |
| Address<br>0x0F0 | CKILLMI                             | N        | hystere<br>These<br>lower l                | esis amoun<br>bits contro<br>killer level (                                                                               | ol the amo<br>t is proport<br>ol the color<br>Default 28h                         | ional to the<br>killer thres                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | value (Dei<br>shold. Larç                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | fault 1h)<br>ger value give     |  |
|                  | CKILLMII                            | N<br>[6] | hystere<br>These<br>lower l                | esis amoun bits contro killer level (l                                                                                    | ol the amo<br>t is proport<br>ol the color<br>Default 28h                         | ional to the killer thres                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | value (Dei<br>shold. Larç                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | fault 1h)<br>ger value give     |  |
|                  | CKILLMIN  [7]  COMBMD               | N<br>[6] | hystere These lower k  [5] HTL  0 1        | bits contro<br>killer level (I                                                                                            | ol the amount is proport of the color Default 28h                                 | killer thres (2) (2) value (ault)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | value (Det<br>shold. Larg<br>[1]<br>TL                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | fault 1h) ger value give        |  |
|                  | CKILLMIN  [7]  COMBMD  COMBME       | N<br>[6] | These lower k  [5]  HTL  0 1  Adaptin      | bits contro<br>killer level (I<br>[4]<br>Adaptive<br>Fixed con                                                            | ol the amount is proport of the color Default 28h [3] mode (Default)              | killer thres  (2)  (2)  value  ault)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | value (Detshold. Larg                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | fault 1h) ger value give        |  |
|                  | CKILLMIN  [7]  COMBMD  COMBMIN  HTL | N<br>[6] | These lower k  [5]  HTL  0 1  Adaptin      | bits contro<br>killer level (I<br>[4]<br>Adaptive<br>Fixed con                                                            | ol the amount is proport of the color Default 28h [3] mode (Default)              | killer thres  (2)  (2)  value  ault)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | value (Detshold. Larg                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | fault 1h) ger value give        |  |
| 0x0F0            | [7] COMBMD COMBMI HTL VTL           | N [6]    | hystere These lower k  [5] HTL  0 1 Adapti | bits contro<br>killer level (I<br>[4]<br>Adaptive<br>Fixed conve Comb fill                                                | ol the amount is proport of the color Default 28h [3]  mode (Default) ter thresho | ional to the killer thres (i) [2] Value (ii) (iii) (ii | value (Detection of the content of t | fault 1h) ger value give [0] h) |  |

Even field counter in special mode Normal operation (Default)

REV 0.6D - 166 -

1

**EVCNT** 

PALC Reserved for future use (Default 0)

SDET ID detection sensitivity. A '1' is recommended (Default 1)

BYPASS It controls the standard detection and should be set to '1' in

normal use (Default 1)

| Address | [7] | [6] | [5] | [4]  | [3] | [2] | [1] | [0] |  |
|---------|-----|-----|-----|------|-----|-----|-----|-----|--|
| 0x0F2   | HI  | HPM |     | ACCT |     | SPM |     | CBW |  |

HPM Horizontal PLL acquisition time.

3 Fast

2 Auto1 (Default)

1 Auto2

0 Normal

ACCT ACC time constant

0 No ACC 1 Slow

2 Medium (Default)

3 Fast

SPM Burst PLL control

0 Slowest

1 Slow (Default)

2 Fast

3 Fastest

CBW Chroma low pass filter bandwidth control. Refer to filter curves

(Default 1)

| Address | [7]   | [6]   | [5]   | [4]  | [3] | [2] | [1] | [0] |
|---------|-------|-------|-------|------|-----|-----|-----|-----|
| 0x0F3   | NKILL | PKILL | SKILL | CBAL | FCS | LCS | CCS | BST |

**NKILL** 1 Enable noisy signal color killer function in NTSC mode (Default) 0 Disabled **PKILL** 1 Enable automatic noisy color killer function in PAL mode (Default) 0 Disabled **SKILL** Enable automatic noisy color killer function in SECAM 1 Mode (Default) 0 Disabled **CBAL** 0 Normal output (Default) 1 Special output mode. **FCS** Force decoder output value determined by CCS 1 0 Disabled (Default)

REV 0.6D - 167 -

|         | LCS |     | 1<br>0 | <ul> <li>Enable pre-determined output value indicated by CC when video loss is detected</li> <li>Disabled (Default)</li> </ul> |                         |      |     |                     |     |  |  |
|---------|-----|-----|--------|--------------------------------------------------------------------------------------------------------------------------------|-------------------------|------|-----|---------------------|-----|--|--|
|         | ccs |     |        |                                                                                                                                | ne of two c<br>r        |      |     | detected whelected. | hen |  |  |
|         | BST |     | 1<br>0 | Enable bl<br>Disabled                                                                                                          | ue stretch<br>(Default) |      |     |                     |     |  |  |
| Address | [7] | [6] | [5]    | [4]                                                                                                                            | [3]                     | [2]  | [1] | [0]                 |     |  |  |
| 0x0F4   | 0   | 0   |        | -                                                                                                                              | MON                     | ITOR | _   |                     |     |  |  |

These registers are for test purpose only. The MONITOR is used to select the HREF status of a certain video decoder port in Reg0x0F5 HREF

HREF\*

| MONITOR Value | Select video decoder port for register 0x0F5 |
|---------------|----------------------------------------------|
|               | 00h VIN0 Video Decoder Path HREF[9:2] value  |
|               | 10h VIN1 Video Decoder Path HREF[9:2] value  |
|               | 20h VIN2 Video Decoder Path HREF[9:2] value  |
|               | 30h VIN3 Video Decoder Path HREF[9:2] value  |

| Address | [7] | [6] | [5]     | [4] | [3]    | [2]    | [1] | [0] |  |  |
|---------|-----|-----|---------|-----|--------|--------|-----|-----|--|--|
| 0x0F6   | 0   |     | CVSTD1* |     |        | CVFMT1 |     |     |  |  |
| 0x0F7   | 0   |     | CVSTD2* |     | CVFMT2 |        |     |     |  |  |
| 0x0F8   | 0   |     | CVSTD3* |     |        | CVFMT3 |     |     |  |  |
| 0x0F9   | 0   |     | CVSTD4* |     | CVFMT4 |        |     |     |  |  |

CVSTDn CVFMTn

0x0F5

| Address | [7] | [6] | [5]                     | [4]                     | [3] | [2] | [1] | [0] |  |  |
|---------|-----|-----|-------------------------|-------------------------|-----|-----|-----|-----|--|--|
| 0x0FA   | ID  | X1  |                         | NSEN1/SSEN1/PSEN1/WKTH1 |     |     |     |     |  |  |
| 0x0FB   | ID  | X2  | NSEN2/SSEN2/PSEN2/WKTH2 |                         |     |     |     |     |  |  |
| 0x0FC   | ID  | X3  |                         | NSEN3/SSEN3/PSEN3/WKTH3 |     |     |     |     |  |  |
| 0x0FD   | ID  | X4  |                         | NSEN4/SSEN4/PSEN4/WKTH4 |     |     |     |     |  |  |

NSENn/SSENn/PSENn/WKTHn shared the same 6 bits in the register. IDXn is used to select which of the four parameters is being controlled. The write sequence is a two steps process unless the same register is written. A write of {ID,000000} selects one of the four registers to be written. A subsequent write will actually write into the register. (Ddefault 0h)

IDXn 0 Controls the NTSC color carrier detection sensitivity (NSENn) (Default 1Ah)

Controls the SECAM ID detection sensitivity (SSENn)

REV 0.6D - 168 -

1

(Default 20h)

Controls the PAL ID detection sensitivity (PSENn) (Default 1Ch)

Controls the weak signal detection sensitivity (WKTHn) (Default 2Ah)

| Address | [7] | [6] | [5]      | [4] | [3] | [2] | [1]      | [0] |
|---------|-----|-----|----------|-----|-----|-----|----------|-----|
| 0x0FE   |     |     | DEV_ID * |     |     |     | REV_ID * |     |

\* Read only

DEV\_ID The TW5864 product ID code is 01000

REV\_ID The revision number is 0h

REV 0.6D - 169 -

## Front-End Scalers / Multiplexers

| #  | Address | [7] | [6]          | [5] | [4]      | [3]    | [2] | [1] | [0] |  |  |
|----|---------|-----|--------------|-----|----------|--------|-----|-----|-----|--|--|
| 0  | 0x200   |     |              |     |          |        |     |     |     |  |  |
| 1  | 0x204   |     |              |     |          |        |     |     |     |  |  |
| 2  | 0x208   |     |              |     |          |        |     |     |     |  |  |
| 3  | 0x20C   |     |              |     |          |        |     |     |     |  |  |
| 4  | 0x210   |     |              |     |          |        |     |     |     |  |  |
| 5  | 0x214   |     |              |     |          |        |     |     |     |  |  |
| 6  | 0x218   |     |              |     |          |        |     |     |     |  |  |
| 7  | 0x21C   |     | IN_PIC_WIDTH |     |          |        |     |     |     |  |  |
| 8  | 0x220   |     |              |     | IIN_PIC_ | _אוטוח |     |     |     |  |  |
| 9  | 0x224   |     |              |     |          |        |     |     |     |  |  |
| 10 | 0x228   |     |              |     |          |        |     |     |     |  |  |
| 11 | 0x22C   |     |              |     |          |        |     |     |     |  |  |
| 12 | 0x230   |     |              |     |          |        |     |     |     |  |  |
| 13 | 0x234   |     |              |     |          |        |     |     |     |  |  |
| 14 | 0x238   |     |              |     |          |        |     |     |     |  |  |
| 15 | 0x23C   |     |              |     |          |        |     |     |     |  |  |

IN\_PIC\_WIDTH

Input picture width setting for scalers. The value is the line width / 4. (Default 720 / 4)  $\,$ 

| #  | Address | [7] | [6] | [5] | [4] | [3]          | [2] | [1] | [0] |  |  |  |  |
|----|---------|-----|-----|-----|-----|--------------|-----|-----|-----|--|--|--|--|
| 0  | 0x201   |     |     |     |     |              |     |     |     |  |  |  |  |
| 1  | 0x205   |     |     |     |     |              |     |     |     |  |  |  |  |
| 2  | 0x209   |     |     |     |     |              |     |     |     |  |  |  |  |
| 3  | 0x20D   |     |     |     |     |              |     |     |     |  |  |  |  |
| 4  | 0x211   |     |     |     |     |              |     |     |     |  |  |  |  |
| 5  | 0x215   |     |     |     |     |              |     |     |     |  |  |  |  |
| 6  | 0x219   |     |     |     |     |              |     |     |     |  |  |  |  |
| 7  | 0x21D   |     |     |     | INI | ו חוב גובובו | JT. |     |     |  |  |  |  |
| 8  | 0x221   |     |     |     | IIN | _PIC_HEIGI   | 71  |     |     |  |  |  |  |
| 9  | 0x225   |     |     |     |     |              |     |     |     |  |  |  |  |
| 10 | 0x229   |     |     |     |     |              |     |     |     |  |  |  |  |
| 11 | 0x22D   |     |     |     |     |              |     |     |     |  |  |  |  |
| 12 | 0x231   |     |     |     |     |              |     |     |     |  |  |  |  |
| 13 | 0x235   |     |     |     |     |              |     |     |     |  |  |  |  |
| 14 | 0x239   |     |     |     |     |              |     |     |     |  |  |  |  |
| 15 | 0x23D   |     |     |     |     |              |     |     |     |  |  |  |  |

IN\_PIC\_HEIGHT

Input picture height setting for scalers. The value is the height  $\!\!\!/$  4. (Default 240  $\!\!\!/$  4)

REV 0.6D - 170 -

| #  |         | [7] | [6] | [5] | [4]     | [3]      | [2] | [1] | [0] |
|----|---------|-----|-----|-----|---------|----------|-----|-----|-----|
|    | Address |     |     |     |         |          |     |     |     |
|    |         |     |     |     |         |          |     |     |     |
| 0  | 0x202   |     |     |     |         |          |     |     |     |
| 1  | 0x206   |     |     |     |         |          |     |     |     |
| 2  | 0x20A   |     |     |     |         |          |     |     |     |
| 3  | 0x20E   |     |     |     |         |          |     |     |     |
| 4  | 0x212   |     |     |     |         |          |     |     |     |
| 5  | 0x216   |     |     |     |         |          |     |     |     |
| 6  | 0x21A   |     |     |     |         |          |     |     |     |
| 7  | 0x21E   |     |     |     | OUT_PIC | N/IDTU   |     |     |     |
| 8  | 0x222   |     |     |     | 001_FIC | וווטוייע |     |     |     |
| 9  | 0x226   |     |     |     |         |          |     |     |     |
| 10 | 0x22A   |     |     |     |         |          |     |     |     |
| 11 | 0x22E   |     |     |     |         |          |     |     |     |
| 12 | 0x232   |     |     |     |         |          |     |     |     |
| 13 | 0x236   |     |     |     |         |          |     |     |     |
| 14 | 0x23A   |     |     |     |         |          |     |     |     |
| 15 | 0x23E   |     |     |     |         |          |     |     |     |

OUT\_PIC\_WIDTH

Output picture width setting for scalers. This value is used to decide the width of HD1 / CIF. The QCIF width will be derived from this setting. The setting value is the CIF width / 4. (Default 360/4)

| #  | Address | [7]     | [6] | [5] | [4]            | [3]         | [2] | [1] | [0] |  |  |  |
|----|---------|---------|-----|-----|----------------|-------------|-----|-----|-----|--|--|--|
| 0  | 0x203   |         |     |     |                |             |     |     |     |  |  |  |
| 1  | 0x207   |         |     |     |                |             |     |     |     |  |  |  |
| 2  | 0x20B   |         |     |     |                |             |     |     |     |  |  |  |
| 3  | 0x20F   |         |     |     |                |             |     |     |     |  |  |  |
| 4  | 0x213   |         |     |     |                |             |     |     |     |  |  |  |
| 5  | 0x217   |         |     |     |                |             |     |     |     |  |  |  |
| 6  | 0x21B   |         |     |     |                |             |     |     |     |  |  |  |
| 7  | 0x21F   |         |     |     | OLI            | T DIC LIFIC | ·UT |     |     |  |  |  |
| 8  | 0x223   | FLD_POL |     |     | OUT_PIC_HEIGHT |             |     |     |     |  |  |  |
| 9  | 0x227   |         |     |     |                |             |     |     |     |  |  |  |
| 10 | 0x22B   |         |     |     |                |             |     |     |     |  |  |  |
| 11 | 0x22F   |         |     |     |                |             |     |     |     |  |  |  |
| 12 | 0x233   |         |     |     |                |             |     |     |     |  |  |  |
| 13 | 0x237   |         |     |     |                |             |     |     |     |  |  |  |
| 14 | 0x23B   |         |     |     |                |             |     |     |     |  |  |  |
| 15 | 0x23F   |         |     |     |                |             |     |     |     |  |  |  |

OUT\_PIC\_HEIGHT

Output picture height setting for scalers. This value is used to decide The height of CIF. The QCIF height will be derived from this setting. The value for is CIF height / 4. (default 120 / 4)

REV 0.6D - 171 -

FLD\_POL Reverse the field ID used by the scaler.

| # | Address | [7] | [6]    | [5]   | [4]       | [3] | [2] | [1]       | [0] |
|---|---------|-----|--------|-------|-----------|-----|-----|-----------|-----|
| 0 | 0x240   |     |        |       |           |     |     |           |     |
| 1 | 0x241   |     |        |       |           |     |     |           |     |
| 2 | 0x242   |     |        |       |           |     |     |           |     |
| 3 | 0x243   |     |        |       |           |     |     |           |     |
| 4 | 0x244   |     | PV0_LN | M_RES | PV0_LM_EN |     | P   | V0_LM_CHI | D   |
| 5 | 0x245   |     |        |       |           |     |     |           |     |
| 6 | 0x246   |     |        |       |           |     |     |           |     |
| 7 | 0x247   |     |        |       |           |     |     |           |     |
| 8 | 0x248   |     |        |       |           |     |     |           |     |

PV0\_LM\_CHID

Select the channels included in PV0 port line interleaving mode
The PV0 port supports up to 9 channels (0x240 ~ 0x248) of video
selected from on-chip video decoders VIN1 ~ VIN4 and off-chip
video decoders through VD1.

000 VIN1

000 VIN1 001 VIN2 010 VIN3 011 VIN4 100 VD1, channel 1 101 VD1, channel 2

101 VD1, channel 2 110 VD1, channel 3 111 VD1, channel 4

PV0\_LM\_RES Specify the picture size (resolution of line mode pictures)

00 D1 01 CIF 10 Half D1

PV0\_LM\_EN Enable the entry specified in 0x240 ~ 0x248 to insert a channel into PV0

1 Enable0 Disable

REV 0.6D - 172 -

| Address | [7]                  | [6]                      | [5] | [4] | [3] | [2] | [1] | [0] |  |  |  |
|---------|----------------------|--------------------------|-----|-----|-----|-----|-----|-----|--|--|--|
| 0x24C   |                      | LM_SUPERFRAME_SIZE[15:8] |     |     |     |     |     |     |  |  |  |
| 0x24D   |                      | LM_SUPERFRAME_SIZE[7:0]  |     |     |     |     |     |     |  |  |  |
| 0x24E   |                      | PV0_HBI_SIZE[9:8]        |     |     |     |     |     |     |  |  |  |
| 0x24F   | PV0_LM_HBI_SIZE[7:0] |                          |     |     |     |     |     |     |  |  |  |

LM\_SUPERFRAME\_SIZE

Specify the superframe size in line interleaving mode

PV0 LM HBI SIZE

Specify the horizontal blanking size of each line in line interleaving mode of port PV0

| # | Address | [7] | [6]    | [5]   | [4]       | [3] | [2] | [1]       | [0] |
|---|---------|-----|--------|-------|-----------|-----|-----|-----------|-----|
| 0 | 0x250   |     |        |       |           |     |     |           |     |
| 1 | 0x251   |     |        |       |           |     |     |           |     |
| 2 | 0x252   |     |        |       |           |     |     |           |     |
| 3 | 0x253   |     |        |       |           |     |     |           |     |
| 4 | 0x254   |     | PV1_LI | M_RES | PV1_LM_EN |     | Р   | V1_LM_CHI | D   |
| 5 | 0x255   |     |        |       |           |     |     |           |     |
| 6 | 0x256   |     |        |       |           |     |     |           |     |
| 7 | 0x257   |     |        |       |           |     |     |           |     |
| 8 | 0x258   |     |        |       |           |     |     |           |     |

PV1\_LM\_CHID

Select the channels included in PV1 port line interleaving mode The PV1 port supports up to 9 channels (0x250 ~ 0x258) of video selected from off-chip video decoders through VD2 and VD3.

VD2, channel 1 000 VD2, channel 2 001 010 VD2, channel 3 011 VD2, channel 4 100 VD3, channel 1 101 VD3, channel 2 VD3, channel 3 110 VD3, channel 4 111

PV1\_LM\_RES

Specify the picture size (resolution of line mode pictures)

00 D1 01 CIF 10 Half D1

PV0\_LM\_EN

Enable the entry specified in  $0x250 \sim 0x258$  to insert a channel into PV1

1 Enable 0 Disable

| Address | [7] | [6]                  | [5] | [4] | [3] | [2] | [1]                  | [0] |  |  |
|---------|-----|----------------------|-----|-----|-----|-----|----------------------|-----|--|--|
| 0x25E   |     |                      |     |     |     |     | PV1_LM_HBI_SIZE[9:8] |     |  |  |
| 0x25F   |     | PV1_LM_HBI_SIZE[7:0] |     |     |     |     |                      |     |  |  |

PV1\_LM\_HBI\_SIZE

Specify the horizontal blanking size of each line in line interleaving mode of port PV1

REV 0.6D - 173 -

| Address | [7] | [6] | [5] | [4] | [3]    | [2]     | [1]      | [0] |
|---------|-----|-----|-----|-----|--------|---------|----------|-----|
| 0x260   |     |     |     |     | CLR_EN | CROP_EN | SMALL_FR | PAL |

PAL NTSC/PAL control for mode detection

0 NTSC 1 PAL

SMALL\_FR Small frame size setting for simulation

0 Normal frame size1 Small frame size

CROP\_EN Enable cropping from 720 to 704

CLR\_EN Enable reset at every field. For internal testing only.

| Address | [7] | [6]                             | [5] | [4] | [3] | [2] | [1] | [0] |  |  |  |
|---------|-----|---------------------------------|-----|-----|-----|-----|-----|-----|--|--|--|
| 0x263   |     | LM_FRM_HEIGHT[7:0]              |     |     |     |     |     |     |  |  |  |
| 0x264   |     | LM_FIFO_VRES[8] LM_FRM_HEIGHT[9 |     |     |     |     |     |     |  |  |  |
| 0x265   |     | LM_FIFO_VRES[7:0]               |     |     |     |     |     |     |  |  |  |

LM\_FRM\_HEIGHT Internal testing only

LM\_FIFO\_VRES Internal testing only

| Address | [7] | [6]             | [5] | [4]          | [3] | [2] | [1] | [0]           |  |  |  |  |
|---------|-----|-----------------|-----|--------------|-----|-----|-----|---------------|--|--|--|--|
| 0x268   |     | PV0_LM_OV [7:0] |     |              |     |     |     |               |  |  |  |  |
| 0x269   |     | PV0_LM_UN [7:0] |     |              |     |     |     |               |  |  |  |  |
| 0x26A   |     |                 |     | PV0_LM_UN[8] |     |     |     | PV0_LM_OV [8] |  |  |  |  |

PV0\_LM\_OV[8:0] Internal testing only

PV0\_LM\_UN[8:0] Internal testing only

| Address | [7] | [6]             | [5] | [4]          | [3] | [2] | [1] | [0]           |  |  |  |  |
|---------|-----|-----------------|-----|--------------|-----|-----|-----|---------------|--|--|--|--|
| 0x26B   |     | PV1_LM_OV [7:0] |     |              |     |     |     |               |  |  |  |  |
| 0x26C   |     | PV1_LM_UN [7:0] |     |              |     |     |     |               |  |  |  |  |
| 0x26D   |     |                 |     | PV1_LM_UN[8] |     |     |     | PV1_LM_OV [8] |  |  |  |  |

PV1\_LM\_OV[8:0] Internal testing only

PV1\_LM\_UN[8:0] Internal testing only

REV 0.6D - 174 -

| Address | [7] | [6]              | [5] | [4]   | [3]          | [2] | [1] | [0] |  |  |  |  |
|---------|-----|------------------|-----|-------|--------------|-----|-----|-----|--|--|--|--|
| 0x2D0   |     |                  |     | INTE  | RRUPT[7:0]   |     |     |     |  |  |  |  |
| 0x2D1   |     | INTERRUPT[15:8]  |     |       |              |     |     |     |  |  |  |  |
| 0x2D2   |     |                  |     | INTER | RRUPT[23:16] |     |     |     |  |  |  |  |
| 0x2D3   |     |                  |     | INTER | RRUPT[31:24] |     |     |     |  |  |  |  |
| 0x2D4   |     |                  |     | INTER | RRUPT[39:32] |     |     |     |  |  |  |  |
| 0x2D5   |     |                  |     | INTER | RRUPT[47:40] |     |     |     |  |  |  |  |
| 0x2D6   |     |                  |     | INTER | RRUPT[55:48] |     |     |     |  |  |  |  |
| 0x2D7   |     |                  |     | INTER | RRUPT[63:56] |     |     |     |  |  |  |  |
| 0x2E0   |     |                  |     | INTER | RRUPT[71:64] |     |     |     |  |  |  |  |
| 0x2E1   |     |                  |     | INTER | RRUPT[79:72] |     |     |     |  |  |  |  |
| 0x2E2   |     | INTERRUPT[87:80] |     |       |              |     |     |     |  |  |  |  |
| 0x2E3   |     | INTERRUPT[95:88] |     |       |              |     |     |     |  |  |  |  |

INTERRUPT Interrupt status register from the front-end. Write "1" to each bit to clear the interrupt

15:0 Motion detection interrupt for channel  $0 \sim 15$ 31:16 Night detection interrupt for channel  $0 \sim 15$ 47:32 Blind detection interrupt for channel  $0 \sim 15$ No video interrupt for channel  $0 \sim 15$ 79:64 Line mode underflow interrupt for channel  $0 \sim 15$ 55:80 Line mode overflow interrupt for channel  $0 \sim 15$ 

| Address | [7]                   | [7] [6] [5] [4] [3] [2] [1] [0] |  |         |              |      |  |  |  |  |  |  |
|---------|-----------------------|---------------------------------|--|---------|--------------|------|--|--|--|--|--|--|
| 0x2D8   |                       |                                 |  | INTERR  | UPT_MASK[7:  | 0]   |  |  |  |  |  |  |
| 0x2D9   |                       | INTERRUPT[_MASK 15:8]           |  |         |              |      |  |  |  |  |  |  |
| 0x2DA   |                       |                                 |  | INTERRU | PT_MASK [23: | :16] |  |  |  |  |  |  |
| 0x2DB   |                       |                                 |  | INTERRU | PT_MASK [31: | :24] |  |  |  |  |  |  |
| 0x2DC   |                       |                                 |  | INTERRU | PT_MASK [39: | :32] |  |  |  |  |  |  |
| 0x2DD   |                       |                                 |  | INTERRU | PT_MASK [47: | :40] |  |  |  |  |  |  |
| 0x2DE   |                       |                                 |  | INTERRU | PT_MASK [55: | :48] |  |  |  |  |  |  |
| 0x2DF   |                       |                                 |  | INTERRU | PT_MASK [63: | :56] |  |  |  |  |  |  |
| 0x2E8   |                       |                                 |  | INTERRU | IPT_MASK[71: | 64]  |  |  |  |  |  |  |
| 0x2E9   |                       |                                 |  | INTERRU | IPT_MASK[79: | 72]  |  |  |  |  |  |  |
| 0x2EA   |                       | INTERRUPT_MASK[87:80]           |  |         |              |      |  |  |  |  |  |  |
| 0x2EB   | INTERRUPT_MASK[95:88] |                                 |  |         |              |      |  |  |  |  |  |  |

INTERRUPT\_MASK Interrupt mask register for interrupts in 0x2D0 ~ 0x2D7

15:0 Motion detection interrupt for channel 0 ~ 15

31:16 Night detection interrupt for channel 0 ~ 15

47:32 Blind detection interrupt for channel 0 ~ 15

47:32 Blind detection interrupt for channel 0 ~ 15 63:48 No video interrupt for channel 0 ~ 15

79:64 Line mode underflow interrupt for channel  $0 \sim 15$ 95:80 Line mode overflow interrupt for channel  $0 \sim 15$ 

REV 0.6D - 175 -

| Address | [7] | [6]                     | [5] | [4] | [3] | [2] | [1] | [0] |  |  |  |  |
|---------|-----|-------------------------|-----|-----|-----|-----|-----|-----|--|--|--|--|
| 0x2F0   |     | INTERRUPT_SUMMARY[7:0]  |     |     |     |     |     |     |  |  |  |  |
| 0x2F1   |     | INTERRUPT_SUMMARY[11:8] |     |     |     |     |     |     |  |  |  |  |

INTERRUPT SUMMARY

Interrupt summary register for interrupts & interrupt mask from in 0x2D0 ~ 0x2D7 and 0x2D8 ~ 0x2DF

bit 0: interrupt occurs in 0x2D0 & 0x2D8 bit 1: interrupt occurs in 0x2D1 & 0x2D9 bit 2: interrupt occurs in 0x2D2 & 0x2DA bit 3: interrupt occurs in 0x2D3 & 0x2DB bit 4: interrupt occurs in 0x2D4 & 0x2DC bit 5: interrupt occurs in 0x2D5 & 0x2DD bit 6: interrupt occurs in 0x2D6 & 0x2DE bit 7: interrupt occurs in 0x2D7 & 0x2DF bit 8: interrupt occurs in 0x2E0 & 0x2E8 bit 9: interrupt occurs in 0x2E1 & 0x2E9 bit 10: interrupt occurs in 0x2E2 & 0x2EA bit 11: interrupt occurs in 0x2E3 & 0x2EB

REV 0.6D - 176 -

## **Motion / Blind / Night Detection**

| #  | Address | [7] | [6] | [5]     | [4] | [3]       | [2]            | [1]    | [0]     |
|----|---------|-----|-----|---------|-----|-----------|----------------|--------|---------|
| 0  | 0x300   |     |     |         |     |           |                |        |         |
| 1  | 0x308   |     |     |         |     |           |                |        |         |
| 2  | 0x310   |     |     |         |     |           |                |        |         |
| 3  | 0x318   |     |     |         |     |           |                |        |         |
| 4  | 0x320   |     |     |         |     |           |                |        |         |
| 5  | 0x328   |     |     |         |     |           |                |        |         |
| 6  | 0x330   |     |     |         |     |           |                |        |         |
| 7  | 0x338   |     |     | MD_DIS  |     | MD STDB   | MD_STRB_E<br>N | BD CEI | LLSENS  |
| 8  | 0x340   |     |     | טוט_טוא |     | INID_STRB | N              | BD_CE  | LLOCINO |
| 9  | 0x348   |     |     |         |     |           |                |        |         |
| 10 | 0x350   |     |     |         |     |           |                |        |         |
| 11 | 0x358   |     |     |         |     |           |                |        |         |
| 12 | 0x360   |     |     |         |     |           |                |        |         |
| 13 | 0x368   |     |     |         |     |           |                |        |         |
| 14 | 0x370   |     |     |         |     |           |                |        |         |
| 15 | 0x378   |     |     |         |     |           |                |        |         |

MD\_DIS Disable the motion and blind detection. Enable motion and blind detection (default) 0 1 Disable motion and blind detection Request to start motion detection on manual trigger mode MD\_STRB None Operation (default) 1 Request to start motion detection MD\_STRB\_EN Select the trigger mode of motion detection Automatic trigger mode of motion detection (default) Manual trigger mode for motion detection **BD\_CELSENS** Define the threshold of cell for blind detection. 0 Low threshold (More sensitive) (default) 3 High threshold (Less sensitive)

REV 0.6D - 177 -

| #  | Address | [7] | [6]        | [5]    | [4] | [3] | [2]      | [1]   | [0] |
|----|---------|-----|------------|--------|-----|-----|----------|-------|-----|
| 0  | 0x301   |     |            |        |     |     |          |       |     |
| 1  | 0x309   |     |            |        |     |     |          |       |     |
| 2  | 0x311   |     |            |        |     |     |          |       |     |
| 3  | 0x319   |     |            |        |     |     |          |       |     |
| 4  | 0x321   |     |            |        |     |     |          |       |     |
| 5  | 0x329   |     |            |        |     |     |          |       |     |
| 6  | 0x331   |     |            |        |     |     |          |       |     |
| 7  | 0x339   |     | MD_TM      | DSENIS |     |     | MD_PIX   | EL OS |     |
| 8  | 0x341   |     | ואו ו_טואו | FOLINO |     |     | IVID_FIA | EL_OS |     |
| 9  | 0x349   |     |            |        |     |     |          |       |     |
| 10 | 0x351   |     |            |        |     |     |          |       |     |
| 11 | 0x359   |     |            |        |     |     |          |       |     |
| 12 | 0x361   |     |            |        |     |     |          |       |     |
| 13 | 0x369   |     |            |        |     |     |          |       |     |
| 14 | 0x371   |     |            |        |     |     |          |       |     |
| 15 | 0x379   |     |            |        |     |     |          |       |     |

Control the temporal sensitivity of motion detector.

0 More Sensitive (default) MD\_TMPSENS

15 Less Sensitive

MD\_PIXEL\_OS Adjust the horizontal starting position for motion detection

0 pixel (default)

15 15 pixels

**REV 0.6D** - 178 -

| #  | Address | [7]         | [6]    | [5]      | [4] | [3]         | [2]       | [1] | [0] |  |  |
|----|---------|-------------|--------|----------|-----|-------------|-----------|-----|-----|--|--|
| 0  | 0x302   |             |        |          |     |             |           |     |     |  |  |
| 1  | 0x30A   |             |        |          |     |             |           |     |     |  |  |
| 2  | 0x312   |             |        |          |     |             |           |     |     |  |  |
| 3  | 0x31A   |             |        |          |     |             |           |     |     |  |  |
| 4  | 0x322   |             |        |          |     |             |           |     |     |  |  |
| 5  | 0x32A   |             |        |          |     |             |           |     |     |  |  |
| 6  | 0x332   |             |        |          |     |             |           |     |     |  |  |
| 7  | 0x33A   | MD_REFFLD   | MD     | IEI D    |     |             | MD_LVSENS | •   |     |  |  |
| 8  | 0x342   | IVID_REFFED | IVID_F | MD_FIELD |     | INID_EVSENS |           |     |     |  |  |
| 9  | 0x34A   |             |        |          |     |             |           |     |     |  |  |
| 10 | 0x352   |             |        |          |     |             |           |     |     |  |  |
| 11 | 0x35A   |             |        |          |     |             |           |     |     |  |  |
| 12 | 0x362   |             |        |          |     |             |           |     |     |  |  |
| 13 | 0x36A   |             |        |          |     |             |           |     |     |  |  |
| 14 | 0x372   |             |        |          |     |             |           |     |     |  |  |
| 15 | 0x37A   |             |        |          |     |             |           |     |     |  |  |

Control the updating time of reference field for motion detection. MD\_REFFLD Update reference field every field (default) 1 Update reference field according to MD\_SPEED MD\_FIELD Select the field for motion detection. Detecting motion for only odd field (default) Detecting motion for only even field Detecting motion for any field 1 2 Detecting motion for both odd and even field 3 MD\_LVSENS Control the level sensitivity of motion detector. 0 More sensitive (default) 15 Less sensitive

REV 0.6D - 179 -

| #  | Address | [7]     | [6]    | [5]      | [4] | [3] | [2] | [1] | [0] |  |  |
|----|---------|---------|--------|----------|-----|-----|-----|-----|-----|--|--|
| 0  | 0x303   |         |        |          |     |     |     |     |     |  |  |
| 1  | 0x30B   |         |        |          |     |     |     |     |     |  |  |
| 2  | 0x313   |         |        |          |     |     |     |     |     |  |  |
| 3  | 0x31B   |         |        |          |     |     |     |     |     |  |  |
| 4  | 0x323   |         |        |          |     |     |     |     |     |  |  |
| 5  | 0x32B   |         |        |          |     |     |     |     |     |  |  |
| 6  | 0x333   |         |        |          |     |     |     |     |     |  |  |
| 7  | 0x33B   | MD CE   | ELSENS | MD_SPEED |     |     |     |     |     |  |  |
| 8  | 0x343   | IVID_SE | LOCINO |          |     |     |     |     |     |  |  |
| 9  | 0x34B   |         |        |          |     |     |     |     |     |  |  |
| 10 | 0x353   |         |        |          |     |     |     |     |     |  |  |
| 11 | 0x35B   |         |        |          |     |     |     |     |     |  |  |
| 12 | 0x363   |         |        |          |     |     |     |     |     |  |  |
| 13 | 0x36B   |         |        |          |     |     |     |     |     |  |  |
| 14 | 0x373   |         |        |          |     |     |     |     |     |  |  |
| 15 | 0x37B   |         |        |          |     |     |     |     |     |  |  |

MD\_CELSENS

Define the threshold of sub-cell number for motion detection.

- 0 Motion is detected if 1 sub-cell has motion (More sensitive) (default)
- 1 Motion is detected if 2 sub-cells have motion
- 2 Motion is detected if 3 sub-cells have motion
- 3 Motion is detected if 4 sub-cells have motion (Less sensitive)

MD\_SPEED

Control the velocity of motion detector.

Large value is suitable for slow motion detection.

In MD\_DUAL\_EN = 1, MD\_SPEED should be limited to 0 ~ 31.

0 1 field intervals (default)

62 field intervals

- 1 2 field intervals
- : :

61

- 62 63 field intervals
- 63 Not supported

REV 0.6D - 180 -

| #  | Address | [7] | [6]     | [5]   | [4] | [3]       | [2] | [1] | [0] |  |  |
|----|---------|-----|---------|-------|-----|-----------|-----|-----|-----|--|--|
| 0  | 0x304   |     |         |       |     |           |     |     |     |  |  |
| 1  | 0x30C   |     |         |       |     |           |     |     |     |  |  |
| 2  | 0x314   |     |         |       |     |           |     |     |     |  |  |
| 3  | 0x31C   |     |         |       |     |           |     |     |     |  |  |
| 4  | 0x324   |     |         |       |     |           |     |     |     |  |  |
| 5  | 0x32C   |     |         |       |     |           |     |     |     |  |  |
| 6  | 0x334   |     |         |       |     | BD_LVSENS |     |     |     |  |  |
| 7  | 0x33C   |     | MD_SF   | CENIC |     |           |     |     |     |  |  |
| 8  | 0x344   |     | IVID_SF | SENS  |     | BD_LVSENS |     |     |     |  |  |
| 9  | 0x34C   |     |         |       |     |           |     |     |     |  |  |
| 10 | 0x354   |     |         |       |     |           |     |     |     |  |  |
| 11 | 0x35C   |     |         |       |     |           |     |     |     |  |  |
| 12 | 0x364   |     |         |       |     |           |     |     |     |  |  |
| 13 | 0x36C   |     |         |       |     |           |     |     |     |  |  |
| 14 | 0x374   |     |         |       |     |           |     |     |     |  |  |
| 15 | 0x37C   |     |         |       |     |           |     |     |     |  |  |

Control the spatial sensitivity of motion detector.

O More Sensitive (default) MD\_SPSENS

15 Less Sensitive

BD\_LVSENS Define the threshold of level for blind detection.

Low threshold (More sensitive) (default)

15 High threshold (Less sensitive)

**REV 0.6D** - 181 -

| #  | Address | [7] | [6]      | [5]    | [4] | [3]       | [2] | [1] | [0] |  |
|----|---------|-----|----------|--------|-----|-----------|-----|-----|-----|--|
| 0  | 0x305   |     |          |        |     |           |     |     |     |  |
| 1  | 0x30D   |     |          |        |     |           |     |     |     |  |
| 2  | 0x315   |     |          |        |     |           |     |     |     |  |
| 3  | 0x31D   |     |          |        |     |           |     |     |     |  |
| 4  | 0x325   |     |          |        |     |           |     |     |     |  |
| 5  | 0x32D   |     |          |        |     | ND_LVSENS |     |     |     |  |
| 6  | 0x335   |     |          |        |     |           |     |     |     |  |
| 7  | 0x33D   |     | ND_TM    | DOENIO |     |           |     |     |     |  |
| 8  | 0x345   |     | ואט_וואו | FOEINO |     |           |     |     |     |  |
| 9  | 0x34D   |     |          |        |     |           |     |     |     |  |
| 10 | 0x355   |     |          |        |     |           |     |     |     |  |
| 11 | 0x35D   |     |          |        |     |           |     |     |     |  |
| 12 | 0x365   |     |          |        |     |           |     |     |     |  |
| 13 | 0x36D   |     |          |        |     |           |     |     |     |  |
| 14 | 0x375   |     |          |        |     |           |     |     |     |  |
| 15 | 0x37D   |     |          |        |     |           |     |     |     |  |

ND\_TMPSENS

Define the threshold of temporal sensitivity for night detection.

0 Low threshold (More sensitive) (default)

: :

15 High threshold (Less sensitive)

ND\_LVSENS

Define the threshold of level for night detection.

0 Low threshold (More sensitive) (default)

: :

High threshold (Less sensitive)

3

REV 0.6D - 182 -

| Address | [7] | [6]                | [5] | [4] | [3] | [2] | [1] | [0] |  |  |  |  |
|---------|-----|--------------------|-----|-----|-----|-----|-----|-----|--|--|--|--|
| 0x380   |     | MD_BASE_ADDR[7:0[  |     |     |     |     |     |     |  |  |  |  |
| 0x381   |     | MD_BASE_ADDR[11:8] |     |     |     |     |     |     |  |  |  |  |

MD\_BASE\_ADDR The base address of the motion detection buffer. This address is

in unit of 64K bytes. The generated DDR address will be  $\{MD\_BASE\_ADDR,\,16'h0000\}.$  The default value should be

12'h000

| Address | [7] | [6] | [5] | [4] | [3]            | [2] | [1] | [0] |
|---------|-----|-----|-----|-----|----------------|-----|-----|-----|
| 0x382   |     |     |     |     | RGR_MOTION_SEL |     |     |     |

RGR\_MOTION\_SEL This controls the channel of the motion detection result shown in register 0x3A0 ~ 0x3B7. Before reading back motion result, always set this first.

| Address | [7]            | [6]             | [5] | [4]     | [3]        | [2] | [1] | [0] |  |  |  |
|---------|----------------|-----------------|-----|---------|------------|-----|-----|-----|--|--|--|
| 0x386   | MD_STRB [7:0]* |                 |     |         |            |     |     |     |  |  |  |
| 0x387   |                | MD_STRB [15:8]* |     |         |            |     |     |     |  |  |  |
| 0x388   |                |                 |     | NOVID_  | DET[7:0]*  |     |     |     |  |  |  |
| 0x389   |                |                 |     | NOVID_E | DET[15:8]* |     |     |     |  |  |  |
| 0x38A   |                |                 |     | MD_DI   | ET[7:0]*   |     |     |     |  |  |  |
| 0x38B   |                |                 |     | MD_DE   | T[15:8]*   |     |     |     |  |  |  |
| 0x38C   |                |                 |     | BD_DE   | ET[7:0]*   |     |     |     |  |  |  |
| 0x38D   |                |                 |     | BD_DE   | T[15:8]*   |     |     |     |  |  |  |
| 0x38E   |                | ND_DET[7:0]*    |     |         |            |     |     |     |  |  |  |
| 0x38F   |                | ND_DET[15:8]*   |     |         |            |     |     |     |  |  |  |

<sup>\*</sup> Read Only

MD\_STRB[n] MD strobe has been performed at channel n (read only)

NOVID\_DET[n] NO\_VIDEO Detected from channel n (read only)

MD\_DET[n] Motion Detected from channel n (read only)

BD\_DET[n] Blind Detected from channel n (read only)

ND\_DET[n] Night Detected from channel n (read only)

REV 0.6D - 183 -

| Address | [7] | [6]                  | [5] | [4]       | [3]          | [2] | [1] | [0] |  |  |  |
|---------|-----|----------------------|-----|-----------|--------------|-----|-----|-----|--|--|--|
| 0x3A0   |     | MOTION_FLAG[7:0]     |     |           |              |     |     |     |  |  |  |
| 0x3A1   |     |                      |     | MOTION    | FLAG[15:8]   |     |     |     |  |  |  |
| 0x3A2   |     |                      |     | MOTION_I  | FLAG[23:16]  |     |     |     |  |  |  |
| 0x3A3   |     |                      |     | MOTION_I  | FLAG[31:24]  |     |     |     |  |  |  |
| 0x3A4   |     |                      |     | MOTION_I  | FLAG[39:32]  |     |     |     |  |  |  |
| 0x3A5   |     |                      |     | MOTION_I  | FLAG[47:40]  |     |     |     |  |  |  |
| 0x3A6   |     |                      |     | MOTION_I  | FLAG[55:48]  |     |     |     |  |  |  |
| 0x3A7   |     |                      |     | MOTION_I  | FLAG[63:56]  |     |     |     |  |  |  |
| 0x3A8   |     |                      |     | MOTION_I  | FLAG[71:64]  |     |     |     |  |  |  |
| 0x3A9   |     |                      |     | MOTION_I  | FLAG[79:72]  |     |     |     |  |  |  |
| 0x3AA   |     |                      |     | MOTION_I  | FLAG[87:80]  |     |     |     |  |  |  |
| 0x3AB   |     |                      |     | MOTION_I  | FLAG[95:88]  |     |     |     |  |  |  |
| 0x3AC   |     |                      |     | MOTION_F  | FLAG[103:96] |     |     |     |  |  |  |
| 0x3AD   |     |                      |     | MOTION_FI | LAG[111:104] |     |     |     |  |  |  |
| 0x3AE   |     |                      |     | MOTION_FI | LAG[119:112] |     |     |     |  |  |  |
| 0x3AF   |     |                      |     | MOTION_FI | LAG[127:120] |     |     |     |  |  |  |
| 0x3B0   |     |                      |     | MOTION_FI | LAG[135:128] |     |     |     |  |  |  |
| 0x3B1   |     |                      |     | MOTION_FI | LAG[143:136] |     |     |     |  |  |  |
| 0x3B2   |     |                      |     | MOTION_FI | LAG[151:144] |     |     |     |  |  |  |
| 0x3B3   |     |                      |     | MOTION_FI | LAG[159:152] |     |     |     |  |  |  |
| 0x3B4   |     | MOTION_FLAG[167:160] |     |           |              |     |     |     |  |  |  |
| 0x3B5   |     | MOTION_FLAG[175:168] |     |           |              |     |     |     |  |  |  |
| 0x3B6   |     | MOTION_FLAG[183:176] |     |           |              |     |     |     |  |  |  |
| 0x3B7   |     |                      |     | MOTION_FI | LAG[191:184] |     |     | _   |  |  |  |

MOTION\_FLAG 192 bit motion flag of the channel specified by RGR\_MOTION\_SEL in 0x382

| Address | [7]             | [6] | [5]             | [4] | [3] | [2] | [1] | [0] |  |  |  |
|---------|-----------------|-----|-----------------|-----|-----|-----|-----|-----|--|--|--|
| 0x3B8   | MD_DI_CNT[7:0]* |     |                 |     |     |     |     |     |  |  |  |
| 0x3B9   |                 |     | MD_DI_CNT[9:8]* |     |     |     |     |     |  |  |  |

\* Read only

MD\_DI\_CNT The motion cell count of a specific channel selected by 0x382. This is for DI purpose.

| Address | [7] | [6]            | [5] | [4] | [3] | [2] | [1] | [0] |  |  |
|---------|-----|----------------|-----|-----|-----|-----|-----|-----|--|--|
| 0x3BA   |     | MD_DI_CELLSENS |     |     |     |     |     |     |  |  |
| 0x3BB   |     | MD_DI_LVSENS   |     |     |     |     |     |     |  |  |

MD\_DI\_CELLSENS The motion detection cell sensitivity for DI purpose

MD\_DI\_LVSENS The motion detection threshold level for DI purpose

REV 0.6D - 184 -

| Address | [7] | [6]                    | [5] | [4]        | [3]           | [2] | [1]                  | [0] |  |  |  |  |  |  |  |  |
|---------|-----|------------------------|-----|------------|---------------|-----|----------------------|-----|--|--|--|--|--|--|--|--|
| 0x3E0   |     |                        |     | MOTION_    | MASK[7:0]     |     |                      |     |  |  |  |  |  |  |  |  |
| 0x3E1   |     | MOTION_MASK [15:8]     |     |            |               |     |                      |     |  |  |  |  |  |  |  |  |
| 0x3E2   |     | MOTION_MASK [23:16]    |     |            |               |     |                      |     |  |  |  |  |  |  |  |  |
| 0x3E3   |     |                        |     | MOTION_N   | //ASK [31:24] |     |                      |     |  |  |  |  |  |  |  |  |
| 0x3E4   |     |                        |     | MOTION_N   | MASK [39:32]  |     |                      |     |  |  |  |  |  |  |  |  |
| 0x3E5   |     |                        |     | MOTION_N   | //ASK [47:40] |     |                      |     |  |  |  |  |  |  |  |  |
| 0x3E6   |     |                        |     | MOTION_N   | MASK [55:48]  |     |                      |     |  |  |  |  |  |  |  |  |
| 0x3E7   |     |                        |     | MOTION_N   | MASK [63:56]  |     |                      |     |  |  |  |  |  |  |  |  |
| 0x3E8   |     |                        |     | MOTION_N   | //ASK [71:64] |     |                      |     |  |  |  |  |  |  |  |  |
| 0x3E9   |     |                        |     | MOTION_N   | MASK [79:72]  |     |                      |     |  |  |  |  |  |  |  |  |
| 0x3EA   |     |                        |     | MOTION_N   | MASK [87:80]  |     |                      |     |  |  |  |  |  |  |  |  |
| 0x3EB   |     |                        |     | MOTION_N   | MASK [95:88]  |     |                      |     |  |  |  |  |  |  |  |  |
| 0x3EC   |     |                        |     | MOTION_M   | IASK [103:96] |     |                      |     |  |  |  |  |  |  |  |  |
| 0x3ED   |     |                        |     | MOTION_M   | ASK [111:104] |     |                      |     |  |  |  |  |  |  |  |  |
| 0x3EE   |     |                        |     | MOTION_M   | ASK [119:112] |     |                      |     |  |  |  |  |  |  |  |  |
| 0x3EF   |     |                        |     | MOTION_ M. | ASK [127:120] |     |                      |     |  |  |  |  |  |  |  |  |
| 0x3F0   |     |                        |     | MOTION_M   | ASK [135:128] |     |                      |     |  |  |  |  |  |  |  |  |
| 0x3F1   |     |                        |     | MOTION_M   | ASK [143:136] |     |                      |     |  |  |  |  |  |  |  |  |
| 0x3F2   |     |                        |     | MOTION_M   | ASK [151:144] |     |                      |     |  |  |  |  |  |  |  |  |
| 0x3F3   |     |                        |     | MOTION_M   | ASK [159:152] |     |                      |     |  |  |  |  |  |  |  |  |
| 0x3F4   |     | MOTION_MASK [167:160]  |     |            |               |     |                      |     |  |  |  |  |  |  |  |  |
| 0x3F5   |     | MOTION_MASK [175:168]  |     |            |               |     |                      |     |  |  |  |  |  |  |  |  |
| 0x3F6   |     | MOTION_ MASK [183:176] |     |            |               |     |                      |     |  |  |  |  |  |  |  |  |
| 0x3F7   |     |                        |     | MOTION_ M. | ASK [191:184] |     | MOTION_MASK[191:184] |     |  |  |  |  |  |  |  |  |

MOTION\_MASK 192 bit motio

192 bit motion mask of the channel specified by MASK\_CH\_SEL in 0x3FE

| Address | [7] | [6] | [5] | [4]         | [3] | [2] | [1] | [0] |  |
|---------|-----|-----|-----|-------------|-----|-----|-----|-----|--|
| 0x3FE   |     |     |     | MASK_CH_SEL |     |     |     |     |  |

MASK\_CH\_SEL The channel selection to access masks in  $0x3E0 \sim 0x3F7$ 

REV 0.6D - 185 -

#### **Clock PLL / Analog IP Control**

| Address | [7]        | [6]      | [5]           | [4]        | [3]        | [2] | [1]   | [0]   |
|---------|------------|----------|---------------|------------|------------|-----|-------|-------|
| 0xEB0   | CLK81_LOCK | CLK81_PD | EXT_CLK81_SEL | CLK81_IREF | CLK81_CPX4 |     | CLK81 | _LPX4 |

CLK81\_LPX4 81 MHz clock PLL loop filter select

0 80K Ohms

1 40K Ohms (default)

2 30K Ohms

3 20K Ohms

CLK81\_CPX4 81 MHz clock PLL charge pump select

0 1 uA

1 5 uA (default)

2 10 uA 3 15 uA

CLK81\_IREF 81 MHz clock PLL current control

0 Low current (default)

1 Higher current (30% more)

EXT\_CLK81\_SEL 0 Select 81 MHz clock from internal PLL (default)

Select 81 MHz clock from EXT\_CLK81 pin

CLK81\_PD 0 Do not power down 81 MHz PLL (default)

1 Power down 81 MHz PLL

CLK81\_LOCK PLL Lock signal. Used for FPGA mode only. Read only.

| Address | [7]         | [6]       | [5] | [4]         | [3]    | [2]    | [1]    | [0]    |
|---------|-------------|-----------|-----|-------------|--------|--------|--------|--------|
| 0xEB8   | CLK108_LOCK | CLK108_PD |     | CLK108_IREF | CLK108 | 3_CPX4 | CLK108 | B_LPX4 |

CLK108\_LPX4 108 MHz clock PLL loop filter select

0 80K Ohms

1 40K Ohms (default)

2 30K Ohms3 20K Ohms

CLK108\_CPX4 108 MHz clock PLL charge pump select

0 1 uA

1 5 uA (default)

2 10 uA 3 15 uA

CLK108\_IREF 108 MHz clock PLL current control

0 Low current (default)

1 Higher current (30% more)

CLK108\_PD 0 Do not power down 108 MHz PLL

1 Power down 108 MHz PLL

REV 0.6D - 186 -

CLK108\_LOCK The 108 MHz clock PLL is locked. Used for FPGA mode only. Read Only.

| Address | S  | [7]        | [6]       | [5]      | [4]                                                                 | [3]                                              | [2]         | [1]           | [0]         |  |
|---------|----|------------|-----------|----------|---------------------------------------------------------------------|--------------------------------------------------|-------------|---------------|-------------|--|
| 0xEB9   |    |            | DBG_CODEC |          | DBG_CLK108                                                          | DBG_DLL_SEL                                      | DBG_DLL     | DBG_SYSPL     | DBG_CLK81   |  |
|         |    | DBG_CL     | .K81      | 0        | Don't 81 N                                                          | MHz PLL out                                      | put to EXT  | _CLK81        |             |  |
|         |    |            |           | 1        | Send CL                                                             | K81 PLL outp                                     | out to EXT_ | _CLK81 pin    |             |  |
|         |    | DBG_SY     | SPLL      | 0        | Don't sen                                                           | d SYSPLL o                                       | utput to EX | T_SYSCLK      | pin         |  |
|         |    |            |           | 1        | Send SYS                                                            | SPLL output                                      | to EXT_SY   | SCLK pin      |             |  |
|         |    | DBG_DL     | L         | 0        | When DB                                                             | G_CLK108                                         | = 1, the TF | P1 output 10  | 8 MHz clock |  |
|         |    |            |           |          | from 108                                                            | MHz PLL                                          |             |               |             |  |
|         |    |            |           | 1        | The TP1                                                             | output DLL0                                      | or DLL1 te  | st output     |             |  |
|         |    | DBG_DL     | L_SEL     | 0        | When DB                                                             | When DBG_DLL is 1, TP1 output DLL0 test signal   |             |               |             |  |
|         |    |            |           | 1        | When DB                                                             | G_DLL is 1,                                      | TP1 outpu   | t DLL1 test : | signal      |  |
|         |    | DBG_CLK108 |           | 0        | Do not ou                                                           | tput 108 MH                                      | z PLL outp  | ut to TP1 pi  | n           |  |
|         |    |            |           | 1        | Output 10                                                           | Output 108 MHz PLL output to TP1 pin when DBG_DL |             |               |             |  |
|         |    |            |           |          | 0                                                                   |                                                  |             |               |             |  |
|         |    | DBG_C      | ODEC      | 0        | Disable CODEC test signal output<br>Enable CODEC test signal output |                                                  |             |               |             |  |
|         |    |            |           | 1        | Enable C                                                            | ODEC test                                        | signal outp | out           |             |  |
| Addres  | SS | [7]        | [6]       | [5]      | [4]                                                                 | [3]                                              | [2]         | [1]           | [0]         |  |
| 0xEC4   | 4  | EXT_VADC   | EXT_AADC  | A_DAC_PD | A_ADC_PD                                                            |                                                  | V_AD        | C_PD          |             |  |
|         |    | V_ADC_     | PD[n]     | 1        | Power do                                                            | wn channel                                       | n video AD  | С             |             |  |
|         |    |            |           | 0        | Do not po                                                           | wer down vi                                      | deo ADC     |               |             |  |
|         |    | A_ADC_     | PD        | 1        | Power do                                                            | wn audio AD                                      | C           |               |             |  |
|         |    |            |           | 0        | Do not po                                                           | wer down au                                      | udio ADC    |               |             |  |
|         |    | A_DAC_PD   |           | 1<br>0   |                                                                     | wn audio D <i>A</i><br>wer down au               | . •         |               |             |  |
|         |    | EXT_AA     | DC        | 1<br>0   |                                                                     | nal digital inp<br>ADC outpu                     |             | ss audio AD   | С           |  |

| - | Address | [7]      | [6]        | [5]        | [4]        | [3] | [2] | [1] | [0] |
|---|---------|----------|------------|------------|------------|-----|-----|-----|-----|
| ( | 0xEC5   | EXT_ADAC | VADC_CKPOL | ADAC_CKPOL | AADC_CKPOL |     |     |     |     |

Use video ADC output

Use external digital input to bypass video ADC

EXT\_ADAC 1 ADPCM decoder output ADATP to

1

0

REV 0.6D - 187 -

EXT\_VADC

external audio DAC or I2S receiver

(ADATP pin is output)

0 ADATP is pin is input

VADC\_CKPOL Reverse the clock polarity for video ADC

ADAC\_CKPOL Reverse the clock polarity for audio DAC

AADC\_CKPOL Reverse the clock polarity for audio ADC

| Address | [7] | [6]          | [5]                     | [4]       | [3] | [2] | [1] | [0] |  |  |
|---------|-----|--------------|-------------------------|-----------|-----|-----|-----|-----|--|--|
| 0xEC6   |     |              | ADAC_IBCTL              |           |     |     |     |     |  |  |
| 0xEC7   |     | ADAC_LPFBIAS |                         |           |     |     |     |     |  |  |
| 0xEC8   | А   | DAC_LPF_SE   | L ADAC_IB_OTA ADAC_BIAS |           |     |     |     |     |  |  |
| 0xEC9   |     |              |                         | ADAC_TEST |     |     |     |     |  |  |

ADAC\_IBCTL Internal Testing Features
ADAC\_LPFBIAS Internal Testing Features
ADAC\_BIAS Internal Testing Features
ADAC\_IB\_OTA Internal Testing Features
ADAC\_LPF\_SEL Internal Testing Features
ADAC\_TEST Internal Testing Features

| Address | [7]                       | [6] | [5] | [4] | [3]                | [2]     | [1] | [0] |  |
|---------|---------------------------|-----|-----|-----|--------------------|---------|-----|-----|--|
| 0xEE6   |                           |     |     |     | DDRA_DLL_DQS_SEL0  |         |     |     |  |
| 0xEE7   |                           |     |     |     | DDRA_DLL_DQS_SEL1  |         |     |     |  |
| 0xEE8   |                           |     |     |     | DDRA_DLL_CLK90_SEL |         |     |     |  |
| 0xEE9   | DDRA_DLL_TEST_SEL DDRA_DI |     |     |     |                    | L_TAP_S |     |     |  |

DDRA\_DLL\_DQS\_SEL0 Select DDR\_DQS\_SEL/32 clock phase delay

DDRA\_DLL\_DQS\_SEL1 Select DDR\_DQS\_SEL/32 clock phase delay

DDRA\_DLL\_CLK90\_SEL Select the phase of 90 degree CLK generated from DLL.

The phase is DDR CLK90 SEL/32

DDRA\_DLL\_TAP\_S Select DLL Taps

DDRA\_DLL\_TEST\_SEL DLL test output signal select

00xx DLL debug output (see DLL IP for details)

01xx DQS0 output 10xx DQS1 output

11xx Clock 90 DLL output

REV 0.6D - 188 -

| Address | [7] | [6]       | [5]      | [4] | [3]                | [2] | [1]     | [0]      |  |
|---------|-----|-----------|----------|-----|--------------------|-----|---------|----------|--|
| 0xEEB   |     |           |          |     | DDRB_DLL_DQS_SEL0  |     |         |          |  |
| 0xEEC   |     |           |          |     | DDRB_DLL_DQS_SEL1  |     |         |          |  |
| 0xEED   |     |           |          |     | DDRB_DLL_CLK90_SEL |     |         |          |  |
| 0xEEE   |     | DDRB_DLL_ | TEST_SEL |     |                    |     | DDRB_DL | _L_TAP_S |  |

DDRB\_DLL\_DQS\_SEL0 Select DDR\_DQS\_SEL/32 clock phase delay

DDRB\_DLL\_DQS\_SEL1 Select DDR\_DQS\_SEL/32 clock phase delay

DDRB\_DLL\_CLK90\_SEL Select the phase of 90 degree CLK generated from DLL.

The phase is DDR\_CLK90\_SEL/32

DDRB\_DLL\_TAP\_S Select DLL Taps

DDRB\_DLL\_TEST\_SEL DLL test output signal select

00xx DLL debug output (see DLL IP for details)

01xx DQS0 output 10xx DQS1 output

11xx Clock 90 DLL output

REV 0.6D - 189 -

| Address | [7]        | [6]        | [5]        | [4] | [3] | [2] | [1] | [0] |
|---------|------------|------------|------------|-----|-----|-----|-----|-----|
| 0xEF0   | int_resetn | dll_resetn | mux_resetn |     |     |     |     |     |

int\_resetn Software reset for VD front-end

dll\_resetn Software reset for DLL

mux\_resetn Software reset for mux\_core

| Address | [7] | [6]    | [5]    | [4] | [3]         | [2]    | [1]    | [0] |  |
|---------|-----|--------|--------|-----|-------------|--------|--------|-----|--|
| 0xEF8   |     | PV_CLI | K_DLY1 |     | PV_CLK_DLY0 |        |        |     |  |
| 0xEF9   |     | PV_CLI | K_DLY3 |     |             | PV_CLI | K_DLY2 |     |  |

PV\_CLK\_DLYn PV output clock delay control

| Address | [7]    | [6] | [5]     | [4] | [3]    | [2] | [1]     | [0] |
|---------|--------|-----|---------|-----|--------|-----|---------|-----|
| 0xEFA   | PV1_MD |     | PV1_SEL |     | PV0_MD |     | PV0_SEL |     |
| 0xEFB   | PV3_MD |     | PV3_SEL |     | PV2_MD |     | PV2_SEL |     |

PVn\_MD 1 Insert motion detection flag into the video stream for preview port n. 0 Do not insert motion detection flag into the video stream for preview port n PV0\_SEL Preview port 0 selection 001 Output external TW2866 through VD1 port in 108 MHz byte-interleaved format 010 Output external TW2866 through VD2 port in 108 MHz byte-interleaved format 011 Output external TW2866 through VD3 port in 108 MHz byte-interleaved format 100 Output on-chip VIN1 in 27 MHz single channel format 101 Output on-chip VIN1/VIN2 in 54 MHz byte-interleaved format 110 Output on-chip VIN1/VIN2/VIN3/VIN4 in 108 MHz byteinterleaved format 111 Output on-chip VIN1~VIN4 and off-chip VD1 video stream in line-interleaved format from

REV 0.6D - 190 -

|         | PV1_SEI  | L        | Previev               | w port 1 sele                                             | ection                                                              |                                 |                             |                         |
|---------|----------|----------|-----------------------|-----------------------------------------------------------|---------------------------------------------------------------------|---------------------------------|-----------------------------|-------------------------|
|         |          |          | 00X                   | Output ex                                                 | kternal TW2                                                         | 866 through                     | n VD1 port i                | n 108 MHz               |
|         |          |          |                       | byte-interl                                               | eaved forma                                                         | at                              |                             |                         |
|         |          |          | 010                   | Output ex                                                 | ternal TW28                                                         | 366 through                     | VD2 port ir                 | 108 MHz                 |
|         |          |          |                       | byte-interl                                               | eaved forma                                                         | at                              |                             |                         |
|         |          |          | 011                   | Output ex                                                 | ternal TW28                                                         | 366 through                     | VD3 port ir                 | 108 MHz                 |
|         |          |          |                       | byte-interl                                               | eaved forma                                                         | at                              |                             |                         |
|         |          |          | 100                   | Output on                                                 | -chip VIN2 i                                                        | n 27 MHz s                      | ingle chann                 | el format               |
|         |          |          | 101                   | Output on                                                 | -chip VIN3/                                                         | VIN4 in 54 N                    | ЛHz byte-in                 | terleaved               |
|         |          |          |                       | format                                                    |                                                                     |                                 |                             |                         |
|         |          |          | 111                   | Output off                                                | -chip TW28                                                          | 366 video st                    | ream throu                  | gh VD2/ VD3             |
|         |          |          |                       | video stre                                                | am in line-ir                                                       | iterleaved fo                   | ormat from                  |                         |
|         | PV2 SEI  | ı        | Drovio                | wport 2 ook                                               | action                                                              |                                 |                             |                         |
|         | PV2_ 3EI | <u>L</u> | Previe                | w port 2 sele                                             |                                                                     |                                 |                             |                         |
|         |          |          | 01/1/                 | O                                                         | -tIT\//0                                                            | 000 41                          | . \/D0 t :                  | - 400 MIII-             |
|         |          |          | 0XX                   | •                                                         |                                                                     | 866 through                     | n VD2 port i                | n 108 MHz               |
|         |          |          |                       | byte-interl                                               | eaved forma                                                         | at                              | •                           |                         |
|         |          |          | 0XX<br>1XX            | byte-interl                                               |                                                                     | at                              | •                           |                         |
|         | PV3 SEI  | L        | 1XX                   | byte-interl<br>Output on                                  | eaved forma<br>-chip VIN3 i                                         | at                              | •                           |                         |
|         | PV3_ SEI | L        | 1XX                   | byte-interl Output on w port 3 sele                       | eaved forma<br>-chip VIN3 i<br>ection                               | at<br>n 27 MHz s                | ingle chanr                 | el format               |
|         | PV3_SEI  | L        | 1XX<br>Previev        | byte-interl Output on w port 3 sele Output ex             | eaved forma<br>-chip VIN3 i<br>ection<br>kternal TW2                | at<br>n 27 MHz s<br>866 through | ingle chanr                 | el format               |
|         | PV3_ SEI | L        | 1XX<br>Previev<br>0XX | byte-interl Output on w port 3 sele Output ex byte-interl | eaved formation-chip VIN3 in ection external TW2 leaved formations. | at<br>n 27 MHz s<br>866 through | ingle chanr<br>n VD3 port i | nel format<br>n 108 MHz |
|         | PV3_ SEI | L        | 1XX<br>Previev        | byte-interl Output on w port 3 sele Output ex byte-interl | eaved forma<br>-chip VIN3 i<br>ection<br>kternal TW2                | at<br>n 27 MHz s<br>866 through | ingle chanr<br>n VD3 port i | nel format<br>n 108 MHz |
| Address | PV3_ SEI | [6]      | 1XX<br>Previev<br>0XX | byte-interl Output on w port 3 sele Output ex byte-interl | eaved formation-chip VIN3 in ection external TW2 leaved formations. | at<br>n 27 MHz s<br>866 through | ingle chanr<br>n VD3 port i | nel format<br>n 108 MHz |

| PV_CLK_POL  | Revers | e the preview module clock polarity                                                                 |
|-------------|--------|-----------------------------------------------------------------------------------------------------|
| PV_CLK_SEL  |        | the preview on-chip module clock rate for<br>t 0, 1, and 3<br>27 MHz<br>54 MHz<br>81 MHz<br>108 MHz |
| PV_CLK_SEL2 | Select | the preview on-chip module clock rate for                                                           |

PV port 2

00 27 MHz

REV 0.6D - 191 -

01 54 MHz

10 Reserved

11 108 MHz

| Address | [7]        | [6]        | [5]        | [4] | [3]        | [2]        | [1]        | [0]        |
|---------|------------|------------|------------|-----|------------|------------|------------|------------|
| 0xEFD   | VD3_CK_POL | VD2_CK_POL | VD1_CK_POL |     | PV3_CK_POL | PV2_CK_POL | PV1_CK_POL | PV0_CK_POL |

PVn\_CK\_POL Reverse the preview port n clock polarity

VDn\_CK\_POL Reverse the VD port n input clock polarity

|   | Address | [7] | [6] | [5]          | [4] | [3]         | [2] | [1]         | [0] |
|---|---------|-----|-----|--------------|-----|-------------|-----|-------------|-----|
| ſ | 0xEFE   |     |     | PV_CLKO_SEL2 |     | PV_CLKO_SEL |     | VD_CLKO_SEL |     |

VD\_CLKO\_SEL Select the output clock for external video decoder. This is used for

FPGA mode only

00 27 MHz

01 54 MHz

1X 108 MHz

PV\_CLKO\_SEL Select the output clock for preview ports

00 27 MHz

01 54 MHz

10 81 MHz

11 108 MHz

PV\_CLKO\_SEL2 Select the output clock for preview ports

00 27 MHz

01 54 MHz

10 Reserved

11 108 MHz

REV 0.6D - 192 -

# Parametric Information

#### **AC/DC Electrical Parameters**

Table 18. Characteristics

| Parameter                               | Symbol                                                      | Min  | Тур  | Max  | Units           |
|-----------------------------------------|-------------------------------------------------------------|------|------|------|-----------------|
| Power Supply                            |                                                             |      |      |      |                 |
| Power Supply — Digital I/O              | $V_{VDDO}$                                                  | 2.97 | 3.3  | 3.63 | V               |
| Power Supply — SSTL I/O                 |                                                             | 2.3  | 2.5  | 2.7  | V               |
| Power Supply — SYSPLL                   | VDDO_SSTL                                                   | 2.97 | 3.3  | 3.63 | V               |
| Power Supply — C108PLL                  | VDDSYSPLL                                                   | 2.97 | 3.3  | 3.63 |                 |
| Power Supply — C81PLL                   | VDDSPLL                                                     | 2.97 | 3.3  | 3.63 | V               |
| 1 Ower Supply — So II LL                | VDDCLK81PL                                                  | 2.31 | 0.0  | 3.03 | V               |
| Power Supply — Video Decoder A/D        | L                                                           | 2.97 | 3.3  | 3.63 | V               |
| . one. capp.y                           | VDDVADC1,<br>VDDVADC2,                                      |      | 0.0  | 0.00 | •               |
|                                         | VDDVADC2,                                                   |      |      |      |                 |
|                                         | VDDVADC3,                                                   |      |      |      |                 |
| Power Supply — Audio Decoder A/D, D/A   | VDDAADC,                                                    | 2.97 | 3.3  | 3.63 | V               |
|                                         | VDDADAC,                                                    |      |      |      |                 |
| Power Supply — DLL                      | V <sub>VDDDLL</sub>                                         | 1.08 | 1.2  | 1.32 | V               |
| Power Supply — SSTL Core                | VVDDSSTL                                                    | 1.08 | 1.2  | 1.32 | V               |
| Power Supply — Digital Core             | $V_{VDDI}$                                                  | 1.08 | 1.2  | 1.32 | V               |
| Voltage Reference for SSTL PAD          | V <sub>VREFSSTL</sub>                                       | -    | 1.25 | -    | V               |
| Analog CVBS Video ADC Supply current    | I <sub>VDDVADC</sub>                                        | -    | 80   | -    | mA              |
| Analog Audio ADC/DAC                    | I <sub>VDDAADC</sub> , I <sub>VDDADAC</sub> ,               |      | 40   |      | mA              |
| Digital I/O Supply current              | I <sub>VDDO</sub>                                           | -    | 110  | -    | mA              |
| Digital I/O SSTL Supply current         | I <sub>VDDPSSTL</sub>                                       |      | 160  |      | mA              |
| PLL Supply current                      | I <sub>VDDSYSPLL</sub> , I <sub>VDDSPLL</sub> , IVDDCLK81PL | -    | 10   | -    | mA              |
| Internal Core Supply current            | I <sub>VDDI,</sub>                                          | -    | 270  | -    | mA              |
| SSTL Core Supply current                | I <sub>VDDSSTL</sub>                                        | -    | 180  | -    | mA              |
| DLL Supply current                      | IIVDDDLL                                                    | -    | 10   | -    |                 |
| SSTL Reference Supply current           | I <sub>VREFSSTL</sub>                                       | -    | 10   | -    | mA              |
| Ambient Operating Temperature           | ТА                                                          | 0    |      | +70  | $\mathcal C$    |
| Digital Inputs                          |                                                             |      |      |      |                 |
| Input High Voltage (TTL)                | V IH                                                        | 2.0  | -    | 3.6  | V               |
| Input Low Voltage (TTL)                 | V IL                                                        | -0.3 | -    | 0.8  | V               |
| Input High Current (V IN=V DD)          | Iн                                                          | -    | -    | 10   | μΑ              |
| Input Low Current (V IN=VSS)            | I IL                                                        |      | _    | -10  | <u>μΑ</u><br>μΑ |
| Input Capacitance (f=1 MHz, V IN=2.4 V) |                                                             |      | 6    |      |                 |
| input Capacitance (i=1 MHz, V iN=2.4 V) | C IN                                                        | -    | 6    | -    | pF              |

REV 0.6D - 193 -

### TW5864 – 5D1 H264 ENCODER WITH 4 A/V DECODER

#### **PRELIMNARY**

| Output High Voltage (I OH = -4mA)                                                                                                                           | V он             | 2.4  | -       | V DD33 | V    |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|------|---------|--------|------|
| Output Low Voltage (I oL = 4mA)                                                                                                                             | V OL             | -    | -       | 0.4    | V    |
| 3-State Current                                                                                                                                             | l oz             | -    | -       | 10     | μΑ   |
| Output Capacitance                                                                                                                                          | Со               | -    | 6       | -      | pF   |
| Analog Input                                                                                                                                                |                  |      |         |        |      |
| Analog Pin Input voltage at VIN1A, VIN1B,<br>VIN2A, VIN2B, VIN3, VIN3B, VIN4A, VIN4B,<br>AIN1, AIN2, AIN3, AIN4, AIN5 Input Range<br>(AC coupling required) | Vi               | 0    | 1.0     | 2.0    | Vpp  |
| Analog Pin Input Capacitance                                                                                                                                | СА               | -    | 6       | -      | pF   |
| ADCs                                                                                                                                                        |                  |      |         |        |      |
| ADC resolution                                                                                                                                              | ADCR             | -    | 10      | -      | bits |
| ADC integral Non-linearity                                                                                                                                  | AINL             | -    | ±1      | -      | LSB  |
| ADC differential non-linearity                                                                                                                              | ADNL             | -    | ±1      | -      | LSB  |
| ADC clock rate                                                                                                                                              | f <sub>ADC</sub> | 24   | 27      | 30     | MHz  |
| Horizontal PLL                                                                                                                                              |                  |      |         |        |      |
| Line frequency (50Hz)                                                                                                                                       | f <sub>LN</sub>  | -    | 15.625  | -      | KHz  |
| Line frequency (60Hz)                                                                                                                                       | $f_{LN}$         | -    | 15.734  | -      | KHz  |
| static deviation                                                                                                                                            | $\Delta f_{H}$   | -    | -       | 6.2    | %    |
| Subcarrier PLL                                                                                                                                              |                  |      |         |        |      |
| Subcarrier frequency (NTSC-M)                                                                                                                               | f <sub>SC</sub>  | -    | 3579545 | -      | Hz   |
| Subcarrier frequency (PAL-BDGHI)                                                                                                                            | f <sub>SC</sub>  | -    | 4433619 | -      | Hz   |
| Subcarrier frequency (PAL-M)                                                                                                                                | f <sub>SC</sub>  | -    | 3575612 | -      | Hz   |
| Subcarrier frequency (PAL-N)                                                                                                                                | f <sub>SC</sub>  | -    | 3582056 | -      | Hz   |
| lock in range                                                                                                                                               | $\Delta f_H$     | ±450 | -       | -      | Hz   |
| Crystal spec                                                                                                                                                |                  |      |         |        |      |
| nominal frequency (fundamental)                                                                                                                             |                  | -    | 27      | -      | MHz  |
| Deviation                                                                                                                                                   |                  | -    | -       | ±50    | ppm  |
| Temperature range                                                                                                                                           | Та               | 0    | -       | 70     | °C   |
| Load capacitance                                                                                                                                            | CL               | -    | 20      | -      | pF   |
| series resistor                                                                                                                                             | RS               | -    | 80      | -      | Ohm  |

REV 0.6D - 194 -

### Mechanical Data 352 BGA

#### TOP VIEW





#### BOTTOM VIEW



|                              | Symbol       | Common Dimensions |                  |  |  |
|------------------------------|--------------|-------------------|------------------|--|--|
| Package :                    |              | PBGA              |                  |  |  |
| Body Size:                   | X            | D<br>E            | 27,000<br>27,000 |  |  |
| Ball Pitch :                 | X            | eD<br>eE          | 1.000            |  |  |
| Total Thickness :            |              | A                 | 2.230 ±0.130     |  |  |
| Mold Thickness :             |              | A3                | 1.170 Ref.       |  |  |
| Substrate Thickness :        |              | A2                | 0.560 Ref.       |  |  |
| Ball Diameter :              |              |                   | 0.600            |  |  |
| Stand Off :                  |              | A1                | 0.400 ~ 0.600    |  |  |
| Ball Width :                 | Ball Width : |                   |                  |  |  |
| Mold Area :                  | M<br>N       | 24.000<br>24.000  |                  |  |  |
| Chamfer                      | CA           | 4.000*45* Ref.    |                  |  |  |
| Package Edge Tolerance :     | qqq          | 0.200             |                  |  |  |
| Substrate Flatness :         | bbb          | 0.250             |                  |  |  |
| Mold Flatness :              | ccc          | 0.350             |                  |  |  |
| Coplanarity:                 | ddd          | 0.200             |                  |  |  |
| Ball Offset (Package) :      | eee          | 0.250             |                  |  |  |
| Ball Offset (Ball) :         | fff          | 0.100             |                  |  |  |
| Ball Count :                 | n            | 352               |                  |  |  |
| Edge Ball Center to Center : | X<br>Y       | D1<br>E1          | 25.000<br>25.000 |  |  |

REV 0.6D - 195 -

## **Order Information**

| Part #            | Name | Description             | Ball Count | Body Size  |
|-------------------|------|-------------------------|------------|------------|
| TW5864-BA1-GR BGA |      | Ball Grid Array Package | 352        | 27x27 mm^2 |

REV 0.6D - 196 -

### **Copyright Notice**

This manual is copyrighted by Techwell, Inc. Do not reproduce, transform to any other format, or send/transmit any part of this documentation without the express written permission of Techwell, Inc.

REV 0.6D - 197 -

## **Trademark Acknowledgment**

REV 0.6D - 198 -

### **Disclaimer**

This document provides technical information for the user. Techwell, Inc. reserves the right to modify the information in this document as necessary. The customer should make sure that they have the most recent data sheet version. Techwell, Inc. holds no responsibility for any errors that may appear in this document. Customers should take appropriate action to ensure their use of the products does not infringe upon any patents. Techwell, Inc. respects valid patent rights of third parties and does not infringe upon or assist others to infringe upon such rights.

REV 0.6D - 199 -

## **Life Support Policy**

Techwell, Inc. products are not authorized for use as critical components in life support devices or systems.

REV 0.6D - 200 -

## **Revision History**

| Revision Date Changes Note  |                                                                   | Changes Note                                                                        |
|-----------------------------|-------------------------------------------------------------------|-------------------------------------------------------------------------------------|
| 0.01 03/05/10 Initial draft |                                                                   | Initial draft                                                                       |
| 0.03                        | 0.03 03/11/10 Added Missing Backend Information, still incomplete |                                                                                     |
| 0.05                        | 04/19/10                                                          | Added missing register description in H264 encoding portion. Still incomplete.      |
| 0.06                        | 5/14/2010                                                         | Change the SYSCLKPLL and CLK81PLL VDD to 3.3V instead of 1.2V Many other revision   |
| 0.06c                       | 8/6/2010                                                          | Change the VDD / VDDO / VSS / VDD_SSTL / VDDO_SSTL / VSS_SSTL ball assignment table |
| 0.06D                       | 11/9/2010                                                         | Added AC/DC Electrical Parameters Section                                           |

REV 0.6D - 201 -