

# 5D1 H264 Encoder with 4-Channel A/V Decoder & 12 Channels External VD Inputs for Security Applications

## TW5864B1

TW5864 is a H.264 encoder solution with integrated 4-channel analog A/V decoders. TW5864 can be used as a low cost single chip solution for 4-channel H.264 hardware compression PC cards, or 16-channel cards by using additional external TW2866 chips. There are 3 versions of TW5864 that can support no external video decoder (TW5864A), 4 channel external video decoders (TW5864B), and 12 channel external video decoders (TW5864C). TW5864 can also be used in embedded DVR applications as an AV front-end chip with H264 encoding capability. It can work with existing H.264 hardcore or DSP based CODECs. In existing H264 CODECs, performance may be limited due to limitation in both memory bandwidth and hardware resources. With the H.264 encoder built in at the front-end, the number of encoding channel supported scales with number of TW5864 chips used. The front-end H264 encoder offloads the processing from the backend CODECs to allow higher port count support and allows DSP resources saved and reserved for product differentiation features such as video analytic intelligence.

TW5864 features H.264 baseline level 3 compliant encoder capable of performing up to 5 D1 equivalent video encoding (125 fps for PAL and 150 fps for NTSC), 17 channel G.726 ADPCM hardware audio encoder with one channel for two way audio communication. The H.264 video encoder supports dual-bitstream compression for both local storage and network port outputs. It also features a motion JPEG encoder for up to 25 frames per second shared among all video channels.

TW5864 integrates 4 A/V decoders. It has 4 CVBS analog inputs fed into four internal high quality NTSC/PAL video decoders. In addition, it has 3 digital BT. 656 input, running up to 108 MHz, capable of receiving up to 12 D1 video channels from external multi-channel video decoders such as TW2866 / TW2867. This allows the TW5864 to

support a total of 16 video input channels. The video streams from both on-chip/off-chip video decoders are fed into H.264 encoder as well as to external interfaces for preview purpose. The preview stream can go through either though four BT. 656 video output interfaces or PCI interfaces. The four BT 656 ports support both multi-channel byte or line interleaved output to interface with various external display solutions.

TW5864 has built-in de-interlacers and OSDs before encoding is performed. There are also 16 sets of motion detection / night detection / blind detection engine for channel alarm notification. In addition, the hardware encoder generated motion information of each channel is accessible to the external CPU for analytic purpose. TW5864 also integrates many sets of scalers for each of the H264 encoder, MJPEG, and preview paths. Each of these scalers is independently configured.

TW5864 provides both asynchronous host interface and PCI interface for external CPU control and bitstream upload. The PCI interface can run at 33 or 66 MHz.

#### **Analog Video Decoder**

- 4 CVBS analog inputs fed into 4 sets of video decoder accept all NTSC(M/N/4.43) / PAL (B/D/G/H/I/K/L/M/N/60) standards with auto detection
- Integrated video analog anti-aliasing filters and 10 bit CMOS ADCs for each video decoder
- High performance adaptive 4H comb filters for all NTSC/PAL standards
- IF compensation filter for improvement of color demodulation
- Color Transient Improvement (CTI)
- Automatic white peak control
- Programmable hue, saturation, contrast, brightness and sharpness
- Proprietary fast video locking system for nonreal-time application
- Noise Reduction to remove impulse noise

#### **Digital Input Ports**

- Three BT. 656 ports, each running at 108 MHz, directly interfaced with 3 external TW2866s
- Byte-interleaving supports 4 channels each port
- Interlaced D1 interface at 60 / 50 fields per second
- Progressive D1 interface at 30 / 25 frames per second

#### • Pre-processing

- Per channel triple high performance downscalers of each channel scales independently for H264, JPEG and preview output
- Per channel motion detector with 16 X 12 cells
- Single Box
- 1-bit per pixel text
- 12-bit per pixel bitmap

#### • Digital Output Ports

- Preview video for external display chips
- Four BT. 656 ports for preview raw video output
- Byte-Interleaving interlaced D1 for all ports at 27 or 108 MHz
- Line-interleaving for the first 2 ports capable of supporting mix of interlaced D1 and CIF format at 27, 54, 81, or 108 MHz

#### **H.264 Video Encoder**

- H.264 baseline profile @ level 3 encoding
- Bit rate from 64 kbps up to 10 mbps each channel
- Maximum 125 fps (PAL) or 150 fps (NTSC)
- Real-time 4 D1 / 16 CIF or non-real-time 16 D1 main stream encoding
- Real-time 4 CIF / 16 QCIF or non-real-time 16 CIF secondary stream encoding
- VBR / CBR controllable
- Configurable GOP interval

#### **Digital Audio CODEC**

- Hardware G.726 ADPCM encoder
- Encodes maximum of 17 channels, with 1 channel for two way communication
- Decodes 1 channel of audio for playback
- RTC for AV sync

#### **DDR** Interface

- Two 16-bit external DDR SDRAM memories
- Running at 166 MHz
- Total 256 MB up to 1 GB
- Auto refresh

#### **Host Interface**

- Configurable 32-bit asynchronous host interface / PCI interface
- PCI Interface runs as both initiator and target at 33 / 66 MHz
- Per channel night / blind detections
- Per channel de-interlacer to convert Interlaced video into progressive before compression
- Per channel OSD for information overlay
- Motion vector granularity at full pel, ½ pel, and ½ pel
- Motion vector ranges [-256, +255.75]
- In-loop de-blocking filter
- CAVLC entropy coding

#### **Video Analytic Interface**

- Per MB type / motion information
- 16x12 cells motion detection information
- Accessible through PCI / Async Host Interface

#### **Motion JPEG Encoder**

- Maximum of 25 fps, shared among all channels
- Support picture sizes of D1, CIF, and half-D1

#### **Analog Audio CODEC**

- Integrated five audio ADCs and one audio DAC providing multi-channel audio mixed analog output
- Supports a standard I2S interface for record output and playback input
- PCM 8/16 bit and u-Law/A-Law 8bit for audio word length
- Programmable audio sample rate that covers popular frequencies of 8/16/32/44.1/48kHz
- Video through PCI supporting various preview resolution such as
- 2 D1
- 1 D1 + 4 CIF
- 9 CIF
- 16 OCIF
- 1 D1 + 15 QCIF
- I2C Interface for external Video Decoder chips configuration
- IRQs and GPIOs

#### System Clock

- Single 27 MHz external crystal clock input
- 3 built-in PLLs for internal clock generation

#### **Package**

• 352 BGA

# **Table of Contents**

| Functional Block Diagram                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 7                                                                          |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------|
| Pin Diagram                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 9                                                                          |
| TW5864 (352 BGA)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                            |
| Pin Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                                            |
| Analog Interface                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 10                                                                         |
| PCI Interface                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                                            |
| ASYNC Host Interface                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 12                                                                         |
| Video Digital Interface                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                            |
| Audio Digital Interface                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                            |
| DDR SDRAM Interface                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 14                                                                         |
| Misc Interface                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 15                                                                         |
| Power / Ground Interface                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                            |
| Functional Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                            |
| CVBS Video Input                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 17                                                                         |
| Formats                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                            |
| Analog Front-End                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                            |
| Decimation Filter                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 19                                                                         |
| AGC and Clamping                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                            |
| Sync Processing                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 20                                                                         |
| Y/C Separation                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                                            |
| Color Decoding                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                                            |
| Chrominance Demodulation                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 20                                                                         |
| ACC (Automatic Color gain control)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 22                                                                         |
| Chrominance Gain, Offset and Hue Adjustment                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 22                                                                         |
| CTI (Color Transient Improvement)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 22                                                                         |
| THE DT OF OR D. T. H. A.D. A.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                                            |
| ITU-R BT.656 Digital Input Ports                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Zi                                                                         |
| Pre-processing Modules                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 28                                                                         |
| Pre-processing Modules  Downscalers                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 28                                                                         |
| Pre-processing Modules  Downscalers  Motion Detection                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 29                                                                         |
| Pre-processing Modules  Downscalers  Motion Detection  Mask and Detection Region Selection                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 28<br>29<br>29                                                             |
| Pre-processing Modules  Downscalers  Motion Detection  Mask and Detection Region Selection  Sensitivity Control                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 28<br>29<br>29<br>30                                                       |
| Pre-processing Modules  Downscalers  Motion Detection  Mask and Detection Region Selection  Sensitivity Control  Level Sensitivity                                                                                                                                                                                                                                                                                                                                                                                                                                    | 29<br>29<br>29<br>30                                                       |
| Pre-processing Modules  Downscalers  Motion Detection  Mask and Detection Region Selection  Sensitivity Control  Level Sensitivity  Spatial Sensitivity                                                                                                                                                                                                                                                                                                                                                                                                               | 29<br>29<br>30<br>30                                                       |
| Pre-processing Modules  Downscalers  Motion Detection  Mask and Detection Region Selection  Sensitivity Control  Level Sensitivity  Spatial Sensitivity  Temporal Sensitivity                                                                                                                                                                                                                                                                                                                                                                                         | 28<br>29<br>29<br>30<br>30                                                 |
| Pre-processing Modules  Downscalers  Motion Detection  Mask and Detection Region Selection  Sensitivity Control  Level Sensitivity.  Spatial Sensitivity  Temporal Sensitivity  Velocity Control                                                                                                                                                                                                                                                                                                                                                                      | 2829303031                                                                 |
| Pre-processing Modules  Downscalers  Motion Detection  Mask and Detection Region Selection  Sensitivity Control  Level Sensitivity  Spatial Sensitivity  Temporal Sensitivity                                                                                                                                                                                                                                                                                                                                                                                         | 2829303031                                                                 |
| Pre-processing Modules  Downscalers  Motion Detection  Mask and Detection Region Selection  Sensitivity Control  Level Sensitivity  Spatial Sensitivity  Temporal Sensitivity  Velocity Control  Blind Detection  Night Detection                                                                                                                                                                                                                                                                                                                                     | 28 29 30 30 31 31 32                                                       |
| Pre-processing Modules  Downscalers  Motion Detection  Mask and Detection Region Selection  Sensitivity Control  Level Sensitivity.  Spatial Sensitivity  Temporal Sensitivity  Velocity Control  Blind Detection  Night Detection  H264 Encoding Channel Capture                                                                                                                                                                                                                                                                                                     | 28 29 30 30 31 31 32 32                                                    |
| Pre-processing Modules  Downscalers  Motion Detection  Mask and Detection Region Selection  Sensitivity Control  Level Sensitivity.  Spatial Sensitivity  Temporal Sensitivity  Velocity Control  Blind Detection  Night Detection  H264 Encoding Channel Capture  MJPEG Encoding Channel Capture                                                                                                                                                                                                                                                                     | 282930303131323233                                                         |
| Pre-processing Modules  Downscalers  Motion Detection  Mask and Detection Region Selection  Sensitivity Control  Level Sensitivity.  Spatial Sensitivity  Temporal Sensitivity  Velocity Control  Blind Detection  Night Detection  H264 Encoding Channel Capture  MJPEG Encoding Channel Capture  PCI Preview Channel Selection.                                                                                                                                                                                                                                     | 28293031313132323335                                                       |
| Pre-processing Modules  Downscalers  Motion Detection  Mask and Detection Region Selection  Sensitivity Control  Level Sensitivity  Spatial Sensitivity  Temporal Sensitivity  Velocity Control  Blind Detection  Night Detection  H264 Encoding Channel Capture  MJPEG Encoding Channel Capture  PCI Preview Channel Selection  Digital Preview Output Port                                                                                                                                                                                                          | 282930313132323235                                                         |
| Pre-processing Modules  Downscalers  Motion Detection  Mask and Detection Region Selection  Sensitivity Control  Level Sensitivity  Spatial Sensitivity  Temporal Sensitivity  Velocity Control  Blind Detection  Night Detection  H264 Encoding Channel Capture  MJPEG Encoding Channel Capture  PCI Preview Channel Selection  Digital Preview Output Port  Byte-Interleaved Format                                                                                                                                                                                 | 28293031313132323536                                                       |
| Pre-processing Modules  Downscalers Motion Detection Mask and Detection Region Selection Sensitivity Control Level Sensitivity. Spatial Sensitivity Temporal Sensitivity Velocity Control Blind Detection Night Detection H264 Encoding Channel Capture MJPEG Encoding Channel Capture DE PCI Preview Channel Selection Digital Preview Output Port Byte-Interleaved Format Two Channel D1 Time-multiplexed Format with 54MHz.                                                                                                                                        | 28 29 29 29 30 30 30 31 31 32 32 32 33 36 38 38 38 39 39 39                |
| Pre-processing Modules  Downscalers Motion Detection Mask and Detection Region Selection Sensitivity Control Level Sensitivity Spatial Sensitivity Temporal Sensitivity Velocity Control Blind Detection Night Detection Night Detection H264 Encoding Channel Capture MJPEG Encoding Channel Capture PCI Preview Channel Selection  Digital Preview Output Port Byte-Interleaved Format Two Channel D1 Time-multiplexed Format with 54MHz Line-Interleaved Format                                                                                                    | 28 29 29 29 29 30 30 30 31 31 32 32 33 35 38 38 38 38 39 43                |
| Pre-processing Modules  Downscalers Motion Detection Mask and Detection Region Selection Sensitivity Control Level Sensitivity Spatial Sensitivity Temporal Sensitivity Velocity Control Blind Detection Night Detection H264 Encoding Channel Capture MJPEG Encoding Channel Capture PCI Preview Channel Selection Digital Preview Output Port Byte-Interleaved Format Two Channel D1 Time-multiplexed Format with 54MHz Line-Interleaved Format H.264 Encoding Module                                                                                               | 288 299 299 299 300 300 300 300 311 31 32 32 33 36 38 38 38 38 39 43 44 45 |
| Pre-processing Modules  Downscalers  Motion Detection  Mask and Detection Region Selection  Sensitivity Control  Level Sensitivity  Spatial Sensitivity  Temporal Sensitivity  Velocity Control  Blind Detection  Night Detection  Night Detection  H264 Encoding Channel Capture  MJPEG Encoding Channel Capture  PCI Preview Channel Selection  Digital Preview Output Port  Byte-Interleaved Format  Two Channel D1 Time-multiplexed Format with 54MHz  Line-Interleaved Format.  H.264 Encoding Module  De-Interlacers                                            | 288 299 299 299 300 300 300 300 311 31 32 32 33 36 38 38 38 38 39 43 44 45 |
| Pre-processing Modules  Downscalers  Motion Detection  Mask and Detection Region Selection  Sensitivity Control  Level Sensitivity  Spatial Sensitivity  Temporal Sensitivity  Velocity Control  Blind Detection  Night Detection  H264 Encoding Channel Capture  MJPEG Encoding Channel Capture  PCI Preview Channel Selection  Digital Preview Output Port  Byte-Interleaved Format  Two Channel D1 Time-multiplexed Format with 54MHz  Line-Interleaved Format  H.264 Encoding Module  De-Interlacers  OSDs 45                                                     | 288 299 299 299 299 299 299 299 299 299                                    |
| Pre-processing Modules  Downscalers  Motion Detection  Mask and Detection Region Selection  Sensitivity Control  Level Sensitivity  Spatial Sensitivity  Temporal Sensitivity  Velocity Control  Blind Detection  Night Detection  Night Detection  H264 Encoding Channel Capture  MJPEG Encoding Channel Capture  PCI Preview Channel Selection  Digital Preview Output Port  Byte-Interleaved Format  Two Channel D1 Time-multiplexed Format with 54MHz  Line-Interleaved Format  H.264 Encoding Module  De-Interlacers.  OSDs 45  H264 Encoders                    | 28 29 29 29 30 30 30 31 31 32 32 33 38 38 38 45 45                         |
| Pre-processing Modules  Downscalers  Motion Detection  Mask and Detection Region Selection  Sensitivity Control  Level Sensitivity  Spatial Sensitivity  Temporal Sensitivity  Velocity Control  Blind Detection  Night Detection  Night Detection  H264 Encoding Channel Capture  MJPEG Encoding Channel Capture  PCI Preview Channel Selection  Digital Preview Output Port  Byte-Interleaved Format  Two Channel D1 Time-multiplexed Format with 54MHz  Line-Interleaved Format  H.264 Encoding Module  De-Interlacers  OSDs 45  H264 Encoders  H.264 Coded Stream | 28 29 29 29 30 30 31 31 32 32 33 38 38 38 38 45 45 45 46 46                |
| Pre-processing Modules  Downscalers  Motion Detection  Mask and Detection Region Selection  Sensitivity Control  Level Sensitivity  Spatial Sensitivity  Temporal Sensitivity  Velocity Control  Blind Detection  Night Detection  Night Detection  H264 Encoding Channel Capture  MJPEG Encoding Channel Capture  PCI Preview Channel Selection  Digital Preview Output Port  Byte-Interleaved Format  Two Channel D1 Time-multiplexed Format with 54MHz  Line-Interleaved Format  H.264 Encoding Module  De-Interlacers.  OSDs 45  H264 Encoders                    | 288 29 29 29 29 29 29 29 29 29 29 29 29 29                                 |

| Serial Audio interiace                                                     |            |
|----------------------------------------------------------------------------|------------|
| Audio Multi-Chip Cascade                                                   | 53         |
| ACLKP/ASYNP Slave Mode Data Output Timing                                  |            |
| Audio Clock Generation                                                     |            |
| Audio Clock Auto Setup                                                     |            |
| Audio Encoding / Decoding                                                  |            |
| Host Interfaces                                                            |            |
| PCI Interface                                                              |            |
| Asynchronous Interface                                                     |            |
| External DRAM Interface                                                    |            |
| HW Operation Flow                                                          |            |
| H264 Encoding Data Flow                                                    |            |
| MJPEG Encoding Data Flow                                                   | 65         |
| ADPCM Encoding Data Flow                                                   | 66         |
| ADPCM Decoding Data Flow                                                   |            |
| PCI Preview Data Flow                                                      | 68         |
| egister Description - Direct Map Space                                     | 69         |
| 0x0000 ~ 0x1FFC - H264 Register Map                                        | 69         |
| 0x2000 ~ 0x2FFC - H264 Stream Memory Map                                   | 82         |
| 0x4000 ~ 0x4FFC — Audio Register Map                                       |            |
| 0x8800 ~ 0x88FC - Interrupt Register Map                                   | 92         |
| 0x9000 ~ 0x920C - Video Capture (VIF) Register Map                         |            |
| 0xA000 ~ 0xA8FF – DDR Controller Register Map                              |            |
| 0xB004 ~ 0xB018 – HW version/ARB12 Register Map                            |            |
| 0xB800 ~ 0xB80C – Indirect Access Register Map                             | 106        |
| 0xC000 ~ 0xC7FC - Preview Register Map                                     | 107        |
| 0xC800 ~ 0xC804 – JPEG Capture Register Map                                |            |
| 0xD000 ~ 0xD0FC – JPEG Control Register Map                                | 112        |
| 0xE000 ~ 0xFC00 – Motion Vector Register Map                               | 117        |
| 0x18000 ~ 0x181FC - PCI Master/Slave Control Map                           | 118        |
| 0x18080 ~ 0x180BC – VLC/MC/Audio Burst Base                                | 400        |
| Address<br>0x180C0 ~ 0x180DC – JPEG Push Mode Buffer Base                  | 126        |
| 0X180C0 ~ 0X180DC - JPEG Push Mode Butter Base                             | 400        |
| Address                                                                    | 126        |
| 0x18100 ~ 0x1817C – Preview Base Address                                   |            |
| 0x80000 ~ 0x87FFF – DDR Burst RW Register Map                              | 128        |
| egister Description – Indirect Map Space                                   |            |
| Analog Video / Audio Decoder / Encoder<br>Front-End Scalers / Multiplexers |            |
| Motion / Blind / Night Detection                                           |            |
| Clock PLL / Analog IP Control                                              | 402        |
| arametric Information                                                      |            |
| AC/DC Electrical Parameters                                                |            |
| DDR Interface AC Characteristics                                           |            |
| DDR Interface AC Characteristics DDR Interface AC Timing                   |            |
| PCI Interface AC Timing                                                    | 194<br>407 |
| Video Interface AC Timing                                                  |            |
| I2C Interface AC Timing                                                    |            |
| ackage Outline Drawing                                                     | <br>200    |
| ife Support Policy                                                         |            |
|                                                                            | 201<br>201 |
|                                                                            |            |

# **Table of Figures**

| Figure 1.                                                                                                                                                                                                                              | TW5864 Block Diagram                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 7                                                                                  |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------|
| Figure 2.                                                                                                                                                                                                                              | TW5864A 4-channel PC Card Solution                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 7                                                                                  |
| Figure 3.                                                                                                                                                                                                                              | TW5864C 16-channel PC card solution                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 8                                                                                  |
| Figure 4.                                                                                                                                                                                                                              | TW5864C 16-channel Embedded DVR solution                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 8                                                                                  |
| Figure 5.                                                                                                                                                                                                                              | TW5864 Pin Diagram (Bottom View)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 9                                                                                  |
| Figure 6.                                                                                                                                                                                                                              | The frequency response of the video input anti-aliasing filter                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 19                                                                                 |
| Figure 7.                                                                                                                                                                                                                              | The characteristic of Decimation Filter                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 19                                                                                 |
| Figure 8.                                                                                                                                                                                                                              | The characteristics of Luminance Notch Filter for NTSC and PAL                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                                    |
| Figure 9.                                                                                                                                                                                                                              | The characteristics of Chrominance Band-Pass Filter for NTSC and PAL                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                                                    |
| Figure 10.                                                                                                                                                                                                                             | The characteristics of Chrominance Low-Pass Filter Curves                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                    |
| Figure 11.                                                                                                                                                                                                                             | The Characteristic of Luminance Peaking filter                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                                    |
| Figure 12.                                                                                                                                                                                                                             | Timing Diagram of ITU-R BT.656 format                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                                                    |
| Figure 13.                                                                                                                                                                                                                             | Timing Diagram of 108MHz 4 Ch D1 Time-Division-Multiplexed Video data                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 25                                                                                 |
| Figure 14.                                                                                                                                                                                                                             | Pin output Timing of 108MHz 4 Ch D1 Time-Division-Multiplexed Video data with 108MHz clos                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | k. 26                                                                              |
| Figure 15.                                                                                                                                                                                                                             | The Pre-processing Module                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                    |
| Figure 16.                                                                                                                                                                                                                             | Motion mask and Detection Cell                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                                    |
| Figure 17.                                                                                                                                                                                                                             | The relationship between current and reference field when MD_REFFLD = "0"                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                    |
| Figure 18.                                                                                                                                                                                                                             | The relationship between current and reference field when MD_REFFLD = "1"                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                    |
|                                                                                                                                                                                                                                        | H264 Encoding Capture Path Channel Selection                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                    |
|                                                                                                                                                                                                                                        | MJPEG Encoding Capture Path Channel Selection                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                                    |
| Figure 21.                                                                                                                                                                                                                             | PCI Preview Path Channel Selection                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                    |
| Figure 22.                                                                                                                                                                                                                             | Timing Diagram of ITU-R BT.656 format                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                                                    |
| Figure 23.                                                                                                                                                                                                                             | Timing Diagram of Two Channel Time-multiplexed Format                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                                                    |
|                                                                                                                                                                                                                                        | Logical Timing Diagram of 4 Ch Half D1 Time-multiplexed Format                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                                    |
|                                                                                                                                                                                                                                        | Timing Diagram of 108MHz 4 Ch D1 Time-Division-Multiplexed Video data                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                                                    |
|                                                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                                                                    |
|                                                                                                                                                                                                                                        | Output Timing of 108MHz 4 Ch D1 Time-Division-Multiplexed Video data with 108MHz clock                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                    |
| Figure 27.                                                                                                                                                                                                                             | The Line-Interleaved Header Format                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 43                                                                                 |
| Figure 27.<br>Figure 28.                                                                                                                                                                                                               | The Line-Interleaved Header Format                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 43<br>49                                                                           |
| Figure 27.<br>Figure 28.<br>Figure 29.                                                                                                                                                                                                 | The Line-Interleaved Header Format                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 43<br>49<br>50                                                                     |
| Figure 27.<br>Figure 28.<br>Figure 29.<br>Figure 30.                                                                                                                                                                                   | The Line-Interleaved Header Format                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 43<br>49<br>50<br>51                                                               |
| Figure 27.<br>Figure 28.<br>Figure 29.<br>Figure 30.<br>Figure 31.                                                                                                                                                                     | The Line-Interleaved Header Format                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 43<br>49<br>50<br>51                                                               |
| Figure 27. Figure 28. Figure 29. Figure 30. Figure 31. Figure 32.                                                                                                                                                                      | The Line-Interleaved Header Format  Block Diagram of Audio Codec  Audio Decimation Filter Response  Timing Chart of Serial Audio Interface  Timing Chart of Multi-channel Audio Record  Recommended Clock Master cascade mode system with ACLKRMASTER=1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 43<br>50<br>51<br>52                                                               |
| Figure 27. Figure 28. Figure 29. Figure 30. Figure 31. Figure 32. Figure 33.                                                                                                                                                           | The Line-Interleaved Header Format  Block Diagram of Audio Codec  Audio Decimation Filter Response.  Timing Chart of Serial Audio Interface  Timing Chart of Multi-channel Audio Record  Recommended Clock Master cascade mode system with ACLKRMASTER=1  Audio Playback Falling Edge Triggered Input Timing, RM_SYNC=0, PB_MASTER=0, ADATPDLY=                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 43<br>50<br>51<br>52<br>55                                                         |
| Figure 27. Figure 28. Figure 29. Figure 30. Figure 31. Figure 32. Figure 33. Figure 34.                                                                                                                                                | The Line-Interleaved Header Format  Block Diagram of Audio Codec  Audio Decimation Filter Response  Timing Chart of Serial Audio Interface  Timing Chart of Multi-channel Audio Record  Recommended Clock Master cascade mode system with ACLKRMASTER=1  Audio Playback Falling Edge Triggered Input Timing, RM_SYNC=0, PB_MASTER=0, ADATPDLY=                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 43<br>50<br>51<br>52<br>55<br>=0 56                                                |
| Figure 27. Figure 28. Figure 29. Figure 30. Figure 31. Figure 32. Figure 33. Figure 34. Figure 35.                                                                                                                                     | The Line-Interleaved Header Format  Block Diagram of Audio Codec  Audio Decimation Filter Response  Timing Chart of Serial Audio Interface  Timing Chart of Multi-channel Audio Record  Recommended Clock Master cascade mode system with ACLKRMASTER=1  Audio Playback Falling Edge Triggered Input Timing, RM_SYNC=0, PB_MASTER=0, ADATPDLY=  Audio Playback Falling Edge Triggered Input Timing, RM_SYNC=1, PB_MASTER=0, ADATPDLY=  Audio Playback Falling Edge Triggered Input Timing, RM_SYNC=0, PB_MASTER=0, ADATPDLY=                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 43<br>50<br>51<br>55<br>=0 56<br>=0 56                                             |
| Figure 27. Figure 28. Figure 29. Figure 31. Figure 32. Figure 33. Figure 34. Figure 35. Figure 36.                                                                                                                                     | The Line-Interleaved Header Format  Block Diagram of Audio Codec  Audio Decimation Filter Response  Timing Chart of Serial Audio Interface  Timing Chart of Multi-channel Audio Record  Recommended Clock Master cascade mode system with ACLKRMASTER=1  Audio Playback Falling Edge Triggered Input Timing, RM_SYNC=0, PB_MASTER=0, ADATPDLY=  Audio Playback Falling Edge Triggered Input Timing, RM_SYNC=1, PB_MASTER=0, ADATPDLY=  Audio Playback Falling Edge Triggered Input Timing, RM_SYNC=0, PB_MASTER=0, ADATPDLY=  Audio Playback Falling Edge Triggered Input Timing, RM_SYNC=1, PB_MASTER=0, ADATPDLY=  Audio Playback Falling Edge Triggered Input Timing, RM_SYNC=1, PB_MASTER=0, ADATPDLY=                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 43<br>50<br>51<br>55<br>=0 56<br>=0 56<br>=1 56                                    |
| Figure 27. Figure 28. Figure 29. Figure 31. Figure 32. Figure 33. Figure 34. Figure 35. Figure 36. Figure 37.                                                                                                                          | The Line-Interleaved Header Format  Block Diagram of Audio Codec  Audio Decimation Filter Response  Timing Chart of Serial Audio Interface  Timing Chart of Multi-channel Audio Record  Recommended Clock Master cascade mode system with ACLKRMASTER=1  Audio Playback Falling Edge Triggered Input Timing, RM_SYNC=0, PB_MASTER=0, ADATPDLY=  Audio Playback Falling Edge Triggered Input Timing, RM_SYNC=1, PB_MASTER=0, ADATPDLY=  Audio Playback Falling Edge Triggered Input Timing, RM_SYNC=1, PB_MASTER=0, ADATPDLY=  Audio Playback Falling Edge Triggered Input Timing, RM_SYNC=1, PB_MASTER=0, ADATPDLY=  Audio Playback Rising Edge Triggered Input Timing, RM_SYNC=1, PB_MASTER=0, ADATPDLY=                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 43<br>50<br>51<br>55<br>=0 56<br>=0 56<br>=1 56<br>=1 57                           |
| Figure 27. Figure 28. Figure 29. Figure 31. Figure 32. Figure 33. Figure 34. Figure 35. Figure 36. Figure 37. Figure 38.                                                                                                               | The Line-Interleaved Header Format  Block Diagram of Audio Codec  Audio Decimation Filter Response  Timing Chart of Serial Audio Interface  Timing Chart of Multi-channel Audio Record  Recommended Clock Master cascade mode system with ACLKRMASTER=1  Audio Playback Falling Edge Triggered Input Timing, RM_SYNC=0, PB_MASTER=0, ADATPDLY=  Audio Playback Falling Edge Triggered Input Timing, RM_SYNC=1, PB_MASTER=0, ADATPDLY=  Audio Playback Falling Edge Triggered Input Timing, RM_SYNC=1, PB_MASTER=0, ADATPDLY=  Audio Playback Rising Edge Triggered Input Timing, RM_SYNC=1, PB_MASTER=0, ADATPDLY=  Audio Playback Rising Edge Triggered Input Timing, RM_SYNC=0, PB_MASTER=0, ADATPDLY=  Audio Playback Rising Edge Triggered Input Timing, RM_SYNC=1, PB_MASTER=0, ADATPDLY=                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 43<br>50<br>51<br>55<br>=0 56<br>=0 56<br>=1 56<br>=1 57<br>1.57                   |
| Figure 27. Figure 28. Figure 29. Figure 31. Figure 32. Figure 33. Figure 34. Figure 35. Figure 36. Figure 37. Figure 38. Figure 39.                                                                                                    | The Line-Interleaved Header Format  Block Diagram of Audio Codec  Audio Decimation Filter Response  Timing Chart of Serial Audio Interface  Timing Chart of Multi-channel Audio Record  Recommended Clock Master cascade mode system with ACLKRMASTER=1  Audio Playback Falling Edge Triggered Input Timing, RM_SYNC=0, PB_MASTER=0, ADATPDLY=  Audio Playback Falling Edge Triggered Input Timing, RM_SYNC=1, PB_MASTER=0, ADATPDLY=  Audio Playback Falling Edge Triggered Input Timing, RM_SYNC=0, PB_MASTER=0, ADATPDLY=  Audio Playback Falling Edge Triggered Input Timing, RM_SYNC=1, PB_MASTER=0, ADATPDLY=  Audio Playback Rising Edge Triggered Input Timing, RM_SYNC=1, PB_MASTER=0, ADATPDLY=  Audio Playback Rising Edge Triggered Input Timing, RM_SYNC=1, PB_MASTER=0, ADATPDLY=  Audio Playback Rising Edge Triggered Input Timing, RM_SYNC=1, PB_MASTER=0, ADATPDLY=  Audio Playback Rising Edge Triggered Input Timing, RM_SYNC=1, PB_MASTER=0, ADATPDLY=                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 43<br>50<br>51<br>55<br>=0 56<br>=1 56<br>=1 57<br>1.57<br>1.57                    |
| Figure 27. Figure 28. Figure 29. Figure 31. Figure 32. Figure 34. Figure 35. Figure 36. Figure 37. Figure 38. Figure 39. Figure 40.                                                                                                    | The Line-Interleaved Header Format  Block Diagram of Audio Codec  Audio Decimation Filter Response                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 4349515255 =0 56 =1 57 1.57 1.57 0.58 0.58                                         |
| Figure 27. Figure 28. Figure 29. Figure 30. Figure 32. Figure 34. Figure 35. Figure 36. Figure 37. Figure 38. Figure 39. Figure 40. Figure 41.                                                                                         | The Line-Interleaved Header Format  Block Diagram of Audio Codec  Audio Decimation Filter Response                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 434950515255 =0 56 =1 57 1.57 1.57 0.58 0.5863                                     |
| Figure 27. Figure 28. Figure 29. Figure 31. Figure 32. Figure 34. Figure 36. Figure 36. Figure 37. Figure 38. Figure 39. Figure 40. Figure 41. Figure 42.                                                                              | The Line-Interleaved Header Format  Block Diagram of Audio Codec  Audio Decimation Filter Response  Timing Chart of Serial Audio Interface  Timing Chart of Multi-channel Audio Record  Recommended Clock Master cascade mode system with ACLKRMASTER=1  Audio Playback Falling Edge Triggered Input Timing, RM_SYNC=0, PB_MASTER=0, ADATPDLY=  Audio Playback Falling Edge Triggered Input Timing, RM_SYNC=1, PB_MASTER=0, ADATPDLY=  Audio Playback Falling Edge Triggered Input Timing, RM_SYNC=1, PB_MASTER=0, ADATPDLY=  Audio Playback Falling Edge Triggered Input Timing, RM_SYNC=1, PB_MASTER=0, ADATPDLY=  Audio Playback Rising Edge Triggered Input Timing, RM_SYNC=0, PB_MASTER=0, ADATPDLY=  Audio Playback Rising Edge Triggered Input Timing, RM_SYNC=1, PB_MASTER=0, ADATPDLY=  Audio Playback Rising Edge Triggered Input Timing, RM_SYNC=1, PB_MASTER=0, ADATPDLY=  Audio Playback Rising Edge Triggered Input Timing, RM_SYNC=0, PB_MASTER=0, ADATPDLY=  Audio Playback Rising Edge Triggered Input Timing, RM_SYNC=1, PB_MASTER=0, ADATPDLY=  Audio Playback Rising Edge Triggered Input Timing, RM_SYNC=1, PB_MASTER=0, ADATPDLY=  Audio Playback Rising Edge Triggered Input Timing, RM_SYNC=1, PB_MASTER=0, ADATPDLY=  Audio Playback Rising Edge Triggered Input Timing, RM_SYNC=1, PB_MASTER=0, ADATPDLY=  Audio Playback Rising Edge Triggered Input Timing, RM_SYNC=1, PB_MASTER=0, ADATPDLY=  Audio Playback Rising Edge Triggered Input Timing, RM_SYNC=1, PB_MASTER=0, ADATPDLY=  Audio Playback Rising Edge Triggered Input Timing, RM_SYNC=1, PB_MASTER=0, ADATPDLY=  Audio Playback Rising Edge Triggered Input Timing, RM_SYNC=1, PB_MASTER=0, ADATPDLY=  Audio Playback Rising Edge Triggered Input Timing, RM_SYNC=1, PB_MASTER=0, ADATPDLY=  Audio Playback Rising Edge Triggered Input Timing, RM_SYNC=1, PB_MASTER=0, ADATPDLY=  Audio Playback Rising Edge Triggered Input Timing, RM_SYNC=1, PB_MASTER=0, ADATPDLY=  Audio Playback Rising Edge Triggered Input Timing, RM_SYNC=1, PB_MASTER=0, ADATPDLY=  Audio Playback Rising Edge Triggered Input Timing, RM_SYNC=1, PB_MASTE | 43<br>50<br>55<br>=0 56<br>=1 56<br>=1 57<br>1.57<br>1.57<br>0.58<br>0.58<br>0.63  |
| Figure 27. Figure 28. Figure 29. Figure 31. Figure 32. Figure 33. Figure 35. Figure 36. Figure 37. Figure 38. Figure 39. Figure 40. Figure 41. Figure 42. Figure 43.                                                                   | The Line-Interleaved Header Format  Block Diagram of Audio Codec  Audio Decimation Filter Response  Timing Chart of Serial Audio Interface  Timing Chart of Multi-channel Audio Record  Recommended Clock Master cascade mode system with ACLKRMASTER=1  Audio Playback Falling Edge Triggered Input Timing, RM_SYNC=0, PB_MASTER=0, ADATPDLY=  Audio Playback Falling Edge Triggered Input Timing, RM_SYNC=1, PB_MASTER=0, ADATPDLY=  Audio Playback Falling Edge Triggered Input Timing, RM_SYNC=1, PB_MASTER=0, ADATPDLY=  Audio Playback Rising Edge Triggered Input Timing, RM_SYNC=1, PB_MASTER=0, ADATPDLY=  Audio Playback Rising Edge Triggered Input Timing, RM_SYNC=0, PB_MASTER=0, ADATPDLY=  Audio Playback Rising Edge Triggered Input Timing, RM_SYNC=1, PB_MASTER=0, ADATPDLY=  Audio Playback Rising Edge Triggered Input Timing, RM_SYNC=0, PB_MASTER=0, ADATPDLY=  Audio Playback Rising Edge Triggered Input Timing, RM_SYNC=1, PB_MASTER=0, ADATPDLY=  Audio Playback Rising Edge Triggered Input Timing, RM_SYNC=1, PB_MASTER=0, ADATPDLY=  Audio Playback Rising Edge Triggered Input Timing, RM_SYNC=1, PB_MASTER=0, ADATPDLY=  Audio Playback Rising Edge Triggered Input Timing, RM_SYNC=1, PB_MASTER=0, ADATPDLY=  Audio Playback Rising Edge Triggered Input Timing, RM_SYNC=1, PB_MASTER=0, ADATPDLY=  Audio Playback Rising Edge Triggered Input Timing, RM_SYNC=1, PB_MASTER=0, ADATPDLY=  Audio Playback Rising Edge Triggered Input Timing, RM_SYNC=1, PB_MASTER=0, ADATPDLY=  Audio Playback Rising Edge Triggered Input Timing, RM_SYNC=1, PB_MASTER=0, ADATPDLY=  Audio Playback Rising Edge Triggered Input Timing, RM_SYNC=1, PB_MASTER=0, ADATPDLY=  Audio Playback Rising Edge Triggered Input Timing, RM_SYNC=1, PB_MASTER=0, ADATPDLY=  Audio Playback Rising Edge Triggered Input Timing, RM_SYNC=1, PB_MASTER=0, ADATPDLY=  Audio Playback Rising Edge Triggered Input Timing, RM_SYNC=1, PB_MASTER=0, ADATPDLY=  Audio Playback Rising Edge Triggered Input Timing, RM_SYNC=1, PB_MASTER=0, ADATPDLY=  Audio Playback Rising Edge Triggered Input Timing, RM_SYNC=1, PB_MASTER | 43<br>49<br>50<br>55<br>=0 56<br>=1 57<br>1.57<br>1.57<br>0.58<br>0.58<br>63<br>64 |
| Figure 27. Figure 28. Figure 29. Figure 30. Figure 32. Figure 33. Figure 35. Figure 36. Figure 37. Figure 38. Figure 39. Figure 40. Figure 41. Figure 42. Figure 43. Figure 44.                                                        | The Line-Interleaved Header Format  Block Diagram of Audio Codec  Audio Decimation Filter Response  Timing Chart of Serial Audio Interface  Timing Chart of Multi-channel Audio Record  Recommended Clock Master cascade mode system with ACLKRMASTER=1  Audio Playback Falling Edge Triggered Input Timing, RM_SYNC=0, PB_MASTER=0, ADATPDLY=  Audio Playback Falling Edge Triggered Input Timing, RM_SYNC=1, PB_MASTER=0, ADATPDLY=  Audio Playback Falling Edge Triggered Input Timing, RM_SYNC=1, PB_MASTER=0, ADATPDLY=  Audio Playback Falling Edge Triggered Input Timing, RM_SYNC=1, PB_MASTER=0, ADATPDLY=  Audio Playback Rising Edge Triggered Input Timing, RM_SYNC=0, PB_MASTER=0, ADATPDLY=  Audio Playback Rising Edge Triggered Input Timing, RM_SYNC=1, PB_MASTER=0, ADATPDLY=  Audio Playback Rising Edge Triggered Input Timing, RM_SYNC=1, PB_MASTER=0, ADATPDLY=  Audio Playback Rising Edge Triggered Input Timing, RM_SYNC=1, PB_MASTER=0, ADATPDLY=  Audio Playback Rising Edge Triggered Input Timing, RM_SYNC=1, PB_MASTER=0, ADATPDLY=  Audio Playback Rising Edge Triggered Input Timing, RM_SYNC=1, PB_MASTER=0, ADATPDLY=  TW5864 HW Data Flow  MJPEG Encoding Data Flow  ADPCM Encoding Data Flow  ADPCM Encoding Data Flow                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 43495055 =0 56 =1 56 =1 57 1.57 0.58 0.586465                                      |
| Figure 27. Figure 28. Figure 29. Figure 30. Figure 31. Figure 33. Figure 34. Figure 36. Figure 37. Figure 38. Figure 39. Figure 40. Figure 41. Figure 42. Figure 43. Figure 44. Figure 45.                                             | The Line-Interleaved Header Format  Block Diagram of Audio Codec  Audio Decimation Filter Response  Timing Chart of Serial Audio Interface  Timing Chart of Multi-channel Audio Record  Recommended Clock Master cascade mode system with ACLKRMASTER=1  Audio Playback Falling Edge Triggered Input Timing, RM_SYNC=0, PB_MASTER=0, ADATPDLY=  Audio Playback Falling Edge Triggered Input Timing, RM_SYNC=1, PB_MASTER=0, ADATPDLY=  Audio Playback Falling Edge Triggered Input Timing, RM_SYNC=1, PB_MASTER=0, ADATPDLY=  Audio Playback Falling Edge Triggered Input Timing, RM_SYNC=1, PB_MASTER=0, ADATPDLY=  Audio Playback Rising Edge Triggered Input Timing, RM_SYNC=1, PB_MASTER=0, ADATPDLY=  Audio Playback Rising Edge Triggered Input Timing, RM_SYNC=1, PB_MASTER=0, ADATPDLY=  Audio Playback Rising Edge Triggered Input Timing, RM_SYNC=0, PB_MASTER=0, ADATPDLY=  Audio Playback Rising Edge Triggered Input Timing, RM_SYNC=0, PB_MASTER=0, ADATPDLY=  Audio Playback Rising Edge Triggered Input Timing, RM_SYNC=1, PB_MASTER=0, ADATPDLY=  Audio Playback Rising Edge Triggered Input Timing, RM_SYNC=1, PB_MASTER=0, ADATPDLY=  Audio Playback Rising Edge Triggered Input Timing, RM_SYNC=1, PB_MASTER=0, ADATPDLY=  TW5864 HW Data Flow  MJPEG Encoding Data Flow  ADPCM Encoding Data Flow  ADPCM Decoding Data Flow  ADPCM Decoding Data Flow                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 43495055 =0 56 =1 56 =1 57 1.57 1.57 0.58 0.58 0.636465                            |
| Figure 27. Figure 28. Figure 29. Figure 30. Figure 32. Figure 34. Figure 35. Figure 36. Figure 37. Figure 39. Figure 40. Figure 41. Figure 42. Figure 43. Figure 44. Figure 44. Figure 45. Figure 46.                                  | The Line-Interleaved Header Format  Block Diagram of Audio Codec  Audio Decimation Filter Response                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 43495055 =0 56 =1 56 =1 57 1.57 1.57 1.57 1.576364656667                           |
| Figure 27. Figure 28. Figure 29. Figure 30. Figure 31. Figure 33. Figure 35. Figure 36. Figure 37. Figure 39. Figure 40. Figure 41. Figure 42. Figure 43. Figure 44. Figure 45. Figure 45. Figure 47.                                  | The Line-Interleaved Header Format  Block Diagram of Audio Codec  Audio Decimation Filter Response                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 43495055 =0 56 =1 56 =1 57 1.57 1.57 0.58 0.586364656667                           |
| Figure 27. Figure 28. Figure 29. Figure 30. Figure 31. Figure 33. Figure 35. Figure 36. Figure 37. Figure 38. Figure 39. Figure 40. Figure 41. Figure 42. Figure 42. Figure 43. Figure 44. Figure 45. Figure 46. Figure 47. Figure 48. | The Line-Interleaved Header Format  Block Diagram of Audio Codec  Audio Decimation Filter Response                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 43495055 =0 56 =0 56 =1 56 =1 57 1.57 0.58636465666768195                          |
| Figure 27. Figure 28. Figure 29. Figure 30. Figure 31. Figure 33. Figure 35. Figure 36. Figure 37. Figure 39. Figure 40. Figure 41. Figure 42. Figure 43. Figure 44. Figure 45. Figure 45. Figure 47.                                  | The Line-Interleaved Header Format  Block Diagram of Audio Codec  Audio Decimation Filter Response                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 43495055 =0 56 =1 56 =1 57 1.57 0.58 0.586465666566195                             |

# **Table List**

| Table 1.  | Video Input Formats Supported by the TW5864                                            | 18       |
|-----------|----------------------------------------------------------------------------------------|----------|
| Table 2.  | ITU-R BT.656 SAV and EAV Code Sequence                                                 | 25       |
| Table 3.  | Special format of ITU-R BT. 656 Embedded timing code and Channel ID code when video is | active27 |
| Table 4.  | Special format of ITU-R BT. 656 Embedded timing code and Channel ID code when video is |          |
| Table 5.  | Mux Modes supported in the preview output ports                                        |          |
| Table 6.  | Single Channel Standard ITU-R BT.656 SAV and EAV Code Sequence                         | 39       |
| Table 7.  | The Channel ID Format for 4 Ch Half D1 Time-multiplexed Format with 54MHz              | 41       |
| Table 8.  | Shows the Special format of ITU-R BT. 656 Embedded timing code and Channel ID code     | 42       |
| Table 9.  | Line Interleaving modes supported in the first two preview output ports                | 43       |
| Table 10. | Line Interleaved modes header bytes                                                    | 43       |
| Table 11. | Line Interleaved header bytes parameters definition                                    | 44       |
| Table 12. | Line Interleaved modes header bytes for Dummy Lines                                    |          |
| Table 13. | TW5864 NAL Unit syntax                                                                 | 47       |
| Table 14. | TW5864 SPS RBSP syntax                                                                 | 47       |
| Table 15. | TW5864 PPS RBSP syntax                                                                 | 48       |
| Table 16. | Sequence of Multi-channel Audio Record                                                 | 53       |
| Table 17. | Audio frequency 256xfs mode: AIN5MD = 0, AFS384 = 0                                    | 59       |
| Table 18. | Audio frequency 320xfs mode: AIN5MD = 1, AFS384 = 0, 44.1/48 KHz not supported         | 59       |
| Table 19. | Audio frequency 384xfs mode: AIN5MD = 0, AFS384 = 1, 44.1/48 KHz not supported         | 60       |
| Table 20. | Audio frequency Auto Setup                                                             | 60       |
| Table 21. | Characteristics                                                                        | 191      |
| Table 22. | DDR Interface AC Characteristics                                                       | 194      |
| Table 23. | DDR Interface AC Timing                                                                | 194      |
| Table 24. | PCI Interface AC Timing                                                                | 197      |
| Table 25. | Video Interface AC Timing                                                              | 198      |
| Table 26. | I2C Interface AC Timing                                                                | 199      |

# **Ordering Information**

| PART NUMBER<br>(NOTE 1) | PART<br>MARKING | PACKAGE<br>(Pb-free)                        | PKG.<br>DWG. # |
|-------------------------|-----------------|---------------------------------------------|----------------|
| TW5864A-BB1-CR          | TW5864A BB1-CR  | 352 BGA<br>(27mmx27mm).<br>Bonding Option A | V352.27x27     |
| TW5864B-BB1-CR          | TW5864B BB1-CR  | 352 BGA<br>(27mmx27mm).<br>Bonding Option B | V352.27x27     |
| TW5864C-BB1-CR          | TW5864C BB1-CR  | 352 BGA<br>(27mmx27mm).<br>Bonding Option C | V352.27x27     |

#### NOTE:

<sup>1.</sup> These Intersil Pb-free BGA packaged products employ special Pb-free material sets; molding compounds/die attach materials and SnAg –e2 solder ball terminals, which are RoHS compliant and compatible with both SnPb and Pb-free soldering operations. Intersil Pb-free BGA packaged products are MSL classified at Pb-free peak reflow temperatures that meet or exceed the Pb-free requirements of IPC/JEDEC J STD-020.

# **Functional Block Diagram**



FIGURE 1. TW5864 BLOCK DIAGRAM



FIGURE 2. TW5864A 4-CHANNEL PC CARD SOLUTION



FIGURE 3. TW5864C 16-CHANNEL PC CARD SOLUTION



FIGURE 4. TW5864C 16-CHANNEL EMBEDDED DVR SOLUTION

# Pin Diagram TW5864 (352 BGA)

26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 0 0 0 00000000 0 0 0 0 0000 0 0 0 0 0000 0 0 0 0 0000 0 0 0 0 0000 0000 0000 0000 0 0 0 0 0 0 0 0 0000 0 0 0 0 TW5864 0000 0000 0 0 0 0 0 0 0 0 0000 0000 0000 0 0 0 0 U 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 Υ 0000 0 0 0 0  $\circ \circ \circ \circ$ 0000 AA 0000 0 0 0 0 AB AC AD ΑE AF 

FIGURE 5. TW5864 PIN DIAGRAM (BOTTOM VIEW)

# **Pin Descriptions**

# **Analog Interface**

| NAME | PIN# | TYPE | DESCRIPTION                         |
|------|------|------|-------------------------------------|
| VIN1 | B5   | Α    | Composite video input of channel 1. |
| VIN2 | B4   | Α    | Composite video input of channel 2. |
| VIN3 | В3   | Α    | Composite video input of channel 3. |
| VIN4 | B2   | Α    | Composite video input of channel 4. |
| AIN1 | D2   | Α    | Audio input of channel 1.           |
| AIN2 | D1   | Α    | Audio input of channel 2.           |
| AIN3 | E4   | Α    | Audio input of channel 3.           |
| AIN4 | E3   | Α    | Audio input of channel 4.           |
| AIN5 | E2   | Α    | Audio input of channel 5.           |
| AINN | D3   | Α    | AINN                                |
| AOUT | B1   | Α    | Audio mixing output.                |

## **PCI Interface**

| NAME           | PIN#                                                                                                                                                                                                                         | TYPE | DESCRIPTION                             |
|----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-----------------------------------------|
| PCI_AD[31:0]   | AD14, AE14, AF14,<br>AC15, AD15, AE15,<br>AF15, AD16, AD17,<br>AE17, AF17, AC18,<br>AD18, AE18, AF18,<br>AE19, AE22, AF22,<br>AD23, AE23, AF23,<br>AC24, AD24, AE24,<br>AC25, AD25, AE25,<br>AF25, AC26, AD26,<br>AE26, AF26 | 1/0  | PCI Address / Data Multiplexed Signals  |
| PCI_CBE_N[3:0] | AE16, AF19, AD22,<br>AF24                                                                                                                                                                                                    | I/O  | PCI Bus Command and Byte Enable Signals |
| PCI_PAR        | AF21                                                                                                                                                                                                                         | I/O  | PCI Parity Signal                       |
| PCI_SERR_N     | AE21                                                                                                                                                                                                                         | I/O  | PCI System Error Signal                 |
| PCI_PERR_N     | AD21                                                                                                                                                                                                                         | I/O  | PCI Parity Error Signal                 |
| PCI_STOP_N     | AC21                                                                                                                                                                                                                         | I/O  | PCI Stop Signal                         |
| PCI_DEVSEL_N   | AF20                                                                                                                                                                                                                         | I/O  | PCI Device Select Signal                |
| PCI_TRDY_N     | AE20                                                                                                                                                                                                                         | I/O  | PCI Target Ready Signal                 |
| PCI_IRDY_N     | AD20                                                                                                                                                                                                                         | I/O  | PCI Initiator Ready Signal              |
| PCI_FRAME_N    | AC20                                                                                                                                                                                                                         | I/O  | PCI Cycle Frame Signal                  |
| PCI_IDSEL      | AC17                                                                                                                                                                                                                         | I/O  | PCI Initialization Device Select Signal |
| PCI_CLK        | AF16                                                                                                                                                                                                                         | I    | PCI Clock Signal                        |
| PCI_REQ_N      | AC14                                                                                                                                                                                                                         | 0    | PCI Request Signal                      |
| PCI_GNT_N      | AF13                                                                                                                                                                                                                         | I/O  | PCI Grant Signal                        |
| PCI_INTA_N     | AE13                                                                                                                                                                                                                         | 0    | PCI Interrupt A signal                  |
| PCI_RST_N      | AB24                                                                                                                                                                                                                         | I    | PCI Reset signal                        |

## **ASYNC Host Interface**

| Name        | Pin#                                                                                                      | Туре | Description                                                                                                                                                       |
|-------------|-----------------------------------------------------------------------------------------------------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|             | AE7, AD7, AC7, AF6,<br>AE6, AD6, AC6, AF5,<br>AE5, AD5, AF4, AD4,<br>AF3, AE3, AD3, AF2,<br>AE2, AF1, AE1 | I    | Asynchronous Host Interface Address Bus  Note: AS_ADDR[16:1] shared with PV_DATA2 /  PV_DATA3                                                                     |
| AS_CS       | AC8                                                                                                       | ı    | Asynchronous Host Interface Chip Select                                                                                                                           |
| SYNC_CS     | AE8                                                                                                       | Ī    | Sync port chip select                                                                                                                                             |
| SYNC_CLK    | AD8                                                                                                       | I    | Sync port clock                                                                                                                                                   |
| GPI0[7:0]   | AC12, AF11, AE11,<br>AF10, AE10, AD10,<br>AF9, AE9                                                        | I/O  | General Purpose IO                                                                                                                                                |
| ENDIAN_TYPE | AD9                                                                                                       | ı    | Endian Type of the Host Interface. This pin is has effect only when the Asynchronous Host Interface mode is used. (MODE_SEL = 0)  1: Big Endian, 0: Little Endian |
| BUS_WIDTH   | AC9                                                                                                       | ı    | Data Bus Width of the Host Interface. This pin has effect only when Asynchronous Host interface is used. (MODE_SEL = 0) 1: 32 bit, 0: 16 bit                      |
| MODE_SEL    | AF8                                                                                                       | I    | PCI Mode Select. 1: PCI, 0: Asynchronous Host<br>Interface                                                                                                        |
| I2C_SDA     | P2                                                                                                        | I/O  | I2C Data Signal. The I2C signal is master, and used to control the external TW286x video decoder chips only.                                                      |
| I2C_SCL     | P1                                                                                                        | I/O  | I2C Clock Signal. The I2C signal is master, and used to control the external TW286x video decoder chips only.                                                     |
| IB          | R1                                                                                                        | I/O  | ID Input signal                                                                                                                                                   |

# **Video Digital Interface**

| Name          | Pin #                                     | Туре | Description                                                                              |
|---------------|-------------------------------------------|------|------------------------------------------------------------------------------------------|
| VD1[7:0]      | G1, F1, G2, F2, G3,<br>F3, G4, F4         | I    | Video data of VD1 input in BT. 656 (Tie to ground if TW5864A)                            |
| VD_CLK1       | H1                                        | I    | Clock of VD1 input BT 656 port (Tie to ground if TW5864A)                                |
| VD2[7:0]      | J1, K2, J2, H2, K3,<br>J3, H3, H4         | I    | Video data of VD2 input in BT. 656 (Tie to ground if TW5864A and TW5864B)                |
| VD_CLK2       | K1                                        | ı    | Clock of VD2 input BT 656 port (Tie to ground if TW5864A and TW5864B)                    |
| VD3[7:0]      | M1, L1, N2, M2, L2,<br>N3, M3, L3         | ı    | Video data of VD3 input in BT. 656 (Tie to ground if TW5864A and TW5864B)                |
| VD_CLK3       | N1                                        | I    | Clock of VD3 input BT 656 port (Tie to ground if TW5864A and TW5864B)                    |
| PV_DATA0[7:0] | T1, T2, U1, U2, V1,<br>V2, W1, W2         | 0    | Video data of preview output port 0 in BT. 656                                           |
| PV_CLK0       | Y1                                        | 0    | Clock of preview output port 0                                                           |
| PV_DATA1[7:0] | Y2, AA1, AA2, AB1,<br>AB2, AC1, AC2, AD2  | 0    | Video data of preview output port 1 in BT. 656                                           |
| PV_CLK1       | AD1                                       | 0    | Clock of preview output port 1                                                           |
| PV_DATA2[7:0] | AE1, AF1, AE2, AF2,<br>AD3, AE3, AF3, AD4 | 0    | Video data of preview output port 2 in BT. 656  Note: AS_ADDR[8:1] shared with PV_DATA2  |
| PV_CLK2       | AE4                                       | 0    | Clock of preview output port 2                                                           |
| PV_DATA3[7:0] | AF4, AD5, AE5, AF5,<br>AC6, AD6, AE6, AF6 | 0    | Video data of preview output port 3 in BT. 656  Note: AS_ADDR[16:9] shared with PV_DATA3 |
| PV_CLK3       | AF7                                       | 0    | Clock of preview output port 3                                                           |

# **Audio Digital Interface**

| NAME   | PIN# | TYPE | DESCRIPTION                                        |
|--------|------|------|----------------------------------------------------|
| ACLKP  | AF12 | I/O  | Audio I2S serial clock input/output of playback.   |
| ASYNP  | AE12 | I/O  | Audio I2S serial sync input/output of playback.    |
| ADATP  | AD12 | I    | Audio I2S serial data input of playback.           |
| ALINKI | Р3   | I    | Link signal for multi-chip connection serial input |

## **DDR SDRAM Interface**

| NAME            | PIN#                                                                                       | TYPE | DESCRIPTION                         |
|-----------------|--------------------------------------------------------------------------------------------|------|-------------------------------------|
| DDRA_DQ[15:0]   | B10, A11, B11,<br>A12, B12, A13,<br>B13, A14, B15,<br>A16, B16, A17,<br>B17, A18, B18, A19 | I/O  | DDRA DRAM data bus.                 |
| DDRA_ADDR[13:0] | A23, B23, C23,<br>D23, A24, B24,<br>C24, D24, B25,<br>C25, D25, B26,<br>C26, D26           | 0    | DDRA DRAM address bus               |
| DDRA_DQS[1:0]   | B14, A15                                                                                   | I/O  | DDRA DRAM Data Strobe               |
| DDRA_DM[1:0]    | A10, B19                                                                                   | 0    | DDRA Byte Mask                      |
| DDRA_BA[1:0]    | A26, A25                                                                                   | 0    | DDRA DRAM bank selection.           |
| DDRA_CS[1:0]    | A21, B21                                                                                   | 0    | DDRA DRAM chip selection.           |
| DDRA_RASB       | C22                                                                                        | 0    | DDRA DRAM row address selection.    |
| DDRA_CASB       | B22                                                                                        | 0    | DDRA DRAM column address selection. |
| DDRA_WEB        | A22                                                                                        | 0    | DDRA DRAM write enable.             |
| DDRA_CLK        | B20                                                                                        | 0    | DDRA DRAM Clock Output              |
| DDRA_CLKB       | A20                                                                                        | 0    | DDRA DRAM Clock Output              |
| DDRA_CKE        | C21                                                                                        | 0    | DDRA Clock Enable                   |
| DDRB_DQ[15:0]   | E25, F26, F25, G26,<br>G25, H26, H25,<br>J26, K25, L26,                                    | I/O  | DDRB DRAM data bus.                 |

| NAME            | PIN#                                                                                  | TYPE | DESCRIPTION                         |
|-----------------|---------------------------------------------------------------------------------------|------|-------------------------------------|
|                 | L25, M26, M25,<br>N26, N25, P25                                                       |      |                                     |
| DDRB_ADDR[13:0] | U24, V26, V25,<br>W26, W25, W24,<br>Y26, Y25, Y24,<br>AA26, AA25, AA24,<br>AB26, AB25 | 0    | DDRB DRAM address bus               |
| DDRB_DQS[1:0]   | J25, K26                                                                              | I/O  | DDRB DRAM Data Strobe               |
| DDRB_DM[1:0]    | E26, R25                                                                              | 0    | DDRB Byte Mask                      |
| DDRB_BA[1:0]    | U26, U25                                                                              | 0    | DDRB DRAM bank selection.           |
| DDRB_CS[1:0]    | N24, P24                                                                              | 0    | DDRB DRAM chip selection.           |
| DDRB_RASB       | T24                                                                                   | 0    | DDRB DRAM row address selection.    |
| DDRB_CASB       | T25                                                                                   | 0    | DDRB DRAM column address selection. |
| DDRB_WEB        | T26                                                                                   | 0    | DDRB DRAM write enable.             |
| DDRB_CLK        | R26                                                                                   | 0    | DDRB DRAM Clock Output              |
| DDRB_CLKB       | P26                                                                                   | 0    | DDRB DRAM Clock Output              |
| DDRB_CKE        | R24                                                                                   | 0    | DDRB Clock Enable                   |

## **Misc Interface**

| NAME         | PIN# | TYPE | DESCRIPTION                                                                  |
|--------------|------|------|------------------------------------------------------------------------------|
| EXT_SYSCLK   | В6   | I/O  | EXT_PCLK pin is used for internal testing only. This pin should be left open |
| EXT_CLK81    | А6   | I/O  | EXT_MCLK pin is used for internal testing only. This pin should be left open |
| XTI (27 MHz) | D5   | I    | Crystal (27 MHz) Clock Input                                                 |
| хто          | D6   | 0    | Crystal Clock Output                                                         |
| TP1          | C6   | I/O  | Test Pin 1. For internal testing only. This pin should be left open.         |
| TEST_EN      | R2   | I    | Test mode enable. For internal use only.<br>Normally tied to 0               |
| RSTB         | R3   | I    | System reset. Active low.                                                    |

## **Power / Ground Interface**

| NAME        | PIN#                                                                                       | TYPE | DESCRIPTION                               |
|-------------|--------------------------------------------------------------------------------------------|------|-------------------------------------------|
| VDDO        | C7, L4, T4, V3, Y3, AA23, AB3, AC3,<br>AC10, AD19                                          | Р    | Digital power for output driver 3.3V      |
| VDDI        | C8, C10, J4, N4, T3, W3, AA3, AC22,<br>AD11, AD13                                          | Р    | Digital power for internal logic 1.2V     |
| VSS         | D7, D8, K4, M4, P4, R4, U4, V4, Y4, AA4, AB4, AB23, AC4, AC5, AC11, AC13, AC16, AC19, AC23 | G    | Pad / Core Ground                         |
| VDDVADC1    | C5                                                                                         | Р    | Power for Video ADCO 3.3V                 |
| VDDVADC2    | C4                                                                                         | Р    | Power for Video ADC1 3.3V                 |
| VDDVADC3    | C3                                                                                         | Р    | Power for Video ADC2 3.3V                 |
| VDDVADC4    | C2                                                                                         | Р    | Power for Video ADC3 3.3V                 |
| VSSVADC1    | A5                                                                                         | G    | Ground for Video ADCO                     |
| VSSVADC2    | A4                                                                                         | G    | Ground for Video ADC1                     |
| VSSVADC3    | А3                                                                                         | G    | Ground for Video ADC2                     |
| VSSVADC4    | A2                                                                                         | G    | Ground for Video ADC3                     |
| VDDAADC     | E1                                                                                         | Р    | Power for Audio ADC 3.3V                  |
| VDDADAC     | C1                                                                                         | Р    | Power for Audio DAC 3.3 V                 |
| VSSAADC     | D4                                                                                         | G    | Ground for Audio ADC                      |
| VSSADAC     | A1                                                                                         | G    | Ground for Audio DAC                      |
| VDDSYSPLL   | В9                                                                                         | Р    | Power for Memory Clock PLL +3.3V          |
| VSSSYSPLL   | А9                                                                                         | G    | Ground for Memory Clock PLL               |
| VDDCLK81PLL | B8                                                                                         | Р    | Power for 81 MHz Clock PLL +3.3V          |
| VSSCLK81PLL | A8                                                                                         | G    | Ground for 81 MHz clock PLL               |
| VDDSPLL     | В7                                                                                         | Р    | Power Internal 108 MHz clock PLL<br>+3.3V |
| VSSSPLL     | A7                                                                                         | G    | Ground Internal 108 MHz clock PLL         |
| VDDDLL      | D14, H24                                                                                   | Р    | DLL Power +1.2V                           |
| VSSDLL      | C14, G24                                                                                   | G    | DLL Ground                                |
| VREFSSTL    | C12, C17, E24, J24                                                                         | Р    | SSTL Reference Voltage (1.25 V)           |
| VSSRSSTL    | D12, D17, F24, K24                                                                         | G    | SSTL Reference Ground                     |
| VDD0_SSTL   | C9, C11, C13, C16, C18, C19, D21,                                                          | Р    | SSTL I/O Power +2.5V                      |

| NAME     | PIN#                                                                                         | TYPE | DESCRIPTION            |
|----------|----------------------------------------------------------------------------------------------|------|------------------------|
|          | G23, J23, L23, N23, R23, U23, Y23                                                            |      |                        |
| VDD_SSTL | C15, C20, E23, M24, V23                                                                      | Р    | SSTL Core Power +1.2V  |
| VSS_SSTL | D9, D10, D11, D13, D15, D16, D18, D19, D20, D22, F23, H23, K23, L24, M23, P23, T23, V24, W23 | G    | SSTL I/O / Core Ground |

## **Functional Description**

The Techwell TW5864 features H264 base-line profile main stream encoding for up to 4 channel of D1 or 16 channels of CIF video content. In addition, TW5864 supports secondary stream encoding of up to  $\frac{1}{4}$  size of each of the main stream channels. TW5864 also supports motion JPEG encoding. The encoded bitstream are available through the PCI / Asynchronous host interface.

There are 4 video decoders embedded in TW5864 to support up to 4 analog video CVBS inputs. In addition, there are 3 ITU-R BT. 656 digital ports to support up to 3 external TW2866 video decoder chips. The digital input interface runs up to 108 MHz to carry up to 4 channels of video streams in byte-interleaved format. In total, there are 16 video channels received by TW5864, with 4 in analog format, and 12 in digital format.

TW5864 supports 4 ITU-R BT. 656 output ports for preview purpose to an external display chip. The preview ports also runs up to 108 MHz also, to support total of 16 D1 channel output. The preview ports support both byte-interleaved and line-interleaved BT. 656 format for flexibility. In addition, the preview video can also be available through the PCI interface for PC-card application.

For each of the input video channel, there is a set of motion detection module generating the motion / blind / night detection alert signal for external CPU. There are also 3 downscalers to downscale D1 video into Half D1 (360x240) / CIF (360x120) and QCIF (180x120) size. Each of these picture sizes can be flexibly selected into the preview output ports, the H264 encoder engine, the motion JPEG engine, or the PCI preview channel.

## **CVBS Video Input**

#### **FORMATS**

The TW5864 has build-in automatic standard discrimination circuitry. The circuit uses burst-phase, burst-frequency and frame rate to identify NTSC, PAL or SECAM color signals. The standards that can be identified are NTSC (M), NTSC (4.43), PAL (B, D, G, H, I), PAL (M), PAL (N), PAL (60) and SECAM (M). Each standard can be included or excluded in the standard recognition process by software control. The exceptions are the base standard NTSC and PAL, which are always enabled. The identified standard is indicated by the Standard Selection (SDT) register. Automatic standard detection can be overridden by software controlled standard selection.

TW5864 supports all common video formats as shown in Table 1.

**TABLE 1. VIDEO INPUT FORMATS SUPPORTED BY THE TW5864** 

| FORMAT              | LINES | FIELDS | FSC               | COUNTRY                                        |
|---------------------|-------|--------|-------------------|------------------------------------------------|
| NTSC-M              | 525   | 60     | 3.579545 MHz      | U.S., many others                              |
| NTSC-Japan (Note 1) | 525   | 60     | 3.579545 MHz      | Japan                                          |
| PAL-B, G, N         | 625   | 50     | 4.433619 MHz      | Many                                           |
| PAL-D               | 625   | 50     | 4.433619 MHz      | China                                          |
| PAL-H               | 625   | 50     | 4.433619 MHz      | Belgium                                        |
| PAL-I               | 625   | 50     | 4.433619 MHz      | Great Britain, others                          |
| PAL-M               | 525   | 60     | 3.575612 MHz      | Brazil                                         |
| PAL-CN              | 625   | 50     | 3.582056 MHz      | Argentina                                      |
| SECAM               | 625   | 50     | 4.406MHz 4.250MHz | France, Eastern Europe, Middle<br>East, Russia |
| PAL-60              | 525   | 60     | 4.433619 MHz      | China                                          |
| NTSC (4.43)         | 525   | 60     | 4.433619 MHz      | Transcoding                                    |

NOTE:

The analog front-end converts analog video signals to the required digital format. There are six analog front-end channels. Three channels are dedicated to analog video support. Every channel contains analog anti-aliasing filter, clamping circuit and 10-bit ADCs. It allows the support of CVBS, S-video and YPbPr component input signals for main or sub display. The other three channels are dedicated to YPbPr component video or RGB input support. Every channel contains the analog clamping circuit, variable gain amplifier and high speed ADCs. It allows three separate inputs to be connected simultaneously. A built-in line locked PLL is used to generate the sampling clock for various inputs.

#### **ANALOG FRONT-END**

The TW5864 contains four 10-bit ADC (Analog to Digital Converters) to digitize the analog video inputs. The ADC can be put into power-down mode by the V\_ADC\_PWDN register. The TW5864 also contains an antialiasing filter to prevent out-of-band frequency in analog video input signal. So there is no need of external components in analog input pin except ac coupling capacitor and termination resistor. O shows the frequency response of the anti-aliasing filter.

<sup>1.</sup> NTSC-Japan has 0 IRE setup.



FIGURE 6. THE FREQUENCY RESPONSE OF THE VIDEO INPUT ANTI-ALIASING FILTER

#### **DECIMATION FILTER**

The digitized composite video data are over-sampled to simplify the design of analog filter. The decimation filter is required to achieve optimum performance and prevent high frequency components from being aliased back into the video image when down-sampled. O shows the characteristic of the decimation filter.



FIGURE 7. THE CHARACTERISTIC OF DECIMATION FILTER

#### **AGC AND CLAMPING**

All four analog channels have built-in clamping circuit that restores the signal DC level. The Y channel restores the back porch of the digitized video to a level of 60. This operation is automatic through internal feedback loop. The Automatic Gain Control (AGC) of the Y channel adjusts input gain so that the sync tip is at a desired level. Programmable white peak protection logic is included to prevent saturation in the case of abnormal signal proportion between sync and white peak level.

#### **SYNC PROCESSING**

The sync processor of TW5864 detects horizontal synchronization and vertical synchronization signals in the composite video or in the Y signal of an S-video or component signal. The processor contains a digital phase-locked-loop and decision logic to achieve reliable sync detection in stable signal as well as in unstable signals such as those from VCR fast forward or backward.

The vertical sync separator detects the vertical synchronization pattern in the input video signals. In addition, the actual sync determination is controlled by a detection window to provide more reliable synchronization. An option is available to provide faster responses for certain applications. The field status is determined at vertical synchronization time. The field logic can also be controlled to toggle automatically while tracking the input

#### Y/C SEPARATION

The color-decoding block contains the luminance/chrominance separation for the composite video signal and multi-standard color demodulation. For NTSC and PAL standard signals, the luminance/chrominance separation can be done either by comb filter or notch/band-pass filter combination. For SECAM standard signals, adaptive notch/band-pass filter is used. The default selection for NTSC/PAL is comb filter.

In the case of comb filter, the TW5864 separates luminance (Y) and chrominance (C) of a NTSC/PAL composite video signal using a proprietary 4H adaptive comb filter. The filter uses a four-line buffer. Adaptive logic combines the upper-comb and the lower-comb results based on the signal changes among the previous, current and next lines. This technique leads to excellent Y/C separation with small cross luminance and cross color at both horizontal and vertical edges

Due to the line buffer used in the comb filter, there are always two lines processing delay at the output except for the component input mode which has only one line delay. The characteristic of the luminance notch filter is shown in Figure 8 for both NTSC and PAL system, when notch/band-pass filter is selected.

#### **COLOR DECODING**

#### **CHROMINANCE DEMODULATION**

The color demodulation for NTSC and PAL standard is done by first quadrature mixing the chrominance signal to the base band. A low-pass filter is then used to remove carrier signal and yield chrominance components. The low-pass filter characteristic can be selected for optimized transient color performance. For the PAL system, the PAL ID or the burst phase switching is identified to aid the PAL color demodulation.

For SECAM, the color information is FM modulated onto different carrier. The demodulation process therefore consists of FM demodulator and de-emphasis filter. During the FM demodulation, the chrominance carrier frequency is identified and used to control the SECAM color demodulation.

The sub-carrier signal for use in the color demodulator is generated by direct digital synthesis PLL that locks onto the input sub-carrier reference (color burst). This arrangement allows any sub-standard of NTSC and PAL to be demodulated easily with single crystal frequency.

0 and 0 show the frequency response of Chrominance Band-Pass and Low-Pass Filter Curves.



FIGURE 8. THE CHARACTERISTICS OF LUMINANCE NOTCH FILTER FOR NTSC AND PAL



FIGURE 9. THE CHARACTERISTICS OF CHROMINANCE BAND-PASS FILTER FOR NTSC AND PAL



FIGURE 10. THE CHARACTERISTICS OF CHROMINANCE LOW-PASS FILTER CURVES

#### **ACC (AUTOMATIC COLOR GAIN CONTROL)**

The Automatic Chrominance Gain Control (ACC) compensates the reduced amplitudes caused by high-frequency loss in video signal. In the NTSC/PAL standard, the color reference signal is the burst on the back porch. It is measured to control the chrominance output gain. The range of ACC control is -6db to +24db.

**Chrominance Processing** 

#### **CHROMINANCE GAIN, OFFSET AND HUE ADJUSTMENT**

When decoding NTSC signals, TW5864 can adjust the hue of the chrominance signal. The hue is defined as a phase shift of the subcarrier with respect to the burst. This phase shift of NTSC decoding can be programmed through a control register. For the PAL standard, the PAL delay line is provided to compensate any hue error; therefore, there is no hue adjustment available. The color saturation can be adjusted by changing the gain of Cb and Cr signals for all NTSC, PAL and SECAM formats. The Cb and Cr gain can be adjusted independently for flexibility.

#### **CTI (COLOR TRANSIENT IMPROVEMENT)**

The TW5864 provides the Color Transient Improvement function to further enhance the image quality. The CTI enhance the color edge transient without any overshoot or under-shoot.

#### **Luminance Processing**

The TW5864 adjusts brightness by adding a programmable value (in register BRIGHTNESS) to the Y signal. It adjusts the picture contrast by changing the gain (in register CONTRAST) of the Y signal.

The TW5864 also provide programmable peaking function to further enhance the video sharpness. The peaking control has built-in coring function to prevent enhancement of noise.

The 0 shows the characteristics of the peaking filter for four different gain modes and different center frequencies.



FIGURE 11.

THE CHARACTERISTIC OF LUMINANCE PEAKING FILTER

## **ITU-R BT.656 Digital Input Ports**

TW5864 supports 3 BT. 656 ports to connect up to 3 external video decoder chips. Each of the BT. 656 port runs at 108 MHz and supports 4 channels, in byte-interleaved format. In standard single channel ITU-R BT.656 format, SAV and EAV sequences are inserted into the data stream to indicate the active video time. It is noted that the number of active pixels per line is constant in this mode regardless of the actual incoming line length. The output timing is illustrated in Figure 12. The SAV and EAV sequences are shown in

Table 2. An optional set of 656 SAV/EAV code sequence can be enabled to identify no-video status using the  $NOVID\_656$  bit.



FIGURE 12. TIMING DIAGRAM OF ITU-R BT.656 FORMAT

TABLE 2. ITU-R BT.656 SAV AND EAV CODE SEQUENCE

|       | CONDITIO  | ON       | 656 FVH VALUE |     |   | SAV/EAV CODE SEQUENCE |        |       |        |         |  |  |
|-------|-----------|----------|---------------|-----|---|-----------------------|--------|-------|--------|---------|--|--|
| FIELD | V TIME    | н тіме   | F             | F V | н | FIRST                 | SECOND | THIRD | FOURTH |         |  |  |
| FIELD | V I IIVI⊆ | H IIIVIE | r             | ٧   | П | FIRST                 | SECOND |       | NORMAL | OPTION* |  |  |
| EVEN  | Blank     | EAV      | 1             | 1   | 1 | 0xFF                  | 0x00   | 0x00  | 0xF1   | 0x71    |  |  |
| EVEN  | Blank     | SAV      | 1             | 1   | 0 | 0xFF                  | 0x00   | 0x00  | OxEC   | 0x6C    |  |  |
| EVEN  | Active    | EAV      | 1             | 0   | 1 | 0xFF                  | 0x00   | 0x00  | 0xDA   | 0x5A    |  |  |
| EVEN  | Active    | SAV      | 1             | 0   | 0 | 0xFF                  | 0x00   | 0x00  | 0xC7   | 0x47    |  |  |
| ODD   | Blank     | EAV      | 0             | 1   | 1 | 0xFF                  | 0x00   | 0x00  | 0xB6   | 0x36    |  |  |
| ODD   | Blank     | SAV      | 0             | 1   | 0 | 0xFF                  | 0x00   | 0x00  | 0xAB   | 0x2B    |  |  |
| ODD   | Active    | EAV      | 0             | 0   | 1 | 0xFF                  | 0x00   | 0x00  | 0x9D   | 0x1D    |  |  |
| ODD   | Active    | SAV      | 0             | 0   | 0 | 0xFF                  | 0x00   | 0x00  | 0x80   | 0x00    |  |  |

NOTE: \* OPTION INCLUDES VIDEO LOSS INFORMATION IN ITU-R BT.656

In order to reduce pin counts and support more channels, four channel of D1 (720x480) video stream are time-division-multiplexed into a multi-channel data format. With this, TW5864 implements a single 8 bit bus at 4 times the base clock rate of 27MHz while quadrupling the data rate on a single bus to meet the new requirement, individually, each channel data arrangement still retains the base band 27MHz ITU-R BT.656 specification. For interface that can accept the new 108MHz clock bus, only one single clock at 108MHz is required. Embedded timing (SAV-EAV) code and Channel ID are inserted into each channel for de-multiplexing and separation of channel data.



FIGURE 13. TIMING DIAGRAM OF 108MHZ 4 CH D1 TIME-DIVISION-MULTIPLEXED VIDEO DATA

Figure 13 depicts the temporal arrangement of the video data in 108MHz data rate. Each channel is byte level time-division multiplexed (TDM). Main clock is 108MHz clock. This bit stream can be de-multiplexed into 4 individual channels by sampling once in every 4 clock cycle, as show in Figure 14. After de-multiplexing, the channel ID can be identified through the EAV/SAV code from Table 3 and Table 4.



FIGURE 14. PIN OUTPUT TIMING OF 108MHZ 4 CH D1 TIME-DIVISION-MULTIPLEXED VIDEO DATA WITH 108MHZ CLOCK.

TABLE 3. SPECIAL FORMAT OF ITU-R BT. 656 EMBEDDED TIMING CODE AND CHANNEL ID CODE WHEN VIDEO IS ACTIVE

| CONDITION 656 FVH VALUE |        |        |   |   |   | SAV-EAV CODE |        |       |      |        |      |      |  |
|-------------------------|--------|--------|---|---|---|--------------|--------|-------|------|--------|------|------|--|
|                         |        |        |   |   |   |              |        |       |      | FOURTH |      |      |  |
| FIELD                   | V-TIME | H-TIME | F | v | н | FIRST        | SECOND | THIRD | CH1  | CH2    | СНЗ  | CH4  |  |
| EVEN                    | BLANK  | EAV    | 1 | 1 | 1 | 0xFF         | 0x00   | 0x00  | 0xF0 | 0xF1   | 0xF2 | 0xF3 |  |
| EVEN                    | BLANK  | SAV    | 1 | 1 | 0 | 0xFF         | 0x00   | 0x00  | 0xE0 | 0xE1   | 0xE2 | 0xE3 |  |
| EVEN                    | ACTIVE | EAV    | 1 | 0 | 1 | 0xFF         | 0x00   | 0x00  | 0xD0 | 0xD1   | 0xD2 | 0xD3 |  |
| EVEN                    | ACTIVE | SAV    | 1 | 0 | 0 | 0xFF         | 0x00   | 0x00  | 0xC0 | 0xC1   | 0xC2 | 0xC3 |  |
| ODD                     | BLANK  | EAV    | 0 | 1 | 1 | 0xFF         | 0x00   | 0x00  | 0xB0 | 0xB1   | 0xB2 | 0xB3 |  |
| ODD                     | BLANK  | SAV    | 0 | 1 | 0 | 0xFF         | 0x00   | 0x00  | 0xA0 | 0xA1   | 0xA2 | 0xA3 |  |
| ODD                     | ACTIVE | EAV    | 0 | 0 | 1 | 0xFF         | 0x00   | 0x00  | 0x90 | 0x91   | 0x92 | 0x93 |  |
| ODD                     | ACTIVE | SAV    | 0 | 0 | 0 | OxFF         | 0x00   | 0x00  | 0x80 | 0x81   | 0x82 | 0x83 |  |

TABLE 4. SPECIAL FORMAT OF ITU-R BT. 656 EMBEDDED TIMING CODE AND CHANNEL ID CODE WHEN VIDEO IS NOT ACTIVE

| CONDITION 656 FVH VALUE |        |        |   |   |   | SAV-EAV CODE |        |       |      |        |      |      |  |  |
|-------------------------|--------|--------|---|---|---|--------------|--------|-------|------|--------|------|------|--|--|
|                         |        |        |   |   |   |              |        |       |      | FOURTH |      |      |  |  |
| FIELD                   | V-TIME | H-TIME | F | V | н | FIRST        | SECOND | THIRD | CH1  | CH2    | СНЗ  | СН4  |  |  |
| EVEN                    | BLANK  | EAV    | 1 | 1 | 1 | 0xFF         | 0x00   | 0x00  | 0x70 | 0x71   | 0x72 | 0x73 |  |  |
| EVEN                    | BLANK  | SAV    | 1 | 1 | 0 | 0xFF         | 0x00   | 0x00  | 0x60 | 0x61   | 0x62 | 0x63 |  |  |
| EVEN                    | ACTIVE | EAV    | 1 | 0 | 1 | 0xFF         | 0x00   | 0x00  | 0x50 | 0x51   | 0x52 | 0x53 |  |  |
| EVEN                    | ACTIVE | SAV    | 1 | 0 | 0 | 0xFF         | 0x00   | 0x00  | 0x40 | 0x41   | 0x42 | 0x43 |  |  |
| ODD                     | BLANK  | EAV    | 0 | 1 | 1 | 0xFF         | 0x00   | 0x00  | 0x30 | 0x31   | 0x32 | 0x33 |  |  |
| ODD                     | BLANK  | SAV    | 0 | 1 | 0 | 0xFF         | 0x00   | 0x00  | 0x20 | 0x21   | 0x22 | 0x23 |  |  |
| ODD                     | ACTIVE | EAV    | 0 | 0 | 1 | 0xFF         | 0x00   | 0x00  | 0x10 | 0x11   | 0x12 | 0x13 |  |  |
| ODD                     | ACTIVE | SAV    | 0 | 0 | 0 | 0xFF         | 0x00   | 0x00  | 0x00 | 0x01   | 0x02 | 0x03 |  |  |

## **Pre-processing Modules**

Behind the on-chip video decoder and the digital BT656 input ports are several pre-processing modules per channel such as the motion detection, downscalers, and channels selectors. The front-end pre-processing module prepares all the video streams into a format into a correct size that can be used by the backend modules such as line-interleaving preview module, H264 encoding module, motion JPEG encoding modules, and the PCI preview module.



FIGURE 15. THE PRE-PROCESSING MODULE

#### **DOWNSCALERS**

The TW5864 has 16 sets of fixed downscalers, one for each incoming channel, to downscale the D1 picture size into one half horizontally (360 pixels), one quarter horizontally (180 pixels), and one half vertically (120 lines NTSC, or 144 lines PAL). With these, the combination of picture size can be 720x240, 360x240, 360x120, 180x120 (NTSC), or 720x288, 360x288, 360x144, 180x144 (PAL). These output pictures can be independently selected for each of the external digital preview port in line interleaved mode, the H264 encoding input, the Motion JPEG encoding input, and the PCI bus preview input.

#### **MOTION DETECTION**

The TW5864 supports a motion detector for each of the 16 incoming channels. The built-in motion detection algorithm uses the difference of luminance level between current and the reference field.

To detect motion properly according to situation needed, the TW5864 provides several sensitivity and velocity control parameters for each motion detector. The TW5864 supports manual strobe function to update motion detection so that it is more appropriate for user-defined motion sensitivity control.

When motion is detected in any video inputs, the TW5864 provides the interrupt request to host via the IRQ pin. Through which the host processor can read the motion information by accessing the motion status from register 0x3A0 ~ 0x3B7.

#### **MASK AND DETECTION REGION SELECTION**

The motion detection algorithm utilizes the full screen video data and detects individual motion of 16x12 cells. This full screen for motion detection consists of 704 pixels and 240 lines for NTSC and 288 lines for PAL. Starting pixel in horizontal direction can be shifted from 0 to 15 pixels using the MD\_PIXEL\_OS (0x301 ~ 0x37F) register.

Each cell can be masked via the MD\_MASK (0x3E0 ~ 0x3F7) registers as illustrated in 0. If the mask bit in specific cell is set, the related cell is ignored for motion detection. The MD\_MASK register has different function for reading and writing mode. For writing mode, setting MD\_MASK register to "1" inhibits the specific cell from detecting motion. For reading mode, the MD\_MASK register provides the results of the motion detection.



FIGURE 16. MOTION MASK AND DETECTION CELL

#### **SENSITIVITY CONTROL**

The motion detector has 4 sensitivity parameters to control threshold of motion detection such as the level sensitivity via the MD\_LVSENS register, the spatial sensitivity via the MD\_SPSENS and MD\_CELSENS register, and the temporal sensitivity parameter via the MD\_TMPSENS register.

#### **LEVEL SENSITIVITY**

In built-in motion detection algorithm, the motion is detected when luminance level difference between current and reference field is greater than MD\_LVSENS value. Motion detector is more sensitive for the smaller MD\_LVSENS value and less sensitive for the larger. When the MD\_LVSENS is too small, the motion detector may be weak in noise.

#### **SPATIAL SENSITIVITY**

The TW5864 uses 192 (16x12) detection cells in full screen for motion detection. Each detection cell is composed of 44 pixels and 20 lines for NTSC and 24 lines for PAL. Motion detection using only luminance level difference between two fields is very weak for pictures with spatial random noise. To remove the fake motion detected from the random noise, the TW5864 supports a spatial filter via the MD\_SPSENS register which defines the number of detected cell to decide motion detection in full size image. The large MD\_SPSENS value increases the immunity of spatial random noise.

Each detection cell has 4 sub-cells. The actual motion detection result of each cell comes from comparison of 4 sub-cells in it. The MD\_CELSENS defines the number of detected sub-cell to decide motion detection in cell. That is, the large MD\_CELSENS value increases the immunity of spatial random noise in detection cell.

#### **TEMPORAL SENSITIVITY**

Similarly, temporal filter is used to remove the fake motion detection from the temporal random noise. The MD\_TMPSENS regulates the number of taps in the temporal filter to control the temporal sensitivity so that the large MD\_TMPSENS value increases the immunity of temporal random noise.

#### **VELOCITY CONTROL**

A motion has various velocities. That is, in a fast motion an object appears and disappears rapidly between the adjacent fields while in a slow motion it is to the contrary. As the built-in motion detection algorithm uses only the luminance level difference between two adjacent fields, a slow motion is harder to detect than a fast motion. To compensate this weakness, the current field is compared with a previous field up to 64-field time interval before. The MD\_SPEED parameter adjusts the field interval in which the luminance level is compared. Thus, for detection of a fast motion a small value is needed and for a slow motion a large value is required. The parameter MD\_SPEED value should be greater than MD\_TMPSENS value.

Additionally, the TW5864 has 2 more parameters to control the selection of reference field. The MD\_FLD register is a field selection parameter such as odd, even, any field or frame.

The MD\_REFFLD register is used to control the updating period of reference field. For MD\_REFFLD = "0", the interval from current field to reference field is always same as the MD\_SPEED. It means that the reference filed is always updated every field. The 0 shows the relationship between current and reference field for motion detection when the MD\_REFFLD is "0".



FIGURE 17. THE RELATIONSHIP BETWEEN CURRENT AND REFERENCE FIELD WHEN MD\_REFFLD = "0"

The TW5864 can update the reference field only at the period of MD\_SPEED when the MD\_REFFLD is high. For this case, the TW5864 can detect a motion with sense of a various velocity. The 0 shows the relationship between current and reference field for motion detection when the MD\_REFFLD = "1".



FIGURE 18. THE RELATIONSHIP BETWEEN CURRENT AND REFERENCE FIELD WHEN MD REFFLD = "1"

The TW5864 also supports the manual detection timing control of the reference field/frame via the MD\_STRB\_EN and MD\_STRB register. For MD\_STRB\_EN = "0", the reference field/frame is automatically updated and reserved on every reference field/frame. For MD\_STRB\_EN = "1", the reference field/frame is updated and reserved only when MD\_STRB = "1". In this mode, the interval between current and reference field/frame depends on user's strobe timing. This mode is very useful for a specific purpose like non-periodical velocity control and very slow motion detection.

#### **BLIND DETECTION**

The TW5864 supports a blind detection for each of the 16 video inputs and generated an interrupt to the host when a blind condition is detected. A blind condition is detected when a camera is shaded / blocked by some unknown object and the video level in wide area of a field is almost equal to average video level of the field

The TW5864 has two sensitivity parameters to detect blind input such as the level sensitivity via the BD\_LVSENS register and spatial sensitivity via the BD\_CELSENS register.

The TW5864 uses total 768 (30x224) cells in full screen for blind detection. The BD\_LVSENS parameter controls the threshold of level between cell and field average. The BD\_CELSENS parameter defines the number of cells to detect blind. For BD\_CELSENS = "0", the number of cell whose level is same as average of field should be over than 60% to detect blind, 70% for BD\_CELSENS = "1", 80% for BD\_CELSENS = "2", and 90% for BD\_CELSENS = "3". That is, the large value of BD\_LVSENS and BD\_CELSENS makes blind detector less sensitive.

The host can read blind detection information via MCU interrupt. When blind input is detected in any video inputs, the host processor can read the information by accessing the INTERRUPT\_VECT registers. This status information is updated in the vertical blank period of each input.

#### **NIGHT DETECTION**

The TW5864 supports night detection for each of the 16 video inputs and generates an interrupt to the host when a night condition is detected. If an average of a field video level is very low, this input is interpreted as night. Otherwise, the input is treated as day.

The TW5864 has two sensitivity parameters to detect night input such as the level sensitivity via the ND\_LVSENS register and the temporal sensitivity via the ND\_TMPSENS register. The ND\_LVSENS parameter controls threshold level of day and night. The ND\_TMPSENS parameter regulates the number of taps in the temporal low pass filter to control the temporal sensitivity. The large value of ND\_LVSENS and ND\_TMPSENS makes night detector less sensitive.

The host can read night detection information via the MCU interrupt. When night input is detected in any video inputs, the TW5864 provides the interrupt request to host via the IRQ pin. The host processor can read the information of night detection by accessing the INTERRUPT\_VECT register. This status information is updated in the vertical blank period of each input.

#### **H264 ENCODING CHANNEL CAPTURE**

The TW5864 supports up to 16 channels of real-time / non-real-time video for encoding simultaneously. Each of the 16 channels can be configured to capture picture size of either D1 (720x288 / 720x240) or Half D1 (360x288 / 360x240). The capture module can be configured to capture both fields (odd and even) or just single field. For a D1 compression, both fields should be captured. For CIF compression, however, only a single field needs to be captured in order to support a frame size of 360x288 / 360x240.

There are 4 separate DDR write paths embedded in the H264 capture module. The selection of channels in each path is as shown in Figure 19. In the first stage (CH\_O' ~ CH\_F'), one channel out of the 16 incoming channels (CH\_O ~ CH\_F) is selected. Every 4 channel of the first stage channels are grouped into one DDR write path. In order to encode 4 D1 + 4CIF in H264, the module will only capture up to 4 channels of real-time D1 video streams. Each DDR write path captures 1 channel of real-time D1 video. The secondary stream is automatically generated from the main stream by downscaling  $\frac{1}{2}$  in each of the horizontal and vertical direction. In order to support 16 D1 non-real-time encoding, the module captures all 16 channels in D1 resolution while sub-sampling at time domain. The sub-sampling rate is controlled by the external MCU through register settings.

Note that although each video channel can be individually configured with either D1 or Half D1 size, the total peak throughput of each DDR write path should not exceed 2 D1 channel bandwidth, except on the first write path where 1D1+3CIF can be supported. The higher peak bandwidth on the first write path allows TW5864 to support 1D1+15CIF channel configuration. Due to the peak bandwidth limitation on the write path, the selection of channels merged into the same DDR write path has to be carefully selected.



FIGURE 19. H264 ENCODING CAPTURE PATH CHANNEL SELECTION

#### **MJPEG ENCODING CHANNEL CAPTURE**

TW5864 MJPEG engine is designed to support a low frame rate encoding operation. When encoding multiple channels, it is time multiplexed between channels.

- At least 1 F/S for each of 16 channels in TW5864
- >= 25 F/S overall encoding capability
- At any time a maximum number of two frames can be captured simultaneously into DDR buffer for JPEG encoding

The TW5864 motion JPEG encoder supports two separate internal capture paths. Each capture path can select one channel out of any of the 16 incoming video channel at any instance of time. With this time sharing mechanism, the MJPEG module can support up to 1 D1 frame per second for each of the 16 channels.

The MJPEG capture modules select various picture sizes independently from channel to channel. The supported sizes are D1 (720x288 / 720x240), Half D1 (360x288 / 360x240), CIF (360x144 / 360x120), and Half CIF (180x144 / 180x120) sizes. The capture module can be configured to capture either both odd and even fields, or only a single field out of a frame.



FIGURE 20. MJPEG ENCODING CAPTURE PATH CHANNEL SELECTION

#### **PCI PREVIEW CHANNEL SELECTION**

The PCI preview function is designed specifically for PC host application. PCI preview feature in TW5864 supports the following configuration.

- 1D1+1D1
- 4CIF+1D1
- 9CIF (Configurable RT or Non-RT)
- 16QCIF or 15QCIF+1D1 (Configurable RT or Non-RT)

All original video data in preview is sent from TW5864 to PC host in initiator mode. The maximum preview data being sent through PCI bus to PC host is bounded by the PCI bus bandwidth. The TW5864 PCI preview path supports 5 internal buffers BUF\_0 ~ BUF\_4 for sending the preview pictures onto the PCI bus. Each of the buffers is shared among any 4 channels selected out of 16 video channels except for BUF\_4. The BUF\_4 only shared among 2 channels. This is shown in Figure 21. At the input, there are total of 16 channels, from CH\_0 through CH\_F. Each of the first stage channel sections CH\_0' through CH\_F' can select one channel out of any of the 16 incoming channels. The second stage channel selection for input to BUF\_0 selects one channel from of CH\_0' ~ CH\_0"3. Similarly BUF\_1 with input from CH\_4' ~ CH\_7', BUF\_2 with input from CH\_8' ~ CH\_B', and BUF\_3 with input from CH\_C' ~ CH\_F'. BUF\_4 has input from CH\_2' and CH\_3' only. Each Buffer has a limitation of supporting up to 1 D1 channel, 2 CIF channels, or 4 QCIF channels. In order to support 9 CIF channels, BUF\_4 is used to support the addition CIF channel.

The PCI preview path input pictures of D1, Half D1, CIF, and Half CIF for each individual channels. Since there are limitations on sharing the internal buffers, all channels going to the same buffer have to be of the same picture size, either CIF or OCIF.



FIGURE 21. PCI PREVIEW PATH CHANNEL SELECTION

### **Digital Preview Output Port**

TW5864 external preview ports support both byte-interleaving and line interleaving mode to put multiple channels into a single port. The following table shows the combination of mux modes supported among the 4 ports. Each port can be set independently, however, with one exception that preview ports 0, 1, 3 need to run at the same output clock rate.

TABLE 5. MUX MODES SUPPORTED IN THE PREVIEW OUTPUT PORTS

| PV_SEL | MUX                     | PORT 0                                      | PORT 1                                           | PORT 2                                                    | PORT 3                                    |
|--------|-------------------------|---------------------------------------------|--------------------------------------------------|-----------------------------------------------------------|-------------------------------------------|
| 0      | Byte<br>Interleaving    | 108 MHz D1<br>from on-chip VD0              | 108 MHz D1<br>from VD1                           | 108 MHz D1 BI,<br>from VD2                                | 108 MHz D1 BI,<br>from VD3                |
| 1      | Byte<br>Interleaving    | 108 MHz D1<br>from VD1                      | 108 MHz D1<br>from VD1                           | N/A                                                       | N/A                                       |
| 2      | Byte<br>Interleaving    | 108 MHz D1<br>from VD2                      | 108 MHz D1<br>from VD2                           | N/A                                                       | N/A                                       |
| 3      | Byte<br>Interleaving    | 108 MHz D1<br>from VD3                      | 108 MHz D1<br>from VD3                           | N/A                                                       | N/A                                       |
| 4      | Single<br>Channel       | 27 MHz D1<br>from on-chip VD channel 0      | 27 MHz D1<br>from on-chip<br>VD channel<br>1     | 27 MHz D1<br>from on-chip VD<br>channel 2                 | 27 MHz D1<br>from on-chip VD<br>channel 3 |
| 5      | Byte<br>Interleaving    | 54 MHz D1<br>from on-chip VD channel 0 / 1  | 54 MHz D1<br>from on-chip<br>VD channel<br>2 / 3 | 54 MHz HD1<br>from on-chip VD<br>channel 0 / 1 /<br>2 / 3 | N/A                                       |
| 6      | Byte<br>Interleaving fi | 108 MHz D1 rom on-chip VD channel $0/1/2/3$ | N/A                                              | N/A                                                       | N/A                                       |
| 7      | Line<br>Interleaving    | Line Mode, various Frequency                | Line Mode,<br>various<br>Frequency               | N/A                                                       | N/A                                       |

#### **BYTE-INTERLEAVED FORMAT**

The TW5864 has four sets of video output ports, each in BT. 656 interface. The video output sources can be from either the on-chip video decoders (108 MHz, 54 MHz, and 27 MHz) or simply select from the three digital video input ports at 108 MHz. In these cases, the output is in byte-interleaved format, the same as the input BT. 656 ports. The byte-interleaved modes supported in each of the 4 preview ports are the  $PV\_SEL\ 0 \sim 6$  as shown in Table 5.

In single channel standard ITU-R BT.656 format, SAV and EAV sequences are inserted into the data stream to indicate the active video time. It is noted that the number of active pixels per line is constant in this mode regardless of the actual incoming line length. The output timing is illustrated in Figure 22. The SAV and EAV sequences are shown in Table 6. An optional set of 656 SAV/EAV code sequence can be enabled to identify no-video status using the NOVID\_656 bit.



FIGURE 22. TIMING DIAGRAM OF ITU-R BT.656 FORMAT

TABLE 6. SINGLE CHANNEL STANDARD ITU-R BT.656 SAV AND EAV CODE SEQUENCE

|       | CONDITION 656 FVH VALUE |          |   |   |   |       | SAV/EA | V CODE SE | QUENCE |         |
|-------|-------------------------|----------|---|---|---|-------|--------|-----------|--------|---------|
| FIELD | V TIME                  | H TIME   | F | v | н | FIRST | SECOND | THIRD     | FOU    | RTH     |
| FIELD | A LIIAIE                | H IIIVIE | Г | • | - | FIRSI | SECOND | IHIKD     | NORMAL | OPTION* |
| EVEN  | Blank                   | EAV      | 1 | 1 | 1 | 0xFF  | 0x00   | 0x00      | 0xF1   | 0x71    |
| EVEN  | Blank                   | SAV      | 1 | 1 | 0 | 0xFF  | 0x00   | 0x00      | 0xEC   | 0x6C    |
| EVEN  | Active                  | EAV      | 1 | 0 | 1 | 0xFF  | 0x00   | 0x00      | OxDA   | 0x5A    |
| EVEN  | Active                  | SAV      | 1 | 0 | 0 | 0xFF  | 0x00   | 0x00      | 0xC7   | 0x47    |
| ODD   | Blank                   | EAV      | 0 | 1 | 1 | 0xFF  | 0x00   | 0x00      | 0xB6   | 0x36    |
| ODD   | Blank                   | SAV      | 0 | 1 | 0 | 0xFF  | 0x00   | 0x00      | 0xAB   | 0x2B    |
| ODD   | Active                  | EAV      | 0 | 0 | 1 | 0xFF  | 0x00   | 0x00      | 0x9D   | 0x1D    |
| ODD   | Active                  | SAV      | 0 | 0 | 0 | 0xFF  | 0x00   | 0x00      | 0x80   | 0x00    |

NOTE: \* OPTION INCLUDES VIDEO LOSS INFORMATION IN ITU-R BT.656

### TWO CHANNEL D1 TIME-MULTIPLEXED FORMAT WITH 54MHZ

The TW5864 supports two channels ITU-R BT.656 time-multiplexed format with 54MHz that is useful to security application requiring two channel outputs through one channel video port. To de-multiplex the time-multiplexed data in the display mux chip, the channel ID can be inserted in the data stream using the CHID\_MD register. Two kinds of channel ID format can be supported. One is horizontal blanking code with channel ID and the other is ITU-R BT.656 sync code with channel ID. The Figure 23 illustrates the logical timing diagram in the case of CH1 and CH2 time-multiplexed output through one video output port.



FIGURE 23. TIMING DIAGRAM OF TWO CHANNEL TIME-MULTIPLEXED FORMAT

#### Four Channel Half D1 Time-multiplexed Format with 54MHz

The four channel Half D1 (360x240x2) time-multiplexed format is supported at second preview port. For this format, each channel ITU-R BT.656 data stream is down-scaled horizontally into a 13.5MHz ITU-R BT.656 data stream except the sync code. Then, the four 13.5MHz ITU-R BT.656 data streams are time-multiplexed into 54MHz data stream. This format requires only one channel video port to transfer whole four channel HD1 data independently. In this mode, TW5864 can support one channel video port to transfer whole four channel D1 data at port 0 (108 MHz) or at both port 0 and port 1 (54 MHz), while using port 2 to ouput 4 channels of Half D1 video bitstreams simultaneously. To de-multiplex the time-multiplexed data in the display mux chip, the channel ID can be decoded from the SAV/EAV sync code. The Figure 24 and Table 7 illustrate the timing diagram and detailed channel ID format for four channel half D1 time-multiplexed format with 54MHz.



FIGURE 24. LOGICAL TIMING DIAGRAM OF 4 CH HALF D1 TIME-MULTIPLEXED FORMAT

TABLE 7. THE CHANNEL ID FORMAT FOR 4 CH HALF D1 TIME-MULTIPLEXED FORMAT WITH 54MHZ

| C     | ONDITIO | N     | 656 | FVH VA | LUE | SAV/EAV CODE SEQUENCE |        |       |                    |              |                    |                    |
|-------|---------|-------|-----|--------|-----|-----------------------|--------|-------|--------------------|--------------|--------------------|--------------------|
| FIELD | VTIME   | нтіме | F   | v      | Н   | FIRST                 | SECOND | THIRD |                    | FOU          | RTH                |                    |
| FIELD | VIIIVIE | HIIME | _   | •      | "   | FIRST                 | SECOND | Iniko | CH1                | CH2          | СНЗ                | CH4                |
| EVEN  | Blank   | EAV   | 1   | 1      | 1   | OxFF                  | 0x00   | 0x00  | 0xF0               | 0xF1         | 0xF2               | 0xF3               |
| EVEN  | Blank   | SAV   | 1   | 1      | 0   | 0xFF                  | 0x00   | 0x00  | 0xE0               | 0xE1         | 0xE2               | 0xE3               |
| EVEN  | Active  | EAV   | 1   | 0      | 1   | 0xFF                  | 0x00   | 0x00  | 0xD0               | 0xD1         | 0xD2               | 0xD3               |
| EVEN  | Active  | SAV   | 1   | 0      | 0   | 0xFF                  | 0x00   | 0x00  | 0xC0               | 0xC1         | 0xC2               | 0xC3               |
| ODD   | Blank   | EAV   | 0   | 1      | 1   | 0xFF                  | 0x00   | 0x00  | 0xB0               | 0xB1         | 0xB2               | 0xB3               |
| ODD   | Blank   | SAV   | 0   | 1      | 0   | 0xFF                  | 0x00   | 0x00  | 0xA0               | 0xA1         | 0xA2               | 0xA3               |
| ODD   | Active  | EAV   | 0   | 0      | 1   | 0xFF                  | 0x00   | 0x00  | 0x9 <mark>0</mark> | 0x9 <b>1</b> | 0x9 <mark>2</mark> | 0x9 <mark>3</mark> |
| ODD   | Active  | SAV   | 0   | 0      | 0   | OxFF                  | 0x00   | 0x00  | 0x8 <mark>0</mark> | 0x81         | 0x8 <mark>2</mark> | 0x8 <mark>3</mark> |

NOTE:

1. (a) ITU-R BT.656 Sync Code with Channel ID

| CHANNEL | HE    | BLANKING CODE WITH CHANNEL ID |       |  |  |  |
|---------|-------|-------------------------------|-------|--|--|--|
| CHANNEL | Y     | СВ                            | CR    |  |  |  |
| Ch1     | 8'h10 | 8'h80                         | 8'h80 |  |  |  |
| Ch2     | 8'h11 | 8'h81                         | 8'h81 |  |  |  |
| Ch3     | 8'h12 | 8'h82                         | 8'h82 |  |  |  |
| Ch4     | 8'h13 | 8'h83                         | 8'h83 |  |  |  |

NOTE:

1. (b) Horizontal Blanking Code with Channel ID

#### Four Channel D1 Time-division-multiplexed Format with 108MHz

Four channel of D1 (720x480) at 27MHz video stream that are time-division-multiplexed at 108MHz data rate format is also implemented in TW5864. In order to reduce pin counts (thus shrink chip size) on both decoder's digital output port and the input port of the backend display mux devices, TW5864 implements single 8 bit bus at 4 times the base band pixel clock rate of 27MHz. While quadrupling the data rate on a single bus to meet the new requirement, individually, each channel data arrangement still retains the base band 27MHz ITU-R BT.656 specification. For interface that can accept the new 108MHz clock bus, only one single clock at 108MHz is required. Embedded timing (SAV-EAV) code and Channel ID are inserted into each channel for de-multiplexing and separation of channel data.



FIGURE 25. TIMING DIAGRAM OF 108MHZ 4 CH D1 TIME-DIVISION-MULTIPLEXED VIDEO DATA

Figure 31 depicts the temporal arrangement of the video data in 108MHz data rate. Each channel is byte level time-division multiplexed (TDM). Main clock is 108MHz clock.



FIGURE 26. OUTPUT TIMING OF 108MHZ 4 CH D1 TIME-DIVISION-MULTIPLEXED VIDEO DATA WITH 108MHZ CLOCK.

TABLE 8. SPECIAL FORMAT OF ITU-R BT. 656 EMBEDDED TIMING CODE AND CHANNEL ID CODE

| CONDITION 656 FVH VALUE |        |        |   |   |   | SAV-E | AV COD | E     |      |      |      |      |
|-------------------------|--------|--------|---|---|---|-------|--------|-------|------|------|------|------|
|                         |        |        |   |   |   |       |        |       |      | FOU  | RTH  |      |
| FIELD                   | V-TIME | H-TIME | F | ٧ | н | FIRST | SECOND | THIRD | CH1  | CH2  | СНЗ  | СН4  |
| EVEN                    | BLANK  | EAV    | 1 | 1 | 1 | 0xFF  | 0x00   | 0x00  | 0xF0 | 0xF1 | 0xF2 | 0xF3 |
| EVEN                    | BLANK  | SAV    | 1 | 1 | 0 | 0xFF  | 0x00   | 0x00  | 0xE0 | 0xE1 | 0xE2 | 0xE3 |
| EVEN                    | ACTIVE | EAV    | 1 | 0 | 1 | 0xFF  | 0x00   | 0x00  | 0xD0 | 0xD1 | 0xD2 | 0xD3 |
| EVEN                    | ACTIVE | SAV    | 1 | 0 | 0 | 0xFF  | 0x00   | 0x00  | 0xC0 | 0xC1 | 0xC2 | 0xC3 |
| ODD                     | BLANK  | EAV    | 0 | 1 | 1 | 0xFF  | 0x00   | 0x00  | 0xB0 | 0xB1 | 0xB2 | 0xB3 |
| ODD                     | BLANK  | SAV    | 0 | 1 | 0 | 0xFF  | 0x00   | 0x00  | 0xA0 | 0xA1 | 0xA2 | 0xA3 |
| ODD                     | ACTIVE | EAV    | 0 | 0 | 1 | 0xFF  | 0x00   | 0x00  | 0x90 | 0x91 | 0x92 | 0x93 |
| ODD                     | ACTIVE | SAV    | 0 | 0 | 0 | OxFF  | 0x00   | 0x00  | 0x80 | 0x81 | 0x82 | 0x83 |

#### **LINE-INTERLEAVED FORMAT**

In addition to the byte-interleaving mode, the first two digital preview ports support line-interleaved format to multiplex up to 9 channel of video content into each BT. 656 port. In this case, the source video can be scaled down into various sizes, and flexibly multiplexed together. The modes supported as shown in Table 9.

TABLE 9. LINE INTERLEAVING MODES SUPPORTED IN THE FIRST TWO PREVIEW OUTPUT PORTS

| OUTPUT CHANNEL COMBINATION | CLOCK RATE | PICTURE SIZE                       |
|----------------------------|------------|------------------------------------|
| 2 D1                       | 54 MHz     | 720 x 240 (NTSC) / 720 x 288 (PAL) |
| 4 D1                       | 108 MHz    | 720 x 240 (NTSC) / 720 x 288 (PAL) |
| 4 HD1                      | 54 MHz     | 360 x 240 (NTSC) / 360 x 288 (PAL) |
| 8 HD1                      | 108 MHz    | 360 x 240 (NTSC) / 360 x 288 (PAL) |
| 4 CIF                      | 27 MHz     | 360 x 120 (NTSC) / 360 x 144 (PAL) |
| 8 CIF                      | 54 MHz     | 360 x 120 (NTSC) / 360 x 144 (PAL) |
| 4 CIF + 1 D1               | 54 MHz     | Combination                        |
| 8 CIF + 1 D1               | 81 MHz     | Combination                        |

In line-interleaved format, the video data are interleaved based on each line as a unit. The original BT. 656 SAV/EAV codes are maintained. In addition, within the active line, an additional 4 bytes of header are inserted in order to describe the properties of the line of the original video content. The 4 bytes headers are shown in Figure 27. The 4-byte headers codes are shown in Table 10. The definition of parameters in Table 10 is shown in Table 11.

Since all the video channels are asynchronous to each other, there is no fixed number of spacing among channel lines. Instead, the lines are inserted into the video stream based on the availability of the input source. When there are no lines available from any channel source, a dummy line will be inserted. The dummy line header bytes are 0x01 for all 4 header bytes. In line-interleaved mode, different line sizes can be multiplexed together in either full line (720 pixels) or half line (360 pixels). Because of this, a full line can either maintains a full line, or it can be split into 2 half lines.



FIGURE 27. THE LINE-INTERLEAVED HEADER FORMAT

**TABLE 10. LINE INTERLEAVED MODES HEADER BYTES** 

| HEADER BYTES | 7           | 6            | 5   | 4    | 3   | 2     | 1      | 0      |
|--------------|-------------|--------------|-----|------|-----|-------|--------|--------|
| Н3           | 1           | RSV          | RSV | RSV  | RSV | CH_ID |        |        |
| H2           | 0           | BOL          | EOL | VDET | RSV | RSV   | LINE_I | D[8:7] |
| H1           | ~LINE_ID[6] | LINE_ID[6:0] |     |      |     |       |        |        |
| НО           | 1           | F            | V   | Н    | Р3  | P2    | P1     | P0     |

TABLE 11. LINE INTERLEAVED HEADER BYTES PARAMETERS DEFINITION

| BIT LOCATION     | NAME    | DESCRIPTION                                                                                 |
|------------------|---------|---------------------------------------------------------------------------------------------|
|                  |         | The video channel ID.                                                                       |
| H3[2:0]          | CH_ID   | For preview port 0, CH_ID 0 ~ 7 means channel 0 ~ 7. (On-chip VD and VD1 digital port)      |
|                  |         | For preview port 1, CH_ID 0 $\sim$ 7 means channel 8 $\sim$ 15. (VD2 and VD3 digital ports) |
| H2[6]            | BOL     | 1: A full line, or the first half line when a full line is split into 2 half lines.         |
|                  |         | 0: The second half line when a full line is split into 2 half lines.                        |
| H3(E)            | EOL     | 1: A full line, or the second half of a full line when the line is split.                   |
| H2[5]            | EOL     | 0: The second first half of a full line when it is split into 2 half lines.                 |
| H2[4]            | VDET    | 1: Video detected                                                                           |
| H2[4]            | VDEI    | 0: Video loss                                                                               |
| H2[1:0], H1[6:0] | LINE_ID | The active video line number. The LINE_ID of the first line of each field is 0.             |
| H0[6]            | F       | Field bit as defined in BT. 656                                                             |
| H0[5]            | ٧       | V bit as defined in BT. 656                                                                 |
| H0[4]            | Н       | H bit as defined in BT. 656                                                                 |
| H0[3]            | Р3      | Redundant protection bit 3, P3 = V XOR H                                                    |
| H0[2]            | P2      | Redundant protection bit 2, P2 = F XOR H                                                    |
| H0[1]            | P1      | Redundant protection bit 1, P1 = F XOR V                                                    |
| H0[0]            | P0      | Redundant protection bit 0, P0 = F XOR V XOR H                                              |

#### TABLE 12. LINE INTERLEAVED MODES HEADER BYTES FOR DUMMY LINES

| HEADER BYTES | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|--------------|---|---|---|---|---|---|---|---|
| Н3           | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 |
| H2           | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 |
| H1           | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 |
| HO           | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 |

### **H.264 Encoding Module**

#### **DE-INTERLACERS**

The TW5864 de-interlacer sitting right before H264 encoder is an enhanced cost efficient de-interfacer that performs adaptive field weaving or 2D de-interlacing depending on the content motion. The de-interlacer works on a channel by channel base. Each of the channels can be independently controlled.

#### **OSDS**

The TW5864 supports pre-encoding OSD function which overlays fonts/graphics onto the video before H264 encoding is performed. The OSD overlays onto each channel of video independently. For each channel, up to 8 windows are supported. Additionally, in order to support good quality in both main and secondary stream, two different sets of fonts can be overlaid onto the main / secondary streams independently.

#### **H264 ENCODERS**

TW5864 has a build-in baseline H264 encoder capable of encoding up to 5D1 in real-time. The H264 encoder performance is summarized as the following:

- H.264 Baseline @ Level 3 encoding, without arbitrary slice ordering (ASO), flexible MB ordering (FMO), and redundant picture
- One slice per frame
- Bitrates from 64 kbps to 10 mbps
- 4 D1 or 16 CIF encoding at 30 frames per second (NTSC) or 25 frame per second (PAL)
- Support VBR / CBR
- Configurable IDR/I Interval
- Support intra-mode (16x16 and 4x4)
- Support variable block size (16x16, 16x8, and 8x8)
- Motion vector granularity at full-pel, ½ pel, and ¼ pel
- Motion vector range [-256, +255.75]
- In-loop deblocking filter
- CAVLC entropy coding
- Collect video analytic information to MPU
- Same channel dual-stream encoding (D1/CIF, D1/QCIF, or CIF/QCIF)

The typical configuration for multichannel encoding is given here as examples:

- 4D1 main streams and 4CIF/QCIF second streams
- 16CIF main streams and 16QCIF second streams
- 16D1 sub-frame rate encoding with aggregated total encoding frames <=125 F/S
- N channel D1 and (16-N) channel CIF.

NOTE: WHEN TW5864 IS ENCODING MORE THAN 4 PHYSICAL CHANNELS, IT NEEDS ADDITIONAL TW2864 EQUIVALENT VIDEO DECODER.

#### **H.264 CODED STREAM**

TW5864 generates H.264 standard compliant base-line profile bitstream, decodable by 3<sup>rd</sup> party standard compliant decoder. TW5864 H.264 bitstream contains progressive I-frame and P-frame information, without arbitrary slice ordering, flexible MB-ordering and redundant picture feature supports.

TW5864 bitstream follows H.264 standard byte stream format by constructed from the NAL (Network Abstraction Layer) unit stream format in decoding order and prefixing each NAL unit with a start code prefix (0x00000001). For each NAL bitstream unit, zero-valued bits or zero-valued bytes are padded in the end of I-frame and P-frame payload data to form an unit of multiple of 4-byte in length.

The NAL unit stream format can be extracted from the byte stream format by searching for the location of the unique start code prefix pattern within this stream of bytes.

In TW5864 bitstream, a SPS (Sequence Parameter Set) and a PPS (Picture Parameter Set) NAL unit are proceeded each IDR (Instantaneous Decoding Refresh)-frame NAL. The following tables describe NAL unit, SPS and PPS syntax in tabular form.

### TABLE 13. TW5864 NAL UNIT SYNTAX

| NAL UNIT               | VALUE(HEX)          | BIT NUMBER                                  |
|------------------------|---------------------|---------------------------------------------|
| NalUnitStartCodePrefix | 0x0000001           | 16                                          |
| forbiden_zero_bit      | 0                   | 1                                           |
| nal_ref_idc            | 0x02                | 2                                           |
| nal_unit_type          | nal_unit_type_value | 5                                           |
| NAL payload            |                     | Variable                                    |
| rbsp_trailing_bits( )  |                     | Insert zero-valued bit(s) to 32-bit aligned |

### TABLE 14. TW5864 SPS RBSP SYNTAX

| SPS_PARAMETER_SET_RBSP<br>(NAL_UNIT_TYPE=7) | VALUE(HEX)         | BIT NUMBER                                  |
|---------------------------------------------|--------------------|---------------------------------------------|
| profile_idc                                 | 0x42               | 8                                           |
| constraint_set0_flag                        | 0                  | 1                                           |
| constraint_set1_flag                        | 0                  | 1                                           |
| constraint_set2_flag                        | 0                  | 1                                           |
| reserved_zero_5bits                         | 0                  | 5                                           |
| level_idc                                   | 0x1E               | 8                                           |
| seq_parameter_set_id                        | 0                  | ue(v)                                       |
| log2_max_frame_bun_minus4                   | 0x0B               | ue(v)                                       |
| pic_order_cnt_type                          | 0                  | ue(v)                                       |
| log2_max_pic_order_cnt_lsb_minus4           | 0x0B               | ue(v)                                       |
| num_ref_frames                              | 0x01               | ue(v)                                       |
| gaps_in_frame_num_value_allowed_flag        | 0                  | 1                                           |
| pic_width_in_mbs_minus1                     | (picWidth/16) -1)  | ue(v)                                       |
| pic_heigh_in_map_units_minus1               | (picHeight/16) -1) | ue(v)                                       |
| frame_mbs_only_flag                         | 0x01               | 1                                           |
| direct_8x8_inference_flag                   | 0                  | 1                                           |
| frame_cropping_flag                         | 0                  | 1                                           |
| vui_parameter_present_flag                  | 0                  | 1                                           |
| rbsp_trailing_bits                          |                    | Insert zero-valued bit(s) to 32-bit aligned |

### TABLE 15. TW5864 PPS RBSP SYNTAX

| PIC_PARAMETER_SET_RBSP (NAL_UNIT_TYPE=8) |           |                                             |
|------------------------------------------|-----------|---------------------------------------------|
| pic_parameter_set_id                     | 0         | ue(v)                                       |
| seq_parameter_set_id                     | 0         | ue(v)                                       |
| entropy_coding_mode_flag                 | 0         | 1                                           |
| pic_order_present_flag                   | 0         | 1                                           |
| num_slice_groups_minus1                  | 0         | ue(v)                                       |
| num_ref_idx_10_active_minus1             | 0         | ue(v)                                       |
| num_ref_idx_11_active_minus1             | 0         | ue(v)                                       |
| weighted_pred_flag                       | 0         | 1                                           |
| weighted_bipred_idc                      | 0         | 2                                           |
| pic_init_qp_minus26                      | qpbase-26 | se(v)                                       |
| pic_init_qs_minus26                      | qpbase-26 | se(v)                                       |
| chroma_qp_index_offset                   | 0         | se(v)                                       |
| deblocking_filter_control_present_flag   | 0         | 1                                           |
| constrained_intra_pred_flag              | 0         | 1                                           |
| redundant_pic_cnt_present_flag           | 0         | 1                                           |
| rbsp_trailing_bits                       |           | Insert zero-valued bit(s) to 32-bit aligned |

# Audio A/D Decoder and D/A Encoder

The audio A/D and D/A codec in the TW5864 is composed of five audio Analog-to-Digital converters, 1 Digital-to-Analog converter, audio mixer, digital serial audio interface and audio detector shown as shown in Figure 28. The TW5864 can accept 5 analog audio signals and 1 digital serial audio data and produce 1 mixing analog audio signal and 2 digital serial audio data.



FIGURE 28. BLOCK DIAGRAM OF AUDIO CODEC

The level of analog audio input signal AIN1 ~ AIN5 can be adjusted respectively by internal programmable gain amplifiers that are defined via the AIGAIN1, AIGAIN2, AIGAIN3, AIGAIN4, and AIGAIN5 registers and then sampled by each Analog-to-Digital converters. Figure 29 shows the audio decimation filter response. The digital serial audio input data through the ACLKP, ASYNP and ADATP pin are used for playback function assuming an external audio decoder chip is used to decode the ADPCM audio bitstream. To record audio data, the TW5864 provides the digital serial audio output via the ACLKR, ASYNR and ADATR port, and feed into the back-end ADPCM audio encoding module.

The TW5864 can mix all of audio inputs including analog audio signal and digital audio data according to the predefined mixing ratio for each audio via the MIX\_RATIO1 ~ MIX\_RATIO5 and MIX\_RATIOP registers. This mixing audio output can be provided through the analog and digital interfaces. The embedded audio Digital-to-Analog converter supports the analog mixing audio output whose level can be controlled by programmable gain amplifier via the A\_DAC\_IBCTL register. The ADATM pin supports the digital mixing audio output and its digital serial audio timings are provided through the ACLKR and ASYNR ports that are shared with the digital serial audio record timing pins.



(\*) 0.016 line = 0.016x64xFs

FIGURE 29. AUDIO DECIMATION FILTER RESPONSE

#### **AUDIO DETECTION**

The TW5864 has an audio detector for each individual of 5 channels. There are 2 kinds of audio detection method defined by the ADET\_MTH. One is the detection of absolute amplitude and the other is of differential amplitude. For both detection methods, the accumulating period is defined by the ADET\_FILT register and the detecting threshold value is defined by ADET\_TH1 ~ ADET\_TH5 registers. The status for audio detection is read by the STATE\_AVDET register and it also makes the interrupt request through the IRQ pin with the combination of the status for video loss detection.

#### **SERIAL AUDIO INTERFACE**

There are 3 kinds of digital serial audio interfaces in the TW5864, the first is a recording output, the second is a mixing output and the third is a playback input. These 3 digital serial audio interfaces follow a standard I2S or DSP interface as shown in the Figure 30.



FIGURE 30. TIMING CHART OF SERIAL AUDIO INTERFACE

#### **Playback Input**

The serial interface using the ACLKP, ASYNP and ADATP pins accepts the digital serial audio data for the playback purpose. The ACLKP and ASYNP pins can be operated as master or slave mode. For master mode, these pins work as output pin and generate the standard audio clock and synchronizing signal. For slave mode, these pins are input mode and accept the standard audio clock and synchronizing signal. The ADATP pin is always input mode regardless of operating mode. In order to use the on-chip ADPCM decoder, the playback port has to run at the master mode. One of audio data in left or right channel should be selected for playback audio by the PB\_LRSEL.

#### **Record Output**

To record audio data, the TW5864 provides the digital serial audio data through the ACLKR, ASYNR and ADATR ports. Sampling frequency comes from 256xfs, 320xfs, or 384xfs audio system clock setting. Even though the standard I2S and DSP format can have only 2 audio data on left and right channel, the TW5864 can provide an extended I2S and DSP format which can have 16-channel audio data through ADATR pin. The R\_MULTCH defines the number of audio data to be recorded by the ADATR pin. ASYNR signal is always fs frequency rate. One ASYNR period is always equal to 256xACLKR clock length with AIN5MD=0. Figure 31 shows the digital serial audio data organization for multi-channel audio.



FIGURE 31. TIMING CHART OF MULTI-CHANNEL AUDIO RECORD

The following table shows the sequence of audio data to be recorded for each mode of the R\_MULTCH register. The sequences of  $0 \sim F$  do not mean actual audio channel number but represent sequence only. The actual audio channel should be assigned to sequence  $0 \sim F$  by the R\_SEQ\_0  $\sim$  R\_SEQ\_F register. When the ADATM pin is used for record via the R\_ADATM register, the audio sequence of ADATM is shown also in Table 16.

# TABLE 16. SEQUENCE OF MULTI-CHANNEL AUDIO RECORD (A) I2S FORMAT

| R_MULTCH | PIN   | LEFT CHANNEL |   |   |   |   |   |   | RIGHT CHANNEL |   |   |   |   |   |   |   |   |
|----------|-------|--------------|---|---|---|---|---|---|---------------|---|---|---|---|---|---|---|---|
| 0        | ADATR | 0            |   |   |   |   |   |   |               | 8 |   |   |   |   |   |   |   |
| 0        | ADATM | F            |   |   |   |   |   |   |               | 7 |   |   |   |   |   |   |   |
| 1        | ADATR | 0            | 1 |   |   |   |   |   |               | 8 | 9 |   |   |   |   |   |   |
| _        | ADATM | F            | E |   |   |   |   |   |               | 7 | 6 |   |   |   |   |   |   |
| 2        | ADATR | 0            | 1 | 2 | 3 |   |   |   |               | 8 | 9 | A | В |   |   |   |   |
| 2        | ADATM | F            | E | D | C |   |   |   |               | 7 | 6 | 5 | 4 |   |   |   |   |
| 3        | ADATR | 0            | 1 | 2 | 3 | 4 | 5 | 6 | 7             | 8 | 9 | A | В | C | D | E | F |
|          | ADATM | F            | E | D | C | В | A | 9 | 8             | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |

#### (B) DSP FORMAT

| R_MULTCH | PIN   |   | LEFT/RIGHT CHANNEL |   |   |   |   |   |   |   |   |   |   |   |   |   |   |
|----------|-------|---|--------------------|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
| 0        | ADATR | 0 | 1                  |   |   |   |   |   |   |   |   |   |   |   |   |   |   |
| O        | ADATM | F | E                  |   |   |   |   |   |   |   |   |   |   |   |   |   |   |
| 1        | ADATR | 0 | 1                  | 2 | 3 |   |   |   |   |   |   |   |   |   |   |   |   |
| _        | ADATM | F | E                  | D | С |   |   |   |   |   |   |   |   |   |   |   |   |
| 2        | ADATR | 0 | 1                  | 2 | 3 | 4 | 5 | 6 | 7 |   |   |   |   |   |   |   |   |
| 2        | ADATM | F | E                  | D | С | В | A | 9 | 8 |   |   |   |   |   |   |   |   |
| 3        | ADATR | 0 | 1                  | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | A | В | С | D | E | F |
|          | ADATM | F | E                  | D | С | В | A | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |

#### **Mix Output**

The digital serial audio data on the ADATM pin has 2 different audio data which are mixing audio and playback audio. The mixing digital serial audio data is the same as analog mixing output. The sampling frequency, bit width and number of audio for the ADATM pin are same as the ADATR pin because the ACLKR and ASYNR pins are shared with the ADATR and ADATM pins.

#### **AUDIO MULTI-CHIP CASCADE**

TW5864 can output 16 channel audio data on ACLKR/ASYNR/ADATR to the back-end ADPCM module simultaneously. Therefore, up to 3 external TW2866 chips can be connected on most multi-Chip application cases. ALINKI pin is the audio cascade serial input, and ALINKO pin is the audio cascade serial output.

Each stage chip can accept 5 analog audio signals so that four cascaded chips will be 16-channel audio controller as default AIN5MD=0. The first stage chip provides 16ch digital serial audio data for record. Even though the first stage chip has only 1 digital serial audio data pin ADATR for record, the TW5864 can generate 16 channel data simultaneously using multi-channel format. Also, each stage chip can support 4 channel record outputs that are corresponding with analog audio inputs. This first stage chip can also output 16 channels mixing audio data by the digital serial audio data and analog audio signal. The last stage chip accepts the digital serial audio data for playback. The digital playback data can be converted to analog signal by Digital-to-Analog Converter in the last stage chip.

In Multi-Chip Audio operation mode, one same Oscillator clock source (27 MHz) needs to be connected to all TW5864 XTI or TW2866 CLKI pins.

Several Master/Slave mode configurations are available. The Figure 32 shows the most recommended and demanded system with Clock Master Mode (ACLKRMASTER=1).

In each of the following figures, Mix1-16-51-54/Pb1 means Mix output of AIN1-16, AIN51-AIN54, and Playback1. AIN1-16-51-54/Pb1 means one selected Audio output in AIN1-16-51-54/Pb1.

If one TW5864 uses AIN5MD=1, all other cascaded TW2866 chips must set up AIN5MD=1 also. Generally, 4 audio input mode (AIN5MD=0) are most used in this cascade system.



FIGURE 32. RECOMMENDED CLOCK MASTER CASCADE MODE SYSTEM WITH ACLKRMASTER=1

### **ACLKP/ASYNP SLAVE MODE DATA OUTPUT TIMING**

The following 8 data input timing figures are supported. The ADATPDLY register needs to be set up according to the difference of ADATP data input timings. Data1 is only used as default. MSB bit is the first input bit as default PBINSWAP=0. If PBINSWAP=1, LSB bit is the first input bit.

#### **ASYNP is ACLKP Falling Edge Triggered Input**



FIGURE 33. AUDIO PLAYBACK FALLING EDGE TRIGGERED INPUT TIMING, RM\_SYNC=0, PB\_MASTER=0, ADATPDLY=0



FIGURE 34. AUDIO PLAYBACK FALLING EDGE TRIGGERED INPUT TIMING, RM\_SYNC=1, PB\_MASTER=0, ADATPDLY=0



FIGURE 35. AUDIO PLAYBACK FALLING EDGE TRIGGERED INPUT TIMING, RM\_SYNC=0, PB\_MASTER=0, ADATPDLY=1



FIGURE 36. AUDIO PLAYBACK FALLING EDGE TRIGGERED INPUT TIMING, RM\_SYNC=1, PB\_MASTER=0, ADATPDLY=1

### **ASYNP is ACLKP Rising Edge Triggered Input**



FIGURE 37. AUDIO PLAYBACK RISING EDGE TRIGGERED INPUT TIMING, RM\_SYNC=0, PB\_MASTER=0, ADATPDLY=1



FIGURE 38. AUDIO PLAYBACK RISING EDGE TRIGGERED INPUT TIMING, RM\_SYNC=1, PB\_MASTER=0, ADATPDLY=1



FIGURE 39. AUDIO PLAYBACK RISING EDGE TRIGGERED INPUT TIMING, RM\_SYNC=0, PB\_MASTER=0, ADATPDLY=0



FIGURE 40. AUDIO PLAYBACK RISING EDGE TRIGGERED INPUT TIMING, RM\_SYNC=1, PB\_MASTER=0, ADATPDLY=0

#### **AUDIO CLOCK GENERATION**

TW5864 has built-in field locked audio clock generator for use in video capture applications. The circuitry will generate the same predefined number of audio sample clocks per field to ensure synchronous playback of video and audio after digital recording or compression. The audio clock is digitally synthesized from the crystal clock input. The master audio clock frequency is programmable through ACKN and ACKI register based following two equations.

ACKN = round (F AMCLK / F field), it gives the Audio master Clock per Field.

ACKI = round (F AMCLK / F 27MHz \* 2^23), it gives the Audio master Clock Nominal increment.

Following table provides setting example of some common used audio frequency assuming Video Decoder system clock frequency of 27MHz. If ACLKRMASTER register bit is set to 1, following AMCLK is used as audio system clock inside TW5864.

If Slave Playback-in lock mode is required, ACKN=00100hex and PBREFEN=1 needs to be set up. The number of AMCLK clock per one ASYNP input cycle is locked (fixed) to 256 in this mode.

Frequency equation is "AMCLK (Freq) = 256 x ASYNP (Freq)".

TABLE 17. AUDIO FREQUENCY 256XFS MODE: AIN5MD = 0, AFS384 = 0

| AMCLK(MHZ)    | FIELD[HZ] | ACKN [DEC] | ACKN [HEX] | ACKI [DEC] | ACKI [HEX] |
|---------------|-----------|------------|------------|------------|------------|
| 256 X 48 KHZ  |           |            |            |            |            |
| 12.288        | 50        | 245760     | 3-C0-00    | 3817749    | 3A-41-15   |
| 12.288        | 59.94     | 205005     | 3-20-CD    | 3817749    | 3A-41-15   |
| 256 X 44.1KHZ |           |            |            |            |            |
| 11.2896       | 50        | 225792     | 3-72-00    | 3507556    | 35-85-65   |
| 11.2896       | 59.94     | 188348     | 2-DF-BC    | 3507556    | 35-85-65   |
| 256 X 32 KHZ  |           |            |            |            |            |
| 8.192         | 50        | 163840     | 2-80-00    | 2545166    | 26-D6-0E   |
| 8.192         | 59.94     | 136670     | 2-15-DE    | 2545166    | 26-D6-0E   |
| 256 X 16 KHZ  |           |            |            |            |            |
| 4.096         | 50        | 81920      | 1-40-00    | 1272583    | 13-6B-07   |
| 4.096         | 59.94     | 68335      | 1-0A-EF    | 1272583    | 13-6B-07   |
| 256 X 8 KHZ   |           |            |            |            |            |
| 2.048         | 50        | 40960      | A0-00      | 636291     | 9-B5-83    |
| 2.048         | 59.94     | 34168      | 85-78      | 636291     | 9-B5-83    |

### TABLE 18. AUDIO FREQUENCY 320XFS MODE: AIN5MD = 1, AFS384 = 0, 44.1/48 KHZ NOT SUPPORTED

| AMCLK(MHZ)   | FIELD[HZ] | ACKN [DEC] | ACKN [HEX] | ACKI [DEC] | ACKI [HEX] |
|--------------|-----------|------------|------------|------------|------------|
| 320 X 32 KHZ |           |            |            |            |            |
| 10.24        | 50        | 204800     | 3-20-00    | 3181457    | 30-8B-91   |
| 10.24        | 59.94     | 170838     | 2-9B-56    | 3181457    | 30-8B-91   |
| 320X16 KHZ   |           |            |            |            |            |
| 5.12         | 50        | 102400     | 1-90-00    | 1590729    | 18-45-C9   |
| 5.12         | 59.94     | 85419      | 1-4D-AB    | 1590729    | 18-45-C9   |
| 320 X 8 KHZ  |           |            |            |            |            |
| 2.56         | 50        | 51200      | C8-00      | 795364     | C-22-E4    |
| 2.56         | 59.94     | 42709      | A6-D5      | 795364     | C-22-E4    |

TABLE 19. AUDIO FREQUENCY 384XFS MODE: AIN5MD = 0, AFS384 = 1, 44.1/48 KHZ NOT SUPPORTED

| AMCLK(MHZ)   | FIELD[HZ] | ACKN [DEC] | ACKN [HEX] | ACKI [DEC] | ACKI [HEX] |
|--------------|-----------|------------|------------|------------|------------|
| 384 X 32 KHZ |           |            |            |            |            |
| 12.288       | 50        | 245760     | 3-C0-00    | 3817749    | 3A-41-15   |
| 12.288       | 59.94     | 205005     | 3-20-CD    | 3817749    | 3A-41-15   |
| 384X16 KHZ   |           |            |            |            |            |
| 6.144        | 50        | 122880     | 1-E0-00    | 1908874    | 1D-20-8A   |
| 6.144        | 59.94     | 102503     | 1-90-67    | 1908874    | 1D-20-8A   |
| 384 X 8 KHZ  |           |            |            |            |            |
| 3.072        | 50        | 61440      | F0-00      | 954437     | E-90-45    |
| 3.072        | 59.94     | 51251      | C8-33      | 954437     | E-90-45    |

#### **AUDIO CLOCK AUTO SETUP**

If ACLKRMASTER=1 audio clock master mode is selected, and AFAUTO register is set to "1",TW5864 set up ACKI register by AFMD register value automatically. ACKI control input in ACKG module block is automatically set up to the required value by the condition of AIN5MD and AFS384 register value.

**TABLE 20. AUDIO FREQUENCY AUTO SETUP** 

| AFAUTO | AFMD | ACKG MODULE ACKI CONTROL INPUT VALUE           |
|--------|------|------------------------------------------------|
| 1      | 0    | 8kHz mode value by each AIN5MD/AFS384 case.    |
| 1      | 1    | 16kHz mode value by each AIN5MD/AFS384 case.   |
| 1      | 2    | 32kHz mode value by each AIN5MD/AFS384 case.   |
| 1      | 3    | 44.1kHz mode value by each AIN5MD/AFS384 case. |
| 1      | 4    | 48kHz mode value by each AIN5MD/AFS384 case.   |
| 0      | Х    | ACKI register set up ACKI control input value. |

# **Audio Encoding / Decoding**

TW5864 provides a simple ADPCM G.726 hardware CODEC, mainly for speech coding purpose. It is used to map a series of 8-bit u-law (or a-low) PCM samples into a series of 4-bit ADPCM samples.

The ADPCM encoder takes the I2S format audio samples from the on-chip front-end audio analog decoder as well as the off-chip audio input through the I2S input ports. The ADPCM encoder is capable of encoding 17 audio channels simultaneously.

The ADPCM decoder decodes the 4-bit samples back into the I2S format, and drives the on-chip audio DAC to drive the external speaker or pre-amplifier for playback purpose. The decoder can decode only 1 audio channel at a time.

#### **Host Interfaces**

TW5864 supports two types of host interfaces, through which external processors control and interact with TW5864 for configuration and data transfer. One is through the standard asynchronous memory bus interface, and the other is through the PCI interface working at either the target or the initiator mode, depending on the operation. While using as a PC card, the PCI interface is always used. In an embedded system, either asynchronous host interface or the PCI interface can be used. TW5864 has the same registers map for these two interfaces so that the firmware on embedded platform does not need to differentiate which interface is in use except the bus control modules in TW5864 driver.

These two interfaces share some common I/O pins, and can only be used exclusively. The interrupt signal is also shared for both PCI and the asynchronous interface.

The host interface supports several modes: single read / write access, burst read / write access, DDR burst read / write, and PCI initiator write access.

#### **PCI INTERFACE**

The PCI module in TW5864 will work both as an initiator and target. It is an initiator when it is sending the preview, h264 and audio coded streams to host PC. It is in target mode when PC host is configuring the registers and programming the chip. The PCI interface supports both 33MHz and 66MHz operation.

#### **Single Read/Write Access**

Similar to the asynchronous host interface, the TW5864 PCI interface supports the single read/write operation. The address space mapping and the entire indirect access / DDR memory page are used the same way as the asynchronous host interface. Similarly to the asynchronous host interface, the single R/W access runs in the PCI target mode, which makes the TW5864 a slave device to the external MCU.

#### **Target Burst Read**

The PCI target burst read of TW5864 allows the external MCU to burst read a whole block of data of a continuous address space from TW5864. This target burst read function is only used to access the TW5864 on-chip double buffer A. The double buffer A is only used for DMA movement between the external DDRs and TW5864.

In order to burst read a space of an external DDR memory, a DMA operation is started to read data from external DDR into the double buffer A. The MCU then issues target burst read operation to read data from the double buffer A into the MCU.

A DMA write operation to the external DDR is supported. However the TW5864 does not support PCI target burst write operation. The MCU has to fill data into the double buffer A through multiple single write operation. Once the double buffer A is filled, a DMA write operation is started to write the data in double buffer A into the external DDR.

#### **Master Burst Write**

The TW5864 PCI interface can act as a PCI initiator to burst write a block of data automatically into the memory space of the external MCU. This master burst write function is used by several modules – H264 encoder, the audio ADPCM encoder, and the PCI preview module. When this mode is used, the bitstreams or data sent by each module does not go through the external DDR. They are sent from each module into a buffer for each path, and push into the external MCU memory space.

#### **ASYNCHRONOUS INTERFACE**

In addition to the PCI host interface, TW5864 also support commonly used Asynchronous Interface. The most commonly used ARM and PPC processors are supported. The data width can be either 16 bit or 32bit.

Asynchronous host interface only supports single access read and write operation. Using this interface, the TW5864 is always slave to the external MCU. The MCU issue single word read/write operation to access all registers / memory space inside the address map.

The address space of this asynchronous host interface is the same as the PCI interface. It includes all the onchip registers, a page of space mapped for the external DDR\_A and DDR\_B, and an indirect access mechanism to read/write the registers at the front-end video / audio decoder registers and external preview multiplexing control registers.

The external DDRs are mapped into a page of address space through a page select register. Each page is 16 Kbytes. The page select register select a page area in either of the external DDRs such that accessing to this address space is equivalent to access the external DDR directly.

Some front-end registers related to embedded video decoder / audio decoder / preview multiplexing previews are accessed through indirect access through the registers 0xB800 ~ 0xB80C.

Although the asynchronous host interfaces only support single word read / writes operation, a block move is possible as long as the external MCU has a DMA controller to access a block of address space continuously though multiple single access automatically.

#### **External DRAM Interface**

TW5864 uses two external DDR SDRAMs for various functions. The memory controller of the TW5864 supports 16-bit data width up to 166 MHz clock rate. The memory capacity is 256 Mbytes. The capacity used depends on the feature used on TW5864. If the TW5864 is used for 4 D1 / 16 CIF configuration, and minimum capacity of 256 Mbytes can be used. If, however, a 16 non-real-time D1 configuration is used, a much bigger video frame buffer is needed. At this time DDR of 1 Bytes of memory is needed.

When the chip is powered up, the CPU is responsible for setting all the on-chip configuration registers for DDR memory configuration. Once the registers are set, the CPU releases the software reset signal, then the DDR memory controller initializes the DDR memory configuration using the parameters in the registers. After the initialization is done, the DDR memory is ready for use. After the initialization, the memory controller does the memory refresh automatically.

# **HW Operation Flow**

The key data paths on TW5864 for various encoding and decoding functions are illustrated in Figure 41. The HW operational flow for the four major functions (H.264, JPWG, Audio, Preview) in TW5864 will be described in detail subsequently.



FIGURE 41. TW5864 HW DATA FLOW

### **H264 Encoding Data Flow**

The H264 encoding data flow on TW5864 is shown in the figure below. The video data are captured into the external DDR memory by the video capture module. All the previous encoded reference frames are also stored in the DDR. From there, the H264 encoder generates the reference frame pixels for used for future use into the external DDR. The encoded VLC bitstream is either stored back into DDR, or simply write into the double buffer B.

When the VLC bitstream is stored in the DDR, the external MCU instruct the on-chip DMA module to move the data from external DDR into the double buffer A, from which the external MCU can perform single read or PCI target burst read to move the data from double buffer A into the MCU memory space.

When the VLC bitstream is stored in the double buffer B, the external MCU simply read the bitstream from this data buffer through either single read or PCI target burst read.

With the coded VLC stream in DDR, the MCU has more flexibility in performing the data movement. While if the codec VLC stream is stored in double buffer B, the MCU has to attend to read the data stream quickly to make sure the buffer is not over flown.

When PCI master mode is used, the encoded VLC stream can be pushed into the MCU memory space automatically, as shown in the green arrow below.



FIGURE 42. H264 ENCODING DATA FLOW

# **MJPEG Encoding Data Flow**

TW5864 MJPEG encoder always encodes the frames/fields back into the DDR memory.

The only way MCU fetch the encoded bitstream is through the double buffer A.



FIGURE 43. MJPEG ENCODING DATA FLOW

# **ADPCM Encoding Data Flow**

Audio ADPCM coded bitstream can be fetched either through the external DDR, or it can be pushed into the audio buffer when PCI master mode is used.



FIGURE 44. ADPCM ENCODING DATA FLOW

# **ADPCM Decoding Data Flow**

Audio ADPCM decoder bitstream can be put into the DDR through either double buffer A, or just through single access read/write of external DDR through page mode mapping. Once the bitstream is in the DDR, the ADPCM decoder can be started to decode and output audio samples through I2S interface.



FIGURE 45. ADPCM DECODING DATA FLOW

## **PCI Preview Data Flow**

TW5864 PCI preview path only allows data to push into the external MCU memory space through PCI master mode. The data does not go through the external DDR memory.



FIGURE 46. PCI PREVIEW PIXEL DATA FLOW

# **Register Description - Direct Map Space**

# 0x0000 ~ 0x1FFC -- H264 Register Map

| Address | [15:0]  |
|---------|---------|
| 0x0000  | H264REV |

H264REV The Version register for H264 core (Read Only)

| Address | [7]     | [6]     | [5]         | [4]        | [3]          | [2]        | [1]       | [0]        |
|---------|---------|---------|-------------|------------|--------------|------------|-----------|------------|
| 0x0004  | DSP_FRA | ME_TYPE | EMU_EN_PLBK | EMU_EN_LPF | EMU_EN_BHOST | EMU_EN_SEN | EMU_EN_ME | EMU_EN_DDR |

EMU\_EN\_DDR DDR controller enabled

EMU\_EN\_ME Enable bit for Inter module

EMU\_EN\_SEN Enable bit for Sensor Interface module

EMU\_EN\_BHOST Enable bit for Host Burst Access

EMU\_EN\_LPF Enable bit for Loop Filter module

EMU\_EN\_PLBK Enable bit for PLBK module

DSP\_FRAME\_TYPE Video Frame mapping in DDR

00 CIF 01 D1 10 Reserved 11 Reserved

| Address | [7]          | [6]      | [5]  | [4]           | [3]      | [2]           | [1] | [0] |
|---------|--------------|----------|------|---------------|----------|---------------|-----|-----|
|         |              | RESERVED |      | MAS_SLICE_END |          | VLC_SLICE_END |     |     |
| 0x000C  | [15]         | [14]     | [13] | [12]          | [11]     | [10]          | [9] | [8] |
|         | START_NSLICE |          |      |               | RESERVED |               |     |     |

VLC\_SLICE\_END VLC Slice end flag

MAS\_SLICE\_END Master Slice End Flag

START\_NSLICE Host to start a new slice

| Address | [15:0]                |
|---------|-----------------------|
| 0x0010  | ENC_BUF_PTR_REC[15:0] |

ENC\_BUF\_PTR\_REC Two bit for each channel (channel  $0 \sim 7$ ). Each two bit is the buffer

pointer for the last encoded frame of the corresponding channel.

| Address | [7]  | [6]  | [5]            | [4]                         | [3] | [2] | [1] | [0] |  |  |  |  |
|---------|------|------|----------------|-----------------------------|-----|-----|-----|-----|--|--|--|--|
|         |      |      | DSP_MB_QP      |                             |     |     |     |     |  |  |  |  |
| 0x0018  | [15] | [14] | [13]           | [13] [12] [11] [10] [9] [8] |     |     |     |     |  |  |  |  |
|         |      |      | DSP_LPF_OFFSET |                             |     |     |     |     |  |  |  |  |

DSP\_MB\_QP H264 QP Value for codec

DSP\_LPF\_OFFSET H264 LPF\_OFFSET (Default 0)

| Address | [7]        | [6]        | [5]  | [4]  | [3]        | [2]         | [1]         | [0]            |
|---------|------------|------------|------|------|------------|-------------|-------------|----------------|
|         | HD1_MAP_MD | CIF_MAP_MD |      |      | VLC_BUF_ID |             |             | DSP_CODEC_MODE |
| 0x001C  | [15]       | [14]       | [13] | [12] | [11]       | [10]        | [9]         | [8]            |
|         |            |            |      |      |            | MV_FLAG_VLD | MV_VECT_VLD | VLC_VLD        |

DSP\_CODEC\_MODE 0 Encode (TW5864B Default)

1 Decode

VLC\_BUF\_ID 0->3 4 VLC data buffer in DDR (1M each)

0->7 8 VLC data buffer in DDR (512k each)

CIF\_MAP\_MD 0 4CIF in 1 MB

1 1CIF in 1 MB

HD1\_MAP\_MD 0 2 half D1 in 1 MB

1 1 half D1 in 1 MB

VLC\_VLD VLC Stream valid

0 Invalid

1 Valid

MV\_VECT\_VLD MV Vector Valid

0 Invalid

1 Valid

MV\_FLAG\_VLD MV Flag Valid

0 Invalid

1 Valid

| Address | [7]             | [6]  | [5]  | [4]           | [3]            | [2]  | [1]             | [0] |
|---------|-----------------|------|------|---------------|----------------|------|-----------------|-----|
|         | DSP_SEN_PIC_CHM |      |      |               | DSP_SEN_PIC_LU |      |                 |     |
| 0x0020  | [15]            | [14] | [13] | [12]          | [11]           | [10] | [9]             | [8] |
|         |                 |      |      | DSP_SEN_HFULL |                |      | DSP_SEN_PIC_MAX |     |

DSP\_SEN\_PIC\_LU Org Buffer Base for Luma (default 0)

DSP\_SEN\_PIC\_CHM Org Buffer Base for Chroma (default 4)

DSP\_SEN\_PIC\_MAX Maximum Number of Buffers (default 4)

DSP\_SEN\_HFULL Original Frame D1 or HD1 switch (Default 0)

| Address | [7]             | [6]  | [5]  | [4]  | [3]            | [2]             | [1] | [0] |
|---------|-----------------|------|------|------|----------------|-----------------|-----|-----|
|         | DSP_REF_PIC_CHM |      |      |      | DSP_REF_PIC_LU |                 |     |     |
| 0x0024  | [15]            | [14] | [13] | [12] | [11]           | [10]            | [9] | [8] |
|         |                 |      |      |      |                | DSP_REF_PIC_MAX |     |     |

DSP\_REF\_PIC\_LU Ref Buffer Base for Luma (default 0)

DSP\_REF\_PIC\_CHM Ref Buffer Base for Chroma (default 4)

DSP\_REF\_PIC\_MAX Maximum Number of Buffers (default 4)

|   | Address | [15:0]    |
|---|---------|-----------|
| Ī | 0x0028  | SEN_EN_CH |

SEN\_EN\_CH[n] SENIF original frame capture enable for each channel

| Address | [7]  | [6]          | [5]          | [4]         | [3]          | [2]  | [1] | [0] |
|---------|------|--------------|--------------|-------------|--------------|------|-----|-----|
|         |      | DSP_FLW_CNTL | DSP_CHROM_SW | DSP_MB_WAIT | DSP_ENC_CHN  |      |     |     |
| 0x002C  | [15] | [14]         | [13]         | [12]        | [11]         | [10] | [9] | [8] |
|         |      |              |              |             | DSP_MB_DELAY |      |     |     |

DSP\_ENC\_CHN The ID for channel selected for encoding operation

DSP\_MB\_WAIT Control for MB Delay. See Description below.

DSP\_CHROM\_SW DSP Chroma Switch

0 DDRB 1 DDRA

DSP\_FLW\_CNTL VLC Flow Control

0 Disable 1 Enable

DSP\_MB\_DELAY If DSP\_MB\_WAIT == 0, the MB delay is

DSP\_MB\_DELAY \* 16

If DSP\_MB\_DELAY == 1, the MB delay is

DSP\_MB\_DELAY \* 128

| Address | [7]          | [6]        | [5]         | [4]  | [3]  | [2]  | [1] | [0] |  |
|---------|--------------|------------|-------------|------|------|------|-----|-----|--|
|         | DDR_PAGE_CNT |            |             |      |      |      |     |     |  |
| 0x0030  | [15]         | [14]       | [13]        | [12] | [11] | [10] | [9] | [8] |  |
|         | DDR_MODE     | DDR_AB_SEL | DDR_BRST_EN |      |      |      |     |     |  |

DDR\_PAGE\_CNTL DDR Single Access Page Number

DDR\_BRST\_EN DDR-DPR Burst Read Enable

1 Enable0 Disable

DDR\_AB\_SEL DDR A/B Select as HOST access

0 Select DDRA1 Select DDRB

DDR\_MODE DDR Access Mode Select

O Single R/W Access (Host <-> DDR)
Burst R/W Access (Host <-> DPR)

| Address | [15:0]                    |
|---------|---------------------------|
| 0x0038  | SENIF_ORG_FRM_PTR [15:0]  |
| 0x003C  | SENIF_ORG_FRM_PTR [31:16] |

SENIF\_ORG\_FRM\_PTR The original frame capture pointer. Two bits for each channel.

| I | Address | [15:0]                 |
|---|---------|------------------------|
|   | 0x004C  | ENC_BUF_PTR_REC[31:16] |

ENC\_BUF\_PTR\_REC Two bit for each channel (channel  $8 \sim 15$ ). Each two bit is the buffer pointer for the last encoded frame of a channel

| Address | [7]         | [6]  | [5]        | [4]  | [3]        | [2]    | [1]         | [0] |  |
|---------|-------------|------|------------|------|------------|--------|-------------|-----|--|
|         | CH3_MV_PTR  |      | CH2_MV_PTR |      | CH1_MV_PTR |        | CHO_MV_PTR  |     |  |
| 0x0060  | [15]        | [14] | [13]       | [12] | [11]       | [10]   | [9]         | [8] |  |
|         | CH7_ MV_PTR |      | CH6_MV_PTR |      | CH5_N      | IV_PTR | CH4_ MV_PTR |     |  |
|         | [7]         | [6]  | [5]        | [4]  | [3]        | [2]    | [1]         | [0] |  |
| 0x0064  | CHB_ MV_PTR |      | CHA_MV_PTR |      | CH9_MV_PTR |        | CH8_MV_PTR  |     |  |
| 0x0064  | [15]        | [14] | [13]       | [12] | [11]       | [10]   | [9]         | [8] |  |
|         | CHF_MV_PTR  |      | CHE_MV_PTR |      | CHD_MV_PTR |        | CHC_MV_PTR  |     |  |

CHn\_MV\_PTR Current MV Flag Status Pointer for Channel n. (Read only)

| Address | [15:0]     |
|---------|------------|
| 0x0068  | RST_MV_PTR |

RST\_MV\_PTR[n] Reset Current MV Flag Status Pointer for Channel n.

| Address | [7]   | [6]   | [5]   | [4]   | [3]   | [2]   | [1] | [0]      |
|---------|-------|-------|-------|-------|-------|-------|-----|----------|
|         | DSP_0 | OWN_Y | DSP_0 | DWN_X | DI_MD | DI_EN |     |          |
| 0x0200  | [15]  | [14]  | [13]  | [12]  | [11]  | [10]  | [9] | [8]      |
|         |       |       |       |       |       |       |     | DUAL_STR |

DSP\_INTER\_ST Inter\_Mode Start

DI\_EN Deinterlacer Enable (1 to enable)

DI\_MD De-interlacer Mode

1 Shuffled frame

0 Normal Un-Shuffled Frame

DSP\_DWN\_X Down scale original frame in X direction

11: Un-used

10: down-sample to  $\frac{1}{4}$  01: down-sample to  $\frac{1}{2}$  00: down-sample disabled

DSP\_DWN\_Y Down scale original frame in Y direction

11: Un-used

10: down-sample to  $\frac{1}{4}$  01: down-sample to  $\frac{1}{2}$  00: down-sample disabled

DUAL\_STR 1 Dual Stream

0 Single Stream

| Address | [7]  | [6]     | [5]        | [4]  | [3]         | [2]  | [1]     | [0]        |
|---------|------|---------|------------|------|-------------|------|---------|------------|
|         |      | DSP_WIN | _SIZE[3:0] |      | DSP_REF_FRM |      |         |            |
| 0x0204  | [15] | [14]    | [13]       | [12] | [11]        | [10] | [9]     | [8]        |
|         |      |         |            |      |             |      | DSP_WIN | _SIZE[5:4] |

DSP\_REF\_FRM Number of reference frame (Default 1 for TW5864B)

DSP\_WIN\_SIZE Window size

| Address  | [7]           | [6]  | [5]                              | [4] | [3] | [2] | [1] | [0] |  |  |  |
|----------|---------------|------|----------------------------------|-----|-----|-----|-----|-----|--|--|--|
|          | DSP_SKIP_OFEN |      | DSP_SKIP_OFFSET                  |     |     |     |     |     |  |  |  |
| 0x0208   | [15]          | [14] | [14] [13] [12] [11] [10] [9] [8] |     |     |     |     |     |  |  |  |
| RESERVED |               |      |                                  |     |     |     |     |     |  |  |  |

DSP\_SKIP\_OFEN Skip Offset Enable bit

O DSP\_SKIP\_OFFSET value is not used (default 8)

DSP\_SKIP\_OFFSET value is used in HW

DSP\_SKIP\_OFFSET Skip mode cost offset (default 8)

| Address | [7] | [6]  | [5]   | [4]     | [3]      | [2]   | [1]     | [0]     |
|---------|-----|------|-------|---------|----------|-------|---------|---------|
| 0x020C  |     | SRCH | I_OPT | SKIP_EN | INTRA_EN | ME_EN | HPEL_EN | QPEL_EN |

QPEL\_EN Enable quarter pel search mode

HPEL\_EN Enable half pel search mode

ME\_EN Enable motion search mode

INTRA\_EN Enable Intra mode

SKIP\_EN Enable Skip Mode

SRCH\_OPT Search Option (Default 2'b01)

| Address | [7]  | [6]  | [5]             | [4]  | [3]  | [2]  | [1]             | [0] |
|---------|------|------|-----------------|------|------|------|-----------------|-----|
|         |      |      |                 |      |      |      | DSP_ENC_REF_PTR |     |
| 0x0210  | [15] | [14] | [13]            | [12] | [11] | [10] | [9]             | [8] |
|         |      |      | DSP_REC_BUF_PTR |      |      |      |                 |     |

DSP\_ENC\_REF\_PTR Reference Buffer Pointer for encoding

DSP\_REC\_BUF\_PTR Reconstruct Buffer pointer

| Address | [15:0]             |
|---------|--------------------|
| 0x0214  | DSP_REF_MVP_LAMBDA |

DSP\_REF\_MVP\_LAMBDA Lambda Value for H264

| Address          | [7]  | [6]              | [5]  | [4]  | [3]  | [2]  | [1] | [0] |
|------------------|------|------------------|------|------|------|------|-----|-----|
| DSP_PIC_MAX_MB_Y |      |                  |      |      |      |      |     |     |
| 0x0218           | [15] | [14]             | [13] | [12] | [11] | [10] | [9] | [8] |
|                  |      | DSP_PIC_MAX_MB_X |      |      |      |      |     |     |

DSP\_PIC\_MAX\_MB\_Y The MB number in Y direction for a frame

DSP\_PIC\_MAX\_MB\_X The MB number in X direction for a frame

| Address | [7]  | [6]  | [5]             | [4]  | [3]  | [2]  | [1] | [0] |
|---------|------|------|-----------------|------|------|------|-----|-----|
|         |      |      |                 |      |      |      |     |     |
| 0x021C  | [15] | [14] | [13]            | [12] | [11] | [10] | [9] | [8] |
|         |      |      | DSP_ENC_ORG_PTR |      |      |      |     |     |

DSP\_ENC\_ORG\_PTR The original frame pointer for encoding

| Address | [15:0]             |
|---------|--------------------|
| 0x0220  | DSP_OSD_ATTRI_BASE |

DSP\_OSD\_ATTRI\_BASE

DDR base address of OSD rectangle attribute data

| Address | [15:0]         |
|---------|----------------|
| 0x0228  | DSP_OSD_ENABLE |

DSP\_OSD\_ENABLE

OSD enable bit for each channel

|   | Address | [15:0]     |
|---|---------|------------|
| ĺ | 0x0280  | ME_MV_VEC  |
|   | -0x02FC | WIL_WV_VLO |

0x0280  $\sim$  0x029C - Motion Vector for 1st 4x4 Block, e.g., 80 (X), 84 (Y) 0x02A0  $\sim$  0x02BC - Motion Vector for 2nd 4x4 Block, e.g., A0 (X), A4 (Y) 0x02C0  $\sim$  0x02DC - Motion Vector for 3rd 4x4 Block, e.g., C0 (X), C4 (Y) 0x02E0  $\sim$  0x02FC - Motion Vector for 4th 4x4 Block, e.g., E0 (X), E4 (Y)

| Address | [7]  | [6]  | [5]             | [4]  | [3]  | [2]  | [1] | [0] |
|---------|------|------|-----------------|------|------|------|-----|-----|
|         |      |      | Dsp_i4x4_offset |      |      |      |     |     |
| 0x040C  | [15] | [14] | [13]            | [12] | [11] | [10] | [9] | [8] |
|         |      |      |                 |      |      |      |     |     |

 $\label{eq:decomposition} \begin{aligned} \text{DSP\_I4x4\_OffSET} & \quad & \text{if (intra16x16\_cost} < (\text{intra4x4\_cost+dsp\_i4x4\_offset))} \\ & \quad & \quad & \text{Intra\_mode} = \text{intra16x16\_mode} \end{aligned}$ 

Else

Intra\_mode = intra4x4\_mode

| Address | [7]  | [6]            | [5]  | [4]  | [3]  | [2]  | [1] | [0] |
|---------|------|----------------|------|------|------|------|-----|-----|
|         |      | DSP_INTRA_MODE |      |      |      |      |     |     |
| 0x0410  | [15] | [14]           | [13] | [12] | [11] | [10] | [9] | [8] |
|         |      |                |      |      |      |      |     |     |

0x6 Only 16x16 0x7 16x16 & 4x4

| Address | [7]  | [6]  | [5]            | [4]  | [3]  | [2]  | [1] | [0] |
|---------|------|------|----------------|------|------|------|-----|-----|
|         |      |      | Dsp_i4x4weight |      |      |      |     |     |
| 0x0414  | [15] | [14] | [13]           | [12] | [11] | [10] | [9] | [8] |
|         |      |      |                |      |      |      |     |     |

DSP\_I4x4\_WEIGHT

WEIGHT Factor for I4x4 cost calculation (QP dependent)

| Address | [7]                   | [6]  | [5]  | [4]  | [3]  | [2]  | [1] | [0] |
|---------|-----------------------|------|------|------|------|------|-----|-----|
|         | DSP_RESID_MODE_OFFSET |      |      |      |      |      |     |     |
| 0x0604  | [15]                  | [14] | [13] | [12] | [11] | [10] | [9] | [8] |
|         | RESERVED              |      |      |      |      |      |     |     |

DSP\_RESID\_MODE\_OFFSET

Offset used to affect Intra/ME model decision

Else

Pred\_mode = intra\_mode

| Address           | [15:0]     |
|-------------------|------------|
| 0x0800-<br>-x09FF | QUAN_TABLE |

QUAN\_TAB Quantization TABLE Values

| Address | [15:0]           |
|---------|------------------|
| 0x0Cn0  | RT_CNTR_CHn_FRM0 |
| 0x0Cn4  | RT_CNTR_CHn_FRM1 |
| 0x0Cn8  | RT_CNTR_CHn_FRM2 |
| 0x0CnC  | RT_CNTR_CHn_FRM3 |

RT\_CNTR\_CHn\_FRMO

RT\_CNTR\_CHn, channel\_n from 0 to f

RT\_CNTR\_CHn\_FRM1

RT\_CNTR\_CHn\_FRM2

RT\_CNTR\_CHn\_FRM3

| Address | [7]  | [6]  | [5]  | [4]     | [3]     | [2]     | [1]     | [0]     |
|---------|------|------|------|---------|---------|---------|---------|---------|
|         |      |      |      | BUS1_D1 |         | FRAME_1 | PROG_1B | PROG_1A |
| 0x0D00  | [15] | [14] | [13] | [12]    | [11]    | [10]    | [9]     | [8]     |
|         |      |      |      | BUS2_D1 |         | FRAME_2 | PROG_2B | PROG_2A |
|         | [7]  | [6]  | [5]  | [4]     | [3]     | [2]     | [1]     | [0]     |
| 0x0D04  |      |      |      | BUS     | BUS3_D1 |         | PROG_3B | PROG_3A |
| 000004  | [15] | [14] | [13] | [12]    | [11]    | [10]    | [9]     | [8]     |
|         |      |      |      | BUS4    | 1_D1    | FRAME_4 | PROG_4B | PROG_4A |

| PROG_nA | 1<br>0      | Progressive in part A in bus n<br>Interlaced in part A in bus n |
|---------|-------------|-----------------------------------------------------------------|
| PROG_nB | 1<br>0      | Progressive in part B in bus n<br>Interlaced in part B in bus n |
| FRAME_n | 1<br>0      | Frame Mode in bus n<br>Field Mode in bus n                      |
| BUSn_D1 | 0<br>1<br>2 | 4CIF in bus n<br>1D1 + 4 CIF in bus n<br>2D1 in bus n           |

| Address | [15:0]        |
|---------|---------------|
| 0x0D08  | SENIF_HOR_MIR |
| OxODOC  | SENIF_VER_MIR |

| SENIF_HOR_MIR[n] | 1<br>0 | Horizontal Mirror for channel n<br>Normal |
|------------------|--------|-------------------------------------------|
| SENIF_VER_MIR[n] | 1<br>0 | Vertical Mirror for channel n<br>Normal   |

| Address | [9:0]               |
|---------|---------------------|
| 0x0D10  | FRAME_WIDTH_BUSO_A  |
| 0x0D14  | FRAME_WIDTH_BUSO_B  |
| 0x0D18  | FRAME_HEIGHT_BUSO_A |
| 0x0D1C  | FRAME_HEIGHT_BUSO_B |
| 0x0D20  | FRAME_WIDTH_BUS1_A  |
| 0x0D24  | FRAME_WIDTH_BUS1_B  |
| 0x0D28  | FRAME_HEIGHT_BUS1_A |
| 0x0D2C  | FRAME_HEIGHT_BUS1_B |
| 0x0D30  | FRAME_WIDTH_BUS2_A  |
| 0x0D34  | FRAME_WIDTH_BUS2_B  |
| 0x0D38  | FRAME_HEIGHT_BUS2_A |
| 0x0D3C  | FRAME_HEIGHT_BUS2_B |
| 0x0D40  | FRAME_WIDTH_BUS3_A  |
| 0x0D44  | FRAME_WIDTH_BUS3_B  |
| 0x0D48  | FRAME_HEIGHT_BUS3_A |
| 0x0D4C  | FRAME_HEIGHT_BUS3_B |

FRAME\_WIDTH\_BUSn\_A 0x15F: 4 CIF

0x2CF: 1 D1 + 3 CIF

0x2CF: 2 D1

FRAME\_WIDTH\_BUSn\_B 0x15F: 4 CIF

0x2CF: 1 D1 + 3 CIF

0x2CF: 2 D1

FRAME\_HEIGHT\_BUSn\_A 0x11F: 4CIF (PAL)

0x23F: 1D1 + 3CIF (PAL) 0x23F: 2 D1 (PAL)

0x0EF: 4CIF (NTSC)

0x1DF: 1D1 + 3CIF (NTSC) 0x1DF: 2 D1 (NTSC)

FRAME\_HEIGHT\_BUSn\_B 0x11F: 4CIF (PAL)

0x23F: 1D1 + 3CIF (PAL) 0x23F: 2 D1 (PAL)

0x0EF: 4CIF (NTSC) 0x1DF: 1D1 + 3CIF (NTSC)

0x1DF: 2 D1 (NTSC)

| Address | [15:0]         |
|---------|----------------|
| 0x0D50  | FULL_HALF_FLAG |

FULL\_HALF\_FLAG

1: the bus mapped Channel n Full D1

0: the bus mapped Channel n Half D1

| Address | [15:0]             |
|---------|--------------------|
| 0x0D54  | FULL_HALF_MODE_SEL |

FULL\_HALF\_MODE\_SEL 0 The bus mapped Channel select partA Mode 1 The bus mapped Channel select partB Mode

| Address | [7]          | [6]           | [5]         | [4]  |          | [3]    | [2]           | [1]  | [0]           |
|---------|--------------|---------------|-------------|------|----------|--------|---------------|------|---------------|
|         | VLC_ADD03_EN | VLC_BYTE_SWP  |             |      |          | VLC_SL | ICE_QP        |      |               |
|         | [15]         | [14]          | [13]        | [12] |          | [11]   | [10]          | [9]  | [8]           |
|         | VLC_PCI_SEL  | VLC_OVFL_CNTL | VLC_INF_SEL |      |          |        | VLC_BIT_ALIGN |      |               |
| 0x1000  | [23]         | [22]          | [21]        | [20] |          | [19]   | [18]          | [17] | [16]          |
|         |              |               |             |      |          |        |               |      | VLC_A03_DISAB |
|         | [31]         | [30]          | [29]        | [2   | 8]       | [27]   | [26]          | [25] | [24]          |
|         |              |               |             | V    | .C_BUF_R | DY     |               |      |               |

| VLC_SLICE_QP  | QP Value used by H264 CAVLC                                                                                                       |
|---------------|-----------------------------------------------------------------------------------------------------------------------------------|
| VLC_BYTE_SWP  | Swap byte order of VLC stream in d-word.  1                                                                                       |
| VLC_ADD03_EN  | O Bypass Adding O3 circuit for VLC stream 1 Enable Adding O3 circuit for VLC stream                                               |
| VLC_BIT_ALIGN | Number of bit for VLC bit Align                                                                                                   |
| VLC_INF_SEL   | Synchronous Interface select for VLC Stream  CDC_VLCS_MAS read VLC stream  CPU read VLC stream                                    |
| VLC_OVFL_CNTL | <ul><li>Enable VLC overflow control</li><li>Disable VLC overflow control</li></ul>                                                |
| VLC_PCI_SEL   | <ul><li>1 PCI Master Mode</li><li>0 Non PCI Master Mode</li></ul>                                                                 |
| VLC_A03_DISAB | O Enable Adding 03 to VLC header and stream Disable Adding 03 to VLC header of "00000001"                                         |
| VLC_BUF_RDY   | Status of VLC stream in DDR (one bit for each buffer)  VLC is ready in buffer n (HW set)  VLC is not ready in buffer n (SW clear) |
|               |                                                                                                                                   |

| Address | [15:0]          |
|---------|-----------------|
| 0x1004  | SLICE_TOTAL_BIT |

SLICE\_TOTAL\_BIT

Total number of bit in the slice

| Address | [15:0]        |
|---------|---------------|
| 0x1008  | RES_TOTAL_BIT |

RES\_TOTAL\_BIT

Total number of bit in the residue

| Address | [7]                 | [6]  | [5]  | [4]  | [3]       | [2]                 | [1]          | [0]          |
|---------|---------------------|------|------|------|-----------|---------------------|--------------|--------------|
|         | VLC_STREAM_LEN[3:0] |      |      |      | DSP_RD_OF | VLC_END_SLICE       | VLC_BK1_FULL | VLC_BKO_FULL |
| 0x100C  | [15]                | [14] | [13] | [12] | [11]      | [10]                | [9]          | [8]          |
|         |                     |      |      |      |           | VLC_STREAM_LEN[8:4] |              |              |

VLC\_BKO\_FULL VLC BKO full status, write '1' to clear

VLC\_BK1\_FULL VLC BK1 full status, write '1' to clear

VLC\_END\_SLICE VLC end slice status, write '1' to clear

DSP\_RD\_OF VLC Buffer overflow status, write '1' to clear

VLC\_STREAM\_LEN VLC string length in either buffer 0 or 1 at end of frame

| Address | [15:0]        |
|---------|---------------|
| 0x1010  | TOTAL_COEF_NO |

TOTAL\_COEF\_NO

Total coefficient number in a frame

| Address | [7] | [6] | [5] | [4] | [3] | [2] | [1] | [0]         |
|---------|-----|-----|-----|-----|-----|-----|-----|-------------|
| 0x1014  |     |     |     |     |     |     |     | VLC_DSP_INT |

VLC\_DSP\_INTR

VLC Encoder Interrupt. Write '1' to clear.

| Address | [31:0]         |
|---------|----------------|
| 0x1018  | VLC_STREAM_CRC |

VLC\_STREAM\_CRC

VLC stream CRC checksum

|   | Address | [7] | [6] | [5] | [4] | [3] | [2] | [1]         | [0]        |
|---|---------|-----|-----|-----|-----|-----|-----|-------------|------------|
| ĺ | 0x101C  |     |     |     |     |     |     | VLC_RD_BRST | VLC_RD_MEM |

VLC\_RD\_MEM 1 Read VLC lookup Memory

0 Read VLC Stream Memory

VLC\_RD\_BRST 1 Read VLC Stream Memory in burst mode

O Read VLC Stream Memory in single mode

#### 0x2000 ~ 0x2FFC -- H264 Stream Memory Map

A word is 4 bytes. I.e.,

VLC\_STREAM\_MEM [0] address: 0x2000 VLC\_STREAM\_MEM [1] address: 0x2004

....

VLC\_STREAM\_MEM [3FF]address: 0x2FFC

# 0x4000 ~ 0x4FFC -- Audio Register Map

| Address | [31:0]      |
|---------|-------------|
| 0x4000  | 1ms counter |

config 1ms cnt cnt =Realtime clk/1000

| Address | [7] | [6] | [5] | [4] | [3] | [2]           | [1]          | [0]           |
|---------|-----|-----|-----|-----|-----|---------------|--------------|---------------|
| 0x4004  |     |     |     |     |     | enc adpcm enb | Org data enb | Dec adpcm enb |

Dec\_adpcm\_enb ADPCM decoder enable

1 Enable0 Disable

Org\_data\_enb ADPCM input data enable

1 Enable0 Disable

Enc\_data\_enb ADPCM encoder enable

1 Enable0 Disable

| Address | [7]                  | [6]            | [5]         | [4]  | [3]  | [2]           | [1]         | [0]        |  |
|---------|----------------------|----------------|-------------|------|------|---------------|-------------|------------|--|
|         | AUD_ORG_CH_EN[7:0]   |                |             |      |      |               |             |            |  |
|         | [15]                 | [14]           | [13]        | [12] | [11] | [10]          | [9]         | [8]        |  |
|         | AUD_ORG_CH_EN [15:8] |                |             |      |      |               |             |            |  |
| 0x4008  | [23]                 | [22]           | [21]        | [20] | [19] | [18]          | [17]        | [16]       |  |
|         | AUD_SAM              | IPLE_RATE      |             | AUD_ | TYPE |               | AD_BIT_MODE | SPK_ORG_EN |  |
|         | [31]                 | [30]           | [29]        | [28] | [27] | [26]          | [25]        | [24]       |  |
|         | AUD_MODE             | TEST_ADLOOP_EN | TESTLOOP_EN |      |      | TESTLOOP_CHID |             |            |  |

AUD\_ORG\_CH\_EN Record path PCM Audio enable bit for each channel,

SPK\_ORG\_EN Speaker path PCM Audio Enable

AD\_BIT\_MODE 0 16bit 1 8bit

AUD\_TYPE 0 PCM

3 ADPCM

AUD\_SAMPLE\_RATE 0 8K

1 16K

TESTLOOP\_CHID Channel ID used to select audio channel (0 to 16) for

loopback

TESTLOOP\_EN Reserved

TEST\_ADLOOP\_EN 1 Enable AD Loopback Test

O Disable AD Loopback Test

AUD\_MODE 0 Asynchronous Mode or PCI target mode

1 PCI Initiator Mode

| Address | [7]                    | [6]  | [5]  | [4]  | [3]  | [2]  | [1]  | [0]          |  |
|---------|------------------------|------|------|------|------|------|------|--------------|--|
|         | Aud_ADPCM_CH_EN[7:0]   |      |      |      |      |      |      |              |  |
|         | [15]                   | [14] | [13] | [12] | [11] | [10] | [9]  | [8]          |  |
|         | Aud_ADPCM_CH_EN [15:8] |      |      |      |      |      |      |              |  |
| 0x400C  | [23]                   | [22] | [21] | [20] | [19] | [18] | [17] | [16]         |  |
|         |                        |      |      |      |      |      |      | SPK_ADPCM_EN |  |
|         | [31]                   | [30] | [29] | [28] | [27] | [26] | [25] | [24]         |  |
|         |                        |      |      |      |      |      |      |              |  |

AUD\_ADPCM\_CH\_EN Record path ADPCM audio channel enable, one bit for

each.

SPK\_ADPCM\_EN Speaker path ADPCM audio channel enable

| Address | [7] | [6] | [5]          | [4] | [3]          | [2]      | [1]          | [0]      |
|---------|-----|-----|--------------|-----|--------------|----------|--------------|----------|
| 0x4014  |     |     | ADPCM_DEC_EN |     | DA1_BIT_MODE | DA1_MUTE | DAO_BIT_MODE | DAO_MUTE |

DAn\_Mute Audio DA mute 1'b1 enable

DAn\_BIT\_MODE 0 16 bit mode

1 8 bit mode

ADPCM\_DEC\_EN ADPCM decoder channel enable

0 Disable1 Enable

| Address | [7] | [6] | [5] | [4] | [3] | [2] | [1] | [0] |
|---------|-----|-----|-----|-----|-----|-----|-----|-----|
| 0x4018  |     |     |     |     | PC  |     | NO  |     |

PC\_BLOCK\_ADPCM\_RD\_NO

Current channel ID when ADPCM stream moving is

finished

| Address | [29:0]                  |
|---------|-------------------------|
| 0x401C  | ADPCM_ENC_WR_PTR[29:0]  |
| 0x4020  | ADPCM_ENC_WR_PTR[50:30] |

| ADPCM_ENC_WR_PTR | bit [2:0]   | ch0  |
|------------------|-------------|------|
|                  | Bit [5:3]   | ch1  |
|                  | Bit [8:6]   | ch2  |
|                  | Bit [11:9]  | ch3  |
|                  | Bit [14:12] | ch4  |
|                  | Bit [17:15] | ch5  |
|                  | Bit [20:18] | ch6  |
|                  | Bit [23:21] | ch7  |
|                  | Bit [26:24] | ch8  |
|                  | Bit [29:27] | ch9  |
|                  | Bit [32:30] | ch10 |
|                  | Bit [35:33] | ch11 |
|                  | Bit [38:36] | ch12 |
|                  | Bit [41:39] | ch13 |
|                  | Bit [44:42] | ch14 |
|                  | Bit [47:45] | ch15 |
|                  | Bit [50:48] | ch16 |

| Address | [29:0]                  |
|---------|-------------------------|
| 0x4024  | ADPCM_ENC_RD_PTR[29:0]  |
| 0x4028  | ADPCM_ENC_RD_PTR[50:30] |

| ADPCM_ENC_RD_PTR | bit [2:0]   | ch0  |
|------------------|-------------|------|
|                  | Bit [5:3]   | ch1  |
|                  | Bit [8:6]   | ch2  |
|                  | Bit [11:9]  | ch3  |
|                  | Bit [14:12] | ch4  |
|                  | Bit [17:15] | ch5  |
|                  | Bit [20:18] | ch6  |
|                  | Bit [23:21] | ch7  |
|                  | Bit [26:24] | ch8  |
|                  | Bit [29:27] | ch9  |
|                  | Bit [32:30] | ch10 |
|                  | Bit [35:33] | ch11 |
|                  | Bit [38:36] | ch12 |
|                  | Bit [41:39] | ch13 |
|                  | Bit [44:42] | ch14 |
|                  | Bit [47:45] | ch15 |
|                  | Bit [50:48] | ch16 |

| Address | [7]               | [6]      | [5]       | [4]  | [3]               | [2]               | [1] | [0] |  |  |
|---------|-------------------|----------|-----------|------|-------------------|-------------------|-----|-----|--|--|
|         | ADPCM_DEC_RD_PTR1 |          |           |      |                   | ADPCM_DEC_RD_PTR0 |     |     |  |  |
| 0x402C  | [15]              | [14]     | [13]      | [12] | [11]              | [10]              | [9] | [8] |  |  |
|         |                   | ADPCM_DE | C_WR_PTR1 |      | ADPCM_DEC_WR_PTR0 |                   |     |     |  |  |

ADPCM\_DEC\_RD\_PTRn Read pointer of ADPCM decoder

ADPCM\_DEC\_WR\_PTRn Write pointer of ADPCM decoder

| Address | [31:0]                |
|---------|-----------------------|
| 0x4030  | AD_ORIG_WR_PTR[31:0]  |
| 0x4034  | AD_ORIG_WR_PTR[63:32] |
| 0x4038  | AD_ORIG_WR_PTR[67:64] |

Bit [67:64]

ch16

| AD_ORIG_WR_PTR | bit [3:0]   | ch0  |
|----------------|-------------|------|
|                | Bit [7:4]   | ch1  |
|                | Bit [11:8]  | ch2  |
|                | Bit [15:12] | ch3  |
|                | Bit [19:16] | ch4  |
|                | Bit [23:20] | ch5  |
|                | Bit [27:24] | ch6  |
|                | Bit [31:28] | ch7  |
|                | Bit [35:32] | ch8  |
|                | Bit [39:36] | ch9  |
|                | Bit [43:40] | ch10 |
|                | Bit [47:44] | ch11 |
|                | Bit [51:48] | ch12 |
|                | Bit [55:52] | ch13 |
|                | Bit [59:56] | ch14 |
|                | Bit [63:60] | ch15 |
|                |             |      |

| Address | [31:0]                |
|---------|-----------------------|
| 0x403C  | AD_ORIG_RD_PTR[31:0]  |
| 0x4040  | AD_ORIG_RD_PTR[63:32] |
| 0x4044  | AD_ORIG_RD_PTR[67:64] |

| AD_ORIG_RD_PTR | bit [3:0]   | ch0  |
|----------------|-------------|------|
|                | Bit [7:4]   | ch1  |
|                | Bit [11:8]  | ch2  |
|                | Bit [15:12] | ch3  |
|                | Bit [19:16] | ch4  |
|                | Bit [23:20] | ch5  |
|                | Bit [27:24] | ch6  |
|                | Bit [31:28] | ch7  |
|                | Bit [35:32] | ch8  |
|                | Bit [39:36] | ch9  |
|                | Bit [43:40] | ch10 |
|                | Bit [47:44] | ch11 |
|                | Bit [51:48] | ch12 |
|                | Bit [55:52] | ch13 |
|                | Bit [59:56] | ch14 |
|                | Bit [63:60] | ch15 |
|                | Bit [67:64] | ch16 |

| Address | [7] | [6] | [5] | [4] | [3] | [2]               | [1] | [0] |
|---------|-----|-----|-----|-----|-----|-------------------|-----|-----|
| 0x4048  |     |     |     |     |     | C_BLOCK_ORIG_RD_N | 0   |     |

#### PC\_BLOCK\_ORIG\_RD\_NO

#### Current channel ID when PCM stream moving is finished

| Address | [7]                | [6]                | [5]  | [4]  | [3]  | [2]  | [1]            | [0]         |  |  |  |
|---------|--------------------|--------------------|------|------|------|------|----------------|-------------|--|--|--|
|         |                    | PCI_DATA_SEL:[7:0] |      |      |      |      |                |             |  |  |  |
|         | [15]               | [14]               | [13] | [12] | [11] | [10] | [9]            | [8]         |  |  |  |
|         | PCL_DATA_SEL[15:8] |                    |      |      |      |      |                |             |  |  |  |
| 0x404C  | [23]               | [22]               | [21] | [20] | [19] | [18] | [17]           | [16]        |  |  |  |
|         |                    |                    |      |      |      |      | PCI_AUD_FRM_EN | PCI_FLOW_EN |  |  |  |
|         | [31]               | [30]               | [29] | [28] | [27] | [26] | [25]           | [24]        |  |  |  |
|         |                    |                    |      |      |      |      |                |             |  |  |  |

PCI\_DATA\_SEL The register is applicable to PCI initiator mode only. Used to

select PCM (0) or ADPCM (1) audio data sent to PC. One bit for

each channel

PCI\_FLOW\_EN Audio flow control mode selection bit.

O Flow control disabled. TW5864B continuously sends audio

frame to PC (initiator mode)

1 Flow control enabled

PCI\_AUD\_FRM\_EN When PCI\_FLOW\_EN is set, PCI need to toggle this bit to send

an audio frame to PC. One toggle to send one frame.

| Address | [7] | [6] | [5] | [4] | [3] | [2] | [1]   | [0]   |
|---------|-----|-----|-----|-----|-----|-----|-------|-------|
| 0x8000  |     |     |     |     |     |     | CS2DA | T_CNT |

CS2DAT\_CNT

CS valid to data valid CLK cycles when writing operation

| Address | [7] | [6] | [5] | [4] | [3] | [2] | [1]            | [0] |
|---------|-----|-----|-----|-----|-----|-----|----------------|-----|
| 0x8004  |     |     |     |     |     |     | DATA_VLD_WIDTH |     |

DATA\_VLD\_WIDTH

VLC\_OUT\_EDGE

data valid signal width by system clock cycles

| Address | [7]      | [6] | [5] | [4] | [3]          | [2]     | [1]     | [0]           |
|---------|----------|-----|-----|-----|--------------|---------|---------|---------------|
| 0x8008  | SYNC_CFG |     |     |     | VLC_OUT_EDGE | VLC_STF | R_DELAY | SYNC_ADR_EDGE |

SYNC\_CFG 0 vlc stream to synchronous port 1 vlc stream to ddr buffers SYNC\_ADR\_EDGE 0 SYNC Address sampled on rising edge SYNC Address sampled on Falling edge 1 VLC\_STR\_DELAY 0 No system delay 1 One system clock delay 2 Two system clock delay 3 Three system clock delay

|     | 1 Falling edge output |     |     |     |     |     |     |
|-----|-----------------------|-----|-----|-----|-----|-----|-----|
|     |                       |     |     |     |     |     |     |
| [7] | [6]                   | [5] | [4] | [3] | [2] | [1] | [0] |

I2C\_PHASE\_CFG

Rising edge output

I2C\_PHASE\_CFG 2'b00 phase set to 180 degree

0

2'b01 phase set to 270 degree

2'b10 phase set to 0 degree

2'b11 phase set to 90 degree

Address 0x800C

| Address | [7]           | [6]           | [5]  | [4]  | [3]  | [2]  | [1] | [0] |  |  |  |
|---------|---------------|---------------|------|------|------|------|-----|-----|--|--|--|
|         | SYSPLL_M[7:0] |               |      |      |      |      |     |     |  |  |  |
| 0x8018  | [15]          | [14]          | [13] | [12] | [11] | [10] | [9] | [8] |  |  |  |
|         |               | SYSPLL_N[4:0] |      |      |      |      |     |     |  |  |  |

| Address | [7]           | [6]            | [5]     | [4]         | [3]          | [2]  | [1]           | [0] |  |
|---------|---------------|----------------|---------|-------------|--------------|------|---------------|-----|--|
|         | SYSPLL_CP_SEL |                |         | SYSPLL_IREF | SYSF         | LL_P | SYSPLL_N[6:5] |     |  |
| 0x8020  | [15]          | [14]           | [13]    | [12]        | [11]         | [10] | [9]           | [8] |  |
|         | SYSPLL_ED_SEL | SYSPLL_LPF_5PF | SYSPLL_ | ICP_SEL     | SYSPLL_LP_X8 |      | SYSPLL_VCO    |     |  |

| Address | [7] | [6] | [5] | [4]       | [3] | [2] | [1] | [0]        |
|---------|-----|-----|-----|-----------|-----|-----|-----|------------|
| 0x8024  |     |     | 1   | SYSPLL_PD |     |     |     | SYSPLL_RST |

The system / DDR clock (166 MHz) is generated with an on-chip system clock PLL (SYSPLL) using input crystal clock of 27 MHz. The system clock PLL frequency is controlled with the following equation.

$$CLK\_OUT = CLK\_IN * (M+1) / ((N+1) * P)$$

SYSPLL\_M M parameter

SYSPLL\_N N parameter

SYSPLL\_P Select P parameter from the following

0 1

1 2

2 4

3 8

SYSPLL\_IREF SYSPLL bias current control

O Lower current (default)

1 30% higher current

SYSPLL\_CP\_SEL SYSPLL charge pump current selection

0 1,5μA

1 4µA

2 9μΑ

3 19µA

4 39µA

5 79µA

|                | 6       | 159µA                               |
|----------------|---------|-------------------------------------|
|                | 7       | 319µA                               |
|                |         |                                     |
| SYSPLL_VCO     | VCO Ra  | nge selection                       |
|                | 00      | 5 ~ 75 MHz                          |
|                | 01      | 50 ~ 140 MHz                        |
|                | 10      | 110 ~ 320 MHz                       |
|                | 11      | 270 ~ 700 MHz                       |
|                |         |                                     |
| SYSPLL_LP_X8   | Loop re | sister                              |
|                | 0       | 38.5ΚΩ                              |
|                | 1       | 6.6KΩ (default)                     |
|                | 2       | 2.2ΚΩ                               |
|                | 3       | 1.1ΚΩ                               |
|                |         |                                     |
| SYSPLL_ICP_SEL | PLL cha | arge pump fine tune                 |
|                | 00      | x1 (default)                        |
|                | 01      | x1/2                                |
|                | 10      | x1/7                                |
|                | 11      | x1/8                                |
| SYSPLL_LPF_5PF | PLL low | pass filter phase margin adjustment |
|                | 0       | no 5pF (default)                    |
|                | 1       | 5pF added                           |
|                |         |                                     |
| SYSPLL_ED_SEL  | PFD sel | ect edge for detection              |
|                | 0       | Falling edge (default)              |
|                | 1       | Rising edge                         |
|                |         |                                     |
| SYSPLL_RST     | Reset S | YSPLL                               |
| SYSPLL_PD      | Power   | down SYSPLL                         |

| Address | [7] | [6] | [5] | [4]      | [3]  | [2]        | [1] | [0]  |
|---------|-----|-----|-----|----------|------|------------|-----|------|
| 0x801C  |     |     |     | SPLL_CFG | LOAD | SYSPLL_CFG |     | SRST |

SRST Issue Soft Reset from Async Host Interface / PCI Interface clock domain.

Become valid after sync to the xtal clock domain. This bit is set only if

LOAD register bit is also set to 1.

SYSPLL\_CFG Issue SYSPLL (166 MHz) configuration latch from Async host interface / PCI

Interface clock domain. The configuration setting becomes effective only if

LOAD register bit is also set to 1.

SPLL\_CFG Issue SPLL (108 MHz) configuration load from Async host interface / PCI

Interface clock domain. The configuration setting becomes effective only if

the LOAD register bit is also set to 1.

LOAD Set this bit to latch the SRST, SYSPLL\_CFG, and SPLL\_CFG setting into the xtal

clock domain to restart the PLL. This bit is self cleared.

| Address | [7] | [6]       | [5]   | [4]  | [3]   | [2]  | [1]     | [0]      |
|---------|-----|-----------|-------|------|-------|------|---------|----------|
| 0x8028  |     | SPLL_IREF | SPLL_ | LPX4 | SPLL_ | CPX4 | SPLL_PD | SPLL_DBG |

SPLL\_DBG Internal use only. Set to 0.

SPLL\_PD Power down 108 MHz SPLL.

SPLL\_CPX4 108 MHz PLL charge pump select

0 1µA

1 5μA (default)

2 10µA

3 15µA

SPLL\_LPX4 108 MHz PLL loop filter select

0 80ΚΩ

1 40KΩ (default)

2 30ΚΩ

3 20ΚΩ

SPLL\_IREF 108 MHz PLL current control

0 Low current (default)

1 Higher current (30% more than setting to 0)

# 0x8800 ~ 0x88FC -- Interrupt Register Map

| Address | [15:0]        |
|---------|---------------|
| 0x8800  | TRIGER_MODE_L |

TRIGER\_MODE\_L Trigger mode of interrupt source  $0 \sim 15$ 

Edge trigger modeLevel trigger mode

| Address | [15:0]        |
|---------|---------------|
| 0x8804  | TRIGER_MODE_H |

TRIGER\_MODE\_L Trigger mode of interrupt source 16 ~ 31

Edge trigger modeLevel trigger mode

| Address | [15:0]        |
|---------|---------------|
| 0x8808  | INTR_ENABLE_L |

INTR\_ENABLE\_L Enable of interrupt source  $0 \sim 15$ 

Enable interruptDisable interrupt

| Address | [15:0]         |
|---------|----------------|
| 0x880C  | INTR_ENABLE _H |

INTR\_ENABLE\_H Enable of interrupt source 16 ~ 31

1 Enable interrupt

O Disable interrupt

| Address | [15:0]     |
|---------|------------|
| 0x8810  | INTR_CLR_L |

INTR\_CLR\_L Clear interrupt command of interrupt source  $0 \sim 15$ 

1 Clear interrupt

O Not clear interrupt

| Address | [15:0]     |
|---------|------------|
| 0x8814  | INTR_CLR_H |

INTR\_CLR\_H Clear interrupt command of interrupt source 16 ~ 31

1 Clear interrupt

O Not clear interrupt

| Address | [15:0]        |
|---------|---------------|
| 0x8818  | INTR_ASSERT_L |

INTR\_ASSERT\_L Assertion of interrupt source  $0 \sim 15$ 

1 High level or pos-edge is assertion

0 Low level or neg-edge is assertion

| Address | [15:0]        |
|---------|---------------|
| 0x881C  | INTR_ASSERT_H |

INTR\_ASSERT\_H Assertion of interrupt source 16 ~ 31

1 High level or pos-edge is assertion

0 Low level or neg-edge is assertion

| Address | [0]            |
|---------|----------------|
| 0x8820  | INTR_OUT_LEVEL |

INTR\_OUT\_LEVEL Output level of interrupt

1 Interrupt output is high assertion

O Interrupt output is low assertion

| Address | [15:0]        |
|---------|---------------|
| 0x8838  | INTR_STATUS_L |

INTR\_STATUS\_L Status of interrupt source 0 ~ 15

1 With interrupt

0 No interrupt

Bit [0]: VLC 4k RAM interrupt

Bit [1]: BURST DDR RAM interrupt

Bit [2]: MV DSP interrupt

Bit [3]: video lost interrupt

Bit [4]: gpio 0 interrupt

Bit [5]: gpio 1 interrupt

Bit [6]: gpio 2 interrupt

Bit [7]: gpio 3 interrupt

Bit [8]: gpio 4 interrupt

Bit [9]: gpio 5 interrupt

Bit [10]: gpio 6 interrupt

Bit [11]: gpio 7 interrupt

Bit [12]: JPEG interrupt

Bit [13:15]: Reserved

| Address |               | [15:0]                              |  |  |  |  |  |  |
|---------|---------------|-------------------------------------|--|--|--|--|--|--|
| 0x883C  |               | INTR_STATUS_H                       |  |  |  |  |  |  |
|         | INTR_STATUS_H | Status of interrupt source 16 ~ 31  |  |  |  |  |  |  |
|         |               | 1 With interrupt                    |  |  |  |  |  |  |
|         |               | O No interrupt                      |  |  |  |  |  |  |
|         |               | Bit [0]: Reserved                   |  |  |  |  |  |  |
|         |               | Bit [1]: VLC done interrupt         |  |  |  |  |  |  |
|         |               | Bit [2]: Reserved                   |  |  |  |  |  |  |
|         |               | Bit [3]: AD Vsync interrupt         |  |  |  |  |  |  |
|         |               | Bit [4]: Preview eof interrupt      |  |  |  |  |  |  |
|         |               | Bit [5]: Preview overflow interrupt |  |  |  |  |  |  |
|         |               | Bit [6]: Timer interrupt            |  |  |  |  |  |  |
|         |               | Bit [7]: Reserved                   |  |  |  |  |  |  |
|         |               | Bit [8]: Audio eof interrupt        |  |  |  |  |  |  |
|         |               | Bit [9]: I2C done interrupt         |  |  |  |  |  |  |

Bit [10]: AD interrupt
Bit [11:15]: Reserved

# 0x9000 ~ 0x920C - Video Capture (VIF) Register Map

| Address | [15:0]           |
|---------|------------------|
| 0x9000  | H264EN_CH_STATUS |

H264EN\_CH\_STATUS[n] Status of Vsync synchronized H264EN\_CH\_EN (Read Only)

Channel EnabledChannel Disabled

| Address | [15:0]       |
|---------|--------------|
| 0x9004  | H264EN_CH_EN |

H264EN\_CH\_EN[n] H264 Encoding Path Enable for channel n

Channel EnabledChannel Disabled

| Address | [15:0]        |
|---------|---------------|
| 0x9008  | H264EN_CH_DNS |

H264EN\_CH\_DNS[n] H264 Encoding Path Downscale Video Decoder Input for channel n

Downscale Y to 1/2Does not downscale

| Address | [15:0]         |
|---------|----------------|
| 0x900C  | H264EN_CH_PROG |

H264EN\_CH\_PROG[n] H264 Encoding Path channel n is progressive

1 Progressive (Not valid for TW5864B)

0 Interlaced (TW5864B default)

|   | Address | [7] | [6] | [5] | [4] | [3] | [2]       | [1]       | [0] |
|---|---------|-----|-----|-----|-----|-----|-----------|-----------|-----|
| Ī | 0x9010  |     |     |     |     |     | H264EN_BI | JS_MAX_CH |     |

H264EN\_BUS\_MAX\_CH[n] H264 Encoding Path maximum number of channel on BUS n

0 Max 4 channels

1 Max 2 channels

| Address | [7]                                                | [6]  | [5]  | [4]                    | [3]  | [2]  | [1]                         | [0] |  |
|---------|----------------------------------------------------|------|------|------------------------|------|------|-----------------------------|-----|--|
|         | H264EN_RATE_MAX_LINE_1[2:0]                        |      |      | H264EN_RATE_MAX_LINE_0 |      |      |                             |     |  |
| 0x9014  | [15]                                               | [14] | [13] | [12]                   | [11] | [10] | [9]                         | [8] |  |
|         |                                                    |      |      |                        |      |      | H264EN_RATE_MAX_LINE_1[4:3] |     |  |
| Address | [7]                                                | [6]  | [5]  | [4]                    | [3]  | [2]  | [1]                         | [0] |  |
|         | H264EN_RATE_MAX_LINE_3[2:0] H264EN_RATE_MAX_LINE_2 |      |      |                        | _2   |      |                             |     |  |
| 0x9018  | [15]                                               | [14] | [13] | [12]                   | [11] | [10] | [9]                         | [8] |  |
|         |                                                    |      |      |                        |      |      | H264EN_RATE_MAX_LINE_3[4:3] |     |  |

H264EN\_RATE\_MAX\_LINE\_n

H264 Encoding path Rate Mapping Maximum Line Number on Bus n

| Address | [7]            | [6]     | [5]            | [4]  | [3]            | [2]  | [1]            | [0] |
|---------|----------------|---------|----------------|------|----------------|------|----------------|-----|
|         | H264EN_CH3_FMT |         | H264EN_CH2_FMT |      | H264EN_CH1_FMT |      | H264EN_CH0_FMT |     |
| 0x9020  | [15]           | [14]    | [13]           | [12] | [11]           | [10] | [9]            | [8] |
|         | H264EN_CH7_FMT |         | H264EN_CH6_FMT |      | H264EN_CH5_FMT |      | H264EN_CH4_FMT |     |
| Address | [7]            | [6]     | [5]            | [4]  | [3]            | [2]  | [1]            | [0] |
|         | H264EN_CH3_FMT |         | H264EN_CH2_FMT |      | H264EN_CH1_FMT |      | H264EN_CH0_FMT |     |
| 0x9024  | [15]           | [14]    | [13]           | [12] | [11]           | [10] | [9]            | [8] |
|         | H264EN_        | CH7_FMT | H264EN_CH6_FMT |      | H264EN_CH5_FMT |      | H264EN_CH4_FMT |     |

H264EN\_CHn\_FMT H264 Encoding Path Format configuration of Channel n

00 D1 (For D1 and hD1 frame)

01 (Reserved)

10 (Reserved)

11 D1 with ½ size in X (for CIF frame)

NOTE: TO USED WITH 0X9008 REGISTER TO CONFIGURE THE FRAME SIZE

| Address | [15:0]                           |
|---------|----------------------------------|
| 0x9100  | H264EN_RATE_CNTL_BUS0_CH0[15:0]  |
| 0x9104  | H264EN_RATE_CNTL_BUS0_CH0[31:16] |
| 0x9108  | H264EN_RATE_CNTL_BUS0_CH1[15:0]  |
| 0x910C  | H264EN_RATE_CNTL_BUS0_CH1[31:16] |
| 0x9110  | H264EN_RATE_CNTL_BUS0_CH2[15:0]  |
| 0x9114  | H264EN_RATE_CNTL_BUS0_CH2[31:16] |
| 0x9118  | H264EN_RATE_CNTL_BUS0_CH3[15:0]  |
| 0x911C  | H264EN_RATE_CNTL_BUS0_CH3[31:16] |
| 0x9120  | H264EN_RATE_CNTL_BUS1_CH0[15:0]  |
| 0x9124  | H264EN_RATE_CNTL_BUS1_CH0[31:16] |
| 0x9128  | H264EN_RATE_CNTL_BUS1_CH1[15:0]  |
| 0x912C  | H264EN_RATE_CNTL_BUS1_CH1[31:16] |
| 0x9130  | H264EN_RATE_CNTL_BUS1_CH2[15:0]  |
| 0x9134  | H264EN_RATE_CNTL_BUS1_CH2[31:16] |
| 0x9138  | H264EN_RATE_CNTL_BUS1_CH3[15:0]  |
| 0x913C  | H264EN_RATE_CNTL_BUS1_CH3[31:16] |
| 0x9140  | H264EN_RATE_CNTL_BUS2_CH0[15:0]  |
| 0x9144  | H264EN_RATE_CNTL_BUS2_CH0[31:16] |
| 0x9148  | H264EN_RATE_CNTL_BUS2_CH1[15:0]  |
| 0x914C  | H264EN_RATE_CNTL_BUS2_CH1[31:16] |
| 0x9150  | H264EN_RATE_CNTL_BUS2_CH2[15:0]  |
| 0x9154  | H264EN_RATE_CNTL_BUS2_CH2[31:16] |
| 0x9158  | H264EN_RATE_CNTL_BUS2_CH3[15:0]  |
| 0x915C  | H264EN_RATE_CNTL_BUS2_CH3[31:16] |
| 0x9160  | H264EN_RATE_CNTL_BUS3_CH0[15:0]  |
| 0x9164  | H264EN_RATE_CNTL_BUS3_CH0[31:16] |
| 0x9168  | H264EN_RATE_CNTL_BUS3_CH1[15:0]  |
| 0x916C  | H264EN_RATE_CNTL_BUS3_CH1[31:16] |
| 0x9170  | H264EN_RATE_CNTL_BUS3_CH2[15:0]  |
| 0x9174  | H264EN_RATE_CNTL_BUS3_CH2[31:16] |
| 0x9178  | H264EN_RATE_CNTL_BUS3_CH3[15:0]  |
| 0x917C  | H264EN_RATE_CNTL_BUS3_CH3[31:16] |

H264EN\_RATE\_CNTL\_BUSm\_CHn

H264 Encoding Path BUS m Rate Control for

Channel n

| Address | [7]  | [6]        | [5]        | [4]  | [3]                 | [2]        | [1]        | [0] |  |
|---------|------|------------|------------|------|---------------------|------------|------------|-----|--|
|         |      | H264EN_BUS | 60_MAP_CH1 |      | H264EN_BUSO_MAP_CH0 |            |            |     |  |
| 0x9200  | [15] | [14]       | [13]       | [12] | [11]                | [10]       | [9]        | [8] |  |
|         |      | H264EN_BUS | 60_MAP_CH3 |      |                     | H264EN_BUS | SO_MAP_CH2 |     |  |
| Address | [7]  | [6]        | [5]        | [4]  | [3]                 | [2]        | [1]        | [0] |  |
|         |      | H264EN_BUS | S1_MAP_CH1 |      |                     | H264EN_BUS | S1_MAP_CH0 |     |  |
| 0x9204  | [15] | [14]       | [13]       | [12] | [11]                | [10]       | [9]        | [8] |  |
|         |      | H264EN_BUS | S1_MAP_CH3 |      | H264EN_BUS1_MAP_CH2 |            |            |     |  |
| Address | [7]  | [6]        | [5]        | [4]  | [3]                 | [2]        | [1]        | [0] |  |
|         |      | H264EN_BUS | S2_MAP_CH1 |      | H264EN_BUS2_MAP_CH0 |            |            |     |  |
| 0x9208  | [15] | [14]       | [13]       | [12] | [11]                | [10]       | [9]        | [8] |  |
|         |      | H264EN_BUS | S2_MAP_CH3 |      | H264EN_BUS2_MAP_CH2 |            |            |     |  |
| Address | [7]  | [6]        | [5]        | [4]  | [3]                 | [2]        | [1]        | [0] |  |
|         | _    | H264EN_BUS | S3_MAP_CH1 | _    | H264EN_BUS3_MAP_CH0 |            |            |     |  |
| 0x920C  | [15] | [14]       | [13]       | [12] | [11]                | [10]       | [9]        | [8] |  |
|         |      | H264EN_BUS | S3_MAP_CH3 |      | H264EN_BUS3_MAP_CH2 |            |            |     |  |

H264EN\_BUSm\_MAP\_CHn

The 16-to-1 MUX configuration register for each encoding channel (total of 16 channels). Four bits for each channel.

| Address | [7]  | [6]  | [5]  | [4]    | [3]    | [2]  | [1] | [0] |
|---------|------|------|------|--------|--------|------|-----|-----|
|         |      |      |      | GPIO_I | DATA_0 |      |     |     |
| 0x9800  | [15] | [14] | [13] | [12]   | [11]   | [10] | [9] | [8] |
|         |      |      |      | GPIO_  | DEN_0  |      |     |     |
| Address | [7]  | [6]  | [5]  | [4]    | [3]    | [2]  | [1] | [0] |
|         |      |      |      | GPIO_I | DATA_1 |      |     |     |
| 0x9804  | [15] | [14] | [13] | [12]   | [11]   | [10] | [9] | [8] |
|         |      |      |      | GPIO_  | DEN_1  |      |     |     |

GPIO\_DATA\_n

GPIO DATA of Group n

GPIO\_OEN\_n

GPIO Output Enable of Group n

# 0xA000 ~ 0xA8FF - DDR Controller Register Map

#### **DDR Controller A:**

| Address | [15:3]   | [2:0]          |
|---------|----------|----------------|
| 0xA000  | Reserved | RD_ACK_VLD_MUX |

RD\_ACK\_VLD\_MUX Data valid counter after read command to DDR

This is the delay value to show how many cycles the data will be

back from DDR after we issue a read command.

| Address | [15:12]      | [11:8]                                  | [7:4]                                                                                           | [2:0]                |  |
|---------|--------------|-----------------------------------------|-------------------------------------------------------------------------------------------------|----------------------|--|
| 0xA004  | TRAS_CNT_MAX | RFC_CNT_MAX                             | TCD_CNT_MAX                                                                                     | TWR_CNT_MAX          |  |
|         | TRAS_CNT_MAX | Tras value, the period, default is      | minimum cycle of active<br>7                                                                    | to precharge command |  |
|         | RFC_CNT_MAX  |                                         | Trfc value, the minimum cycle of refresh to active or refresh command period, default is 4'hf   |                      |  |
|         | TCD_CNT_MAX  |                                         | Trcd value, the minimum cycle of active to internal read/write command period, default is 4'h2, |                      |  |
|         | TWR_CNT_MAX  | Twr value, write re                     | ecovery time, default is 4'h                                                                    | 13                   |  |
| Address | [15:3]       |                                         | [2:0]                                                                                           |                      |  |
| 0xA008  | Reserved     |                                         | CAS_LATENCY                                                                                     |                      |  |
|         | CAS_LATENCY  | - · · · · · · · · · · · · · · · · · · · | delay cycle between inte<br>the first bit of output data                                        |                      |  |

| Address | [15:0]           |
|---------|------------------|
| OxAOOC  | DDR_REF_CNTR_MAX |

DDR\_REF\_CNTR\_MAX Maximum average periodic refresh, the value is based on the current frequency to match 7.8µs.

| Address | [15:3]    |                              |                                 |                                                              | [2:0]                            |     |
|---------|-----------|------------------------------|---------------------------------|--------------------------------------------------------------|----------------------------------|-----|
| 0xA01C  | Reserved  |                              |                                 | DD                                                           | R_ON_CHIP_MAP                    |     |
|         | DDR_ON_CI | HIP_MAP [1:0]<br>HIP_MAP [2] | 0x0<br>0x1<br>0x2<br>0x0<br>0x1 | 256M DDF<br>512M DDF<br>1G DDR or<br>Only one D<br>Two DDR c | R on board<br>n board<br>DR chip |     |
|         |           |                              |                                 |                                                              |                                  |     |
| Address | [15:6]    | [5:4]                        |                                 | [2]                                                          | [1]                              | [0] |

| 0xA020   | Reserved DATA_MOD   | E WRITE_FLAG SINGLE_PROC MASTER_MODE                                                                                       |  |  |
|----------|---------------------|----------------------------------------------------------------------------------------------------------------------------|--|--|
| <u>'</u> |                     |                                                                                                                            |  |  |
|          | MASTER_MODE         | O Common read/write mode DDR self-test mode                                                                                |  |  |
|          | SINGLE_PROC         | <ul><li>DDR self-test single read/write</li><li>DDR self-test burst read/write</li></ul>                                   |  |  |
|          | WRITE_FLAG          | <ul> <li>DDR self-test write command</li> <li>DDR self-test read command</li> </ul>                                        |  |  |
|          | DATA_MODE [1:0]     | OxO write 32'haaaa5555 to DDR Ox1 write 32'hfffffff to DDR Ox2 write 32'hha5a55a5a to DDR Ox3 write increasing data to DDR |  |  |
| Address  | [15:8]              | [7:0]                                                                                                                      |  |  |
| 0xA024   | Reserved            | BURST_CNTR_MAX                                                                                                             |  |  |
|          | BURST_CNTR_MAX      | The maximum data of one burst in DDR self-test mode                                                                        |  |  |
| Address  |                     | [15:0]                                                                                                                     |  |  |
| 0xA028   |                     | DDR_PROC_CNTR_MAX_L                                                                                                        |  |  |
|          | DDR_PROC_CNTR_MAX_L | The maximum burst counter (bit 15~0) in DDR self-test mode                                                                 |  |  |
| Address  |                     | [15:0]                                                                                                                     |  |  |
| 0xA02C   |                     | DDR_PROC_CNTR_MAX_H                                                                                                        |  |  |
|          | DDR_PROC_CNTR_MAX_H | The maximum burst counter (bit 31~16) in DDR self-test mode                                                                |  |  |
| Address  | [15:1]              | [0]                                                                                                                        |  |  |

DDR\_SELF\_TEST\_CMD 1 Start one DDR self-test 0 No self-test

DDR\_SELF\_TEST\_CMD

0xA030

Reserved

| Address | [15:0]     |
|---------|------------|
| 0xA034  | ERR_CNTR_L |

ERR\_CNTR\_L

The maximum error counter (bit15 ~ 0) in DDR self-test

| Address | [15]     | [14:0]     |
|---------|----------|------------|
| 0xA038  | END_FLAG | ERR_CNTR_H |

ERR\_CNTR\_H

The maximum error counter (bit30 ~ 16) in DDR self-te

END\_FLAG

DDR self-test end flag

#### **DDR Controller B**:

| Address | [15:3]   | [2:0]          |
|---------|----------|----------------|
| 0xA800  | Reserved | RD_ACK_VLD_MUX |

RD\_ACK\_VLD\_MUX

Data valid counter after read command to DDR

| Address | [15:12]      | [11:8]      | [7:4]       | [2:0]       |
|---------|--------------|-------------|-------------|-------------|
| 0xA804  | TRAS CNT MAX | RFC CNT MAX | TCD CNT MAX | TWR CNT MAX |

TRAS\_CNT\_MAX

Tras maximum value

RFC\_CNT\_MAX

Trfc maximum value

TCD\_CNT\_MAX

Tcd maximum value

TWR\_CNT\_MAX

Twr maximum value

| Address | [15:3]   | [2:0]       |
|---------|----------|-------------|
| 0xA808  | Reserved | CAS_LATENCY |

CAS\_LATENCY CAS latency

| Address | [15:0]           |
|---------|------------------|
| 0xA80C  | DDR_REF_CNTR_MAX |

DDR\_REF\_CNTR\_MAX

Maximum value of DDR auto refresh

| Address | [15:3]   | [2:0]           |
|---------|----------|-----------------|
| 0xA81C  | Reserved | DDR_ON_CHIP_MAP |

DDR\_ON\_CHIP\_MAP [1:0]

Ox0

256M DDR on board
Ox1

512M DDR on board
Ox2

1G DDR on board

| Address | [15:6]      | [5:4]     |                          | [2]                                                            | [1]                                                                         | [0]         |  |  |
|---------|-------------|-----------|--------------------------|----------------------------------------------------------------|-----------------------------------------------------------------------------|-------------|--|--|
| 0xA820  | Reserved    | DATA_MODE | WRI                      | TE_FLAG                                                        | SINGLE_PROC                                                                 | MASTER_MODE |  |  |
|         | MASTER_MODE |           |                          | Common read/write mode DDR self-test mode                      |                                                                             |             |  |  |
|         | SINGLE_PROC |           |                          | DDR self-test single read/write DDR self-test burst read/write |                                                                             |             |  |  |
|         | WRITE_FLAC  | S         | 0<br>1                   | DDR self-test write command DDR self-test read command         |                                                                             |             |  |  |
|         | DATA_MODE   | E [1:0]   | 0x0<br>0x1<br>0x2<br>0x3 | Write 32'hi<br>Write 32'hi                                     | aaaa5555 to DDR<br>ffffffff to DDR<br>ha5a55a5a to DDR<br>asing data to DDR |             |  |  |
| Address | [15         | :8]       |                          |                                                                | [7:0]                                                                       |             |  |  |

| Address [15:8] |          | [7:0]          |  |  |  |
|----------------|----------|----------------|--|--|--|
| 0xA824         | Reserved | BURST_CNTR_MAX |  |  |  |

BURST\_CNTR\_MAX The maximum data of one burst in DDR self-test mode

| Address | [15:0]              |
|---------|---------------------|
| 0xA828  | DDR_PROC_CNTR_MAX_L |

DDR\_PROC\_CNTR\_MAX\_L The maximum burst counter (bit 15~0) in DDR self-test mode

| Address | [15:0]              |
|---------|---------------------|
| 0xA82C  | DDR_PROC_CNTR_MAX_H |

DDR\_PROC\_CNTR\_MAX\_H

The maximum burst counter (bit 31~16) in DDR self-test

mode

| Address [15:1] |          | [0]               |  |  |
|----------------|----------|-------------------|--|--|
| 0xA830         | Reserved | DDR_SELF_TEST_CMD |  |  |

DDR\_SELF\_TEST\_CMD 1 Start one DDR self-test

0 No self-test

| Address | [15:0]     |
|---------|------------|
| 0xA834  | ERR_CNTR_L |

ERR\_CNTR\_L

The maximum error counter (bit15 ~ 0) in DDR self-test

| Address [15] |        | [15]     | [14:0]     |  |  |
|--------------|--------|----------|------------|--|--|
|              | 0xA838 | END_FLAG | ERR_CNTR_H |  |  |

ERR\_CNTR\_H The maximum error counter (bit30  $\sim$  16) in DDR self-test

END\_FLAG DDR self-test end flag

# 0xB004 ~ 0xB018 - HW version/ARB12 Register Map

| Address | [15:0]            |
|---------|-------------------|
| 0xB004  | TW5864_HW_Version |

TW5864\_HW\_Version Default is CO13

| Addres<br>s | [7]                      | [6]                  | [5]                    | [4]                  | [3]                  | [2]                  | [1]                 | [0]                 |
|-------------|--------------------------|----------------------|------------------------|----------------------|----------------------|----------------------|---------------------|---------------------|
|             | TWLL_MVD_TMP_REQ_EN<br>B | TWLL_MVD_REQ_EN<br>B | DVM_MV<br>_REQ_EN<br>B | VLC_STRM_REQ_EN<br>B | AUD_DEC_REQ1_EN<br>B | AUD_DEC_REQ0_EN<br>B | AUD_ENC_REQ_EN<br>B | AUD_DATA_IN_EN<br>B |
| 0xB010      | [15]                     | [14]                 | [13]                   | [12]                 | [11]                 | [10]                 | [9]                 | [8]                 |
|             |                          |                      |                        |                      |                      |                      | MV_FLAG_REQ_EN<br>B | JPEG_REQ_ENB        |

AUD\_DATA\_IN\_ENB Audio data in to DDR enable (default 1)

AUD\_ENC\_REQ\_ENB Audio encode request to DDR enable (default 1)

AUD\_DEC\_REQO\_ENB Audio decode request0 to DDR enable (default 1)

AUD\_DEC\_REQ1\_ENB Audio decode request1 to DDR enable (default 1)

VLC\_STRM\_REQ\_ENB VLC stream request to DDR enable (default 1)

DVM\_MV \_REQ\_ENB H264 MV request to DDR enable (default 1)

TWLL\_MVD\_REQ\_ENB mux\_core MVD request to DDR enable (default 1)

TWLL\_MVD\_TMP\_REQ\_ENB mux\_core MVD temp data request to DDR enable (default

1)

JPEG\_REQ\_ENB JPEG request to DDR enable (default 1)

MV\_FLAG\_REQ\_ENB mv\_flag request to DDR enable (default 1)

| Address | [15]      | [14:0]             |
|---------|-----------|--------------------|
| 0xB018  | ARB12_ENB | ARB12_TIME_OUT_CNT |

ARB12\_ENB ARB12 Enable (default 1)

ARB12\_ENB ARB12 maximum value of time out counter (default 15'h1FF)

# 0xB800 ~ 0xB80C -- Indirect Access Register Map

| Address | [7]           | [6]  | [5]  | [4]    | [3]     | [2]  | [1]    | [0]  |
|---------|---------------|------|------|--------|---------|------|--------|------|
|         |               |      |      | IND_AD | DR[7:0] |      |        |      |
|         | [15]          | [14] | [13] | [12]   | [11]    | [10] | [9]    | [8]  |
|         | IND_ADDR15:8] |      |      |        |         |      |        |      |
| 0xB800  | [23]          | [22] | [21] | [20]   | [19]    | [18] | [17]   | [16] |
|         | Reserved      |      |      |        |         |      |        |      |
|         | [31]          | [30] | [29] | [28]   | [27]    | [26] | [25]   | [24] |
|         | BUSY          |      |      |        |         |      | ENABLE | R/W  |

IND\_ADDR Address used to access indirect register space.

BUSY Wait until this bit is '0' before using indirect access

ENABLE Activate the indirect access. This bit is self cleared.

R/W Read/Write command

| Address | [31:0]   |
|---------|----------|
| 0xB804  | IND_DATA |

IND\_DATA Data used to read/write indirect register space

In order to access the indirect register space, the following procedure is followed.

#### Write Registers:

- (1) Write IND\_DATA at 0xB804 ~ 0xB807
- (2) Read BUSY flag from 0xB803. Wait until BUSY signal is 0.
- (3) Write IND\_ADDR at 0xB800 ~ 0xB801. Set R/W to '1', ENABLE to '1'

#### Read Registers:

- (1) Read BUSY flag from 0xB803. Wait until BUSY signal is 0.
- (2) Write IND\_ADDR at 0xB800 ~ 0xB801. Set R/W to '0', ENABLE to '1'
- (3) Read BUSY flag from 0xB803. Wait until BUSY signal is 0.
- (4) Read IND\_DATA from 0xB804 ~ 0xB807

# 0xC000 ~ 0xC7FC -- Preview Register Map

| Address | [15:0]            |
|---------|-------------------|
| 0xC000  | PCI_PV _CH_STATUS |

PCI\_PV\_CH\_STATUS[n] Status of Vsync Synchronized PCI\_PV\_CH\_EN (Read Only)

Channel EnabledChannel Disabled

| Address | [15:0]       |
|---------|--------------|
| 0xC004  | PCI_PV_CH_EN |

PCI\_PV\_CH\_EN[n] PCI Preview Path Enable for channel n

Channel EnableChannel Disable

| Address | [15:0]        |
|---------|---------------|
| 0xC008  | PCI_PV_CH_DNS |

PCI\_PV\_CH\_DNS[n] PCI Preview Path Y Direction Downscale Factor for

channel n

Downscale Y to 1/2
Does not downscale

| Address | [15:0]         |
|---------|----------------|
| 0xC00C  | PCI_PV_CH_PROG |

PCI\_PV\_CH\_PROG[n] PCI Preview Path channel n is progressive

1 Progressive (Not valid for TW5864B)

O Interlaced (TW5864B default)

| Address | [7] | [6] | [5] | [4] | [3] | [2]               | [1] | [0] |
|---------|-----|-----|-----|-----|-----|-------------------|-----|-----|
| 0xC010  |     |     |     |     |     | PCI_PV_BUS_MAX_CH |     |     |

PCI\_PV\_BUS\_MAX\_CH[n] PCI Preview Path maximum number of channel on

BUS n (four bus total, one bit for each channel)

0 Max 4 channels 1 Max 2 channels

| Address | [7]                         | [6]                | [5]   | [4]                    | [3]  | [2]  | [1]                         | [0]             |  |
|---------|-----------------------------|--------------------|-------|------------------------|------|------|-----------------------------|-----------------|--|
|         | PCI_PV_RATE_MAX_LINE_1[2:0] |                    |       | PCI_PV_RATE_MAX_LINE_0 |      |      |                             |                 |  |
| 0xC014  | [15]                        | [14]               | [13]  | [12]                   | [11] | [10] | [9]                         | [8]             |  |
|         |                             |                    |       |                        |      |      | PCI_PV_RATE_MAX_LINE_1[4:3] |                 |  |
| Address | [7]                         | [6]                | [5]   | [4]                    | [3]  | [2]  | [1]                         | [0]             |  |
|         | PCI_                        | PV_RATE_MAX_LINE_3 | [2:0] | PCI_PV_RATE_MAX_LINE_2 |      |      |                             |                 |  |
| 0xC018  | [15]                        | [14]               | [13]  | [12]                   | [11] | [10] | [9]                         | [8]             |  |
|         |                             |                    |       |                        |      |      | PCI_PV_RATE_N               | MAX_LINE_3[4:3] |  |

PCI\_PV\_RATE\_MAX\_LINE\_n

Maximum of time slot rotation for each bus

PAL (set as 24 for each field) NTSC (set as 29 for each field)

| Address | [7]            | [6]     | [5]            | [4]     | [3]            | [2]     | [1]            | [0]            |  |
|---------|----------------|---------|----------------|---------|----------------|---------|----------------|----------------|--|
|         | PCI_PV_CH3_FMT |         | PCI_PV_CH2_FMT |         | PCI_PV_CH1_FMT |         | PCI_PV_CHO_FMT |                |  |
| 0xC020  | [15]           | [14]    | [13]           | [12]    | [11]           | [10]    | [9]            | [8]            |  |
|         | PCI_PV_CH7_FMT |         | PCI_PV_CH6_FMT |         | PCI_PV_CH5_FMT |         | PCI_PV_CH4_FMT |                |  |
| Address | [7]            | [6]     | [5]            | [4]     | [3]            | [2]     | [1]            | [0]            |  |
|         | PCI_PV_CH3_FMT |         | PCI_PV_CH2_FMT |         | PCI_PV_CH1_FMT |         | PCI_PV_0       | PCI_PV_CHO_FMT |  |
| 0xC024  | [15]           | [14]    | [13]           | [12]    | [11]           | [10]    | [9]            | [8]            |  |
|         | PCI_PV_0       | CH7_FMT | PCI_PV_0       | CH6_FMT | PCI_PV_C       | CH5_FMT | PCI_PV_0       | CH4_FMT        |  |

PCI\_PV\_CHn\_FMT PCI Preview Path Format configuration of Channel n

00 D1 (For D1 frame)

O1 CIF with ½ size in X (for QCIF frame mode)

10 (Reserved)

11 D1 with ½ size in X (for CIF frame)

NOTE: USED WITH 0XC008 REGISTER TO CONFIGURE THE FRAME SIZE

| Address | [15:0]           |
|---------|------------------|
| 0xC028  | PCI_PV_FIELD_SEL |

PCI\_PV\_FIELD\_SEL[n] PCI Preview Path Channel n field selection

Select Odd fieldSelect Even field

|   | Address | [7] | [6] | [5] | [4] | [3] | [2] | [1] | [0]          |
|---|---------|-----|-----|-----|-----|-----|-----|-----|--------------|
| Ī | 0xC02C  |     |     |     |     |     |     |     | PCIPV_CMD_ST |

PCI\_PV\_CMD\_ST Start command to redistribute Even/Odd filed for preview channel (used when overflow occurs)

This bit is automatically cleared in one cycle.

Start commandNo command

| Address | [15:0]                           |
|---------|----------------------------------|
| 0xC100  | PCI_PV_RATE_CNTL_BUSO_CH0[15:0]  |
| 0xC104  | PCI_PV_RATE_CNTL_BUSO_CH0[31:16] |
| 0xC108  | PCI_PV_RATE_CNTL_BUSO_CH1[15:0]  |
| 0xC10C  | PCI_PV_RATE_CNTL_BUSO_CH1[31:16] |
| 0xC110  | PCI_PV_RATE_CNTL_BUSO_CH2[15:0]  |
| 0xC114  | PCI_PV_RATE_CNTL_BUSO_CH2[31:16] |
| 0xC118  | PCI_PV_RATE_CNTL_BUSO_CH3[15:0]  |
| 0xC11C  | PCI_PV_RATE_CNTL_BUSO_CH3[31:16] |
| 0xC120  | PCI_PV_RATE_CNTL_BUS1_CH0[15:0]  |
| 0xC124  | PCI_PV_RATE_CNTL_BUS1_CH0[31:16] |
| 0xC128  | PCI_PV_RATE_CNTL_BUS1_CH1[15:0]  |
| 0xC12C  | PCI_PV_RATE_CNTL_BUS1_CH1[31:16] |
| 0xC130  | PCI_PV_RATE_CNTL_BUS1_CH2[15:0]  |
| 0xC134  | PCI_PV_RATE_CNTL_BUS1_CH2[31:16] |
| 0xC138  | PCI_PV_RATE_CNTL_BUS1_CH3[15:0]  |
| 0xC13C  | PCI_PV_RATE_CNTL_BUS1_CH3[31:16] |
| 0xC140  | PCI_PV_RATE_CNTL_BUS2_CH0[15:0]  |
| 0xC144  | PCI_PV_RATE_CNTL_BUS2_CH0[31:16] |
| 0xC148  | PCI_PV_RATE_CNTL_BUS2_CH1[15:0]  |
| 0xC14C  | PCI_PV_RATE_CNTL_BUS2_CH1[31:16] |
| 0xC150  | PCI_PV_RATE_CNTL_BUS2_CH2[15:0]  |
| 0xC154  | PCI_PV_RATE_CNTL_BUS2_CH2[31:16] |
| 0xC158  | PCI_PV_RATE_CNTL_BUS2_CH3[15:0]  |
| 0xC15C  | PCI_PV_RATE_CNTL_BUS2_CH3[31:16] |
| 0xC160  | PCI_PV_RATE_CNTL_BUS3_CH0[15:0]  |
| 0xC164  | PCI_PV_RATE_CNTL_BUS3_CH0[31:16] |
| 0xC168  | PCI_PV_RATE_CNTL_BUS3_CH1[15:0]  |
| 0xC16C  | PCI_PV_RATE_CNTL_BUS3_CH1[31:16] |
| 0xC170  | PCI_PV_RATE_CNTL_BUS3_CH2[15:0]  |
| 0xC174  | PCI_PV_RATE_CNTL_BUS3_CH2[31:16] |
| 0xC178  | PCI_PV_RATE_CNTL_BUS3_CH3[15:0]  |
| 0xC17C  | PCI_PV_RATE_CNTL_BUS3_CH3[31:16] |

PCI\_PV\_RATE\_CNTL\_BUSm\_CHn

PCI Preview Path BUS m Rate Control for Channel n

| Address | [7]  | [6]        | [5]       | [4]  | [3]                 | [2]        | [1]       | [0] |
|---------|------|------------|-----------|------|---------------------|------------|-----------|-----|
|         |      | PCI_PV_BUS | O_MAP_CH1 |      |                     | PCI_PV_BUS | O_MAP_CHO |     |
| 0xC200  | [15] | [14]       | [13]      | [12] | [11]                | [10]       | [9]       | [8] |
|         |      | PCI_PV_BUS | O_MAP_CH3 |      | PCI_PV_BUSO_MAP_CH2 |            |           |     |
| Address | [7]  | [6]        | [5]       | [4]  | [3]                 | [2]        | [1]       | [0] |
|         |      | PCI_PV_BUS | 1_MAP_CH1 |      | PCI_PV_BUS1_MAP_CH0 |            |           |     |
| 0xC204  | [15] | [14]       | [13]      | [12] | [11]                | [10]       | [9]       | [8] |
|         |      | PCI_PV_BUS | 1_MAP_CH3 |      | PCI_PV_BUS1_MAP_CH2 |            |           |     |
| Address | [7]  | [6]        | [5]       | [4]  | [3]                 | [2]        | [1]       | [0] |
|         |      | PCI_PV_BUS | 2_MAP_CH1 |      | PCI_PV_BUS2_MAP_CH0 |            |           |     |
| 0xC208  | [15] | [14]       | [13]      | [12] | [11]                | [10]       | [9]       | [8] |
|         |      | PCI_PV_BUS | 2_MAP_CH3 |      |                     | PCI_PV_BUS | 2_MAP_CH2 |     |
| Address | [7]  | [6]        | [5]       | [4]  | [3]                 | [2]        | [1]       | [0] |
|         |      | PCI_PV_BUS | 3_MAP_CH1 |      | PCI_PV_BUS3_MAP_CH0 |            |           |     |
| 0xC20C  | [15] | [14]       | [13]      | [12] | [11]                | [10]       | [9]       | [8] |
|         |      | PCI_PV_BUS | 3_MAP_CH3 |      |                     | PCI_PV_BUS | 3_MAP_CH2 |     |

PCI\_PV\_BUSm\_MAP\_CHn

The 16-to-1 MUX configuration register for each preview channel (total of 16 channels). Four bits for each preview channel.

## 0xC800 ~ 0xC804 -- JPEG Capture Register Map

| Address | [7]     | [6]     | [5]  | [4]    | [3]            | [2]            | [1]            | [0]            |
|---------|---------|---------|------|--------|----------------|----------------|----------------|----------------|
|         | JPG_CAF | P_FMT_0 |      | JPG_CA | JPG_BRST_CAP_0 | JPG_SING_CAP_0 |                |                |
| 0xC800  | [15]    | [14]    | [13] | [12]   | [11]           | [10]           | [9]            | [8]            |
|         |         |         |      |        |                |                | JPG_DNS_0      | JPG_PROG_0     |
| Address | [7]     | [6]     | [5]  | [4]    | [3]            | [2]            | [1]            | [0]            |
|         | JPG_CAF | P_FMT_1 |      | JPG_CA | P_CH_1         |                | JPG_BRST_CAP_1 | JPG_SING_CAP_1 |
| 0xC804  | [15]    | [14]    | [13] | [12]   | [11]           | [10]           | [9]            | [8]            |
|         |         |         |      |        |                |                | JPG_DNS_1      | JPG_PROG_1     |

JPG\_SING\_CAP\_n JPEG Path Command for Single capture for bus n

Start to capture next frame, de-activated when frame ends

0 No command

JPG\_BRST\_CAP\_n JPEG Path Command for Burst capture for bus n

1 Start to capture frames until CPU set ENC command

0 No command

JPG\_CAP\_CH\_n JPEG Path Capture channel Select for bus n

JPG\_CAP\_FMT\_n JPEG Capture Path Format for bus n

00 D1 (For D1 frame)

O1 CIF with ½ size in X (for QCIF frame mode)

10 (Reserved)

11 D1 with ½ size in X (for CIF frame)

JPG\_DNS\_n JPEG Capture Path Downscale Input for bus n

1 Downscale in Y to 1/2

O Does not downscale

JPG\_PROG\_n JPEG Path channel n is progressive

1 Progressive (Not valid for TW5864B)

0 Interlaced (TW5864B default)

## 0xD000 ~ 0xD0FC -- JPEG Control Register Map

|   | Address | [31: 0]     |
|---|---------|-------------|
| ĺ | 0xD000  | JPEG_QSCALE |

JPEG\_QSCALE

Jpeg quality scale register. The default value should be 32'h10

| Address          | [7]  | [6]                     | [5]     | [4]        | [3]           | [2]  | [1]  | [0]  |  |  |  |  |
|------------------|------|-------------------------|---------|------------|---------------|------|------|------|--|--|--|--|
|                  |      |                         | JPG_NEW | EST_BUFO   | JPG_VLD_FRM0  |      |      |      |  |  |  |  |
|                  | [15] | [14]                    | [13]    | [12]       | [11]          | [10] | [9]  | [8]  |  |  |  |  |
| JPG_VLD_FRM_RES0 |      |                         |         |            |               |      |      |      |  |  |  |  |
| 0xD004           | [23] | [22]                    | [21]    | [20]       | [19]          | [18] | [17] | [16] |  |  |  |  |
|                  |      |                         |         | JPG_VLD_FF | RM_CHID0[7:0] |      |      |      |  |  |  |  |
|                  | [31] | [30]                    | [29]    | [28]       | [27]          | [26] | [25] | [24] |  |  |  |  |
|                  |      | JPG_VLD_FRM_CHID0[15:0] |         |            |               |      |      |      |  |  |  |  |

Valid frame indication register, after one frame of path 0 have been stored in the DDR the corresponding bit of this register become valid. Software can acknowledge now it can encode which frame in DDR through this register. This is a read only register

JPG\_VLD\_FRMO For every path, there are 4 buffers in DDR and every bit correspond to

one buffer, and the order is bit 0 for buffer 0, bit 1 for buffer 1, and so

on

JPG\_NEWEST\_BUFO Specify the buffer operated recently

JPG\_VLD\_FRM\_RESO Frame resolution, every buffer use 2 bits

00 D1

01 not used

10 CIF

11 HD1

JPG\_VLD\_FRM\_CHIDOChannel ID, every buffer use 4 bits

| Address | [7]              | [6]  | [5]     | [4]        | [3]           | [2]  | [1]  | [0]  |
|---------|------------------|------|---------|------------|---------------|------|------|------|
|         |                  |      | JPG_NEW | EST_BUF1   | JPG_VLD_FRM1  |      |      |      |
|         | [15]             | [14] | [13]    | [12]       | [11]          | [10] | [9]  | [8]  |
|         | JPG_VLD_FRM_RES1 |      |         |            |               |      |      |      |
| 0xD008  | [23]             | [22] | [21]    | [20]       | [19]          | [18] | [17] | [16] |
|         |                  |      |         | JPG_VLD_FF | RM_CHID1[7:0] |      |      |      |
|         | [31]             | [30] | [29]    | [28]       | [27]          | [26] | [25] | [24] |
|         |                  |      |         | JPG_VLD_FR | M_CHID1[15:0] |      |      |      |

Valid frame indication register is used for indicating the path1 buffer status.

JPG\_VLD\_FRM1 For every path, there are 4 buffers in DDR and every bit correspond to

one buffer, and the order is bit 0 for buffer 0, bit 1 for buffer 1, and so

on

JPG\_NEWEST\_BUF1 Specify the buffer operated recently

JPG\_VLD\_FRM\_RES1 Frame resolution, every buffer use 2 bits

00: D1

01: not used

10: CIF

11: HD1

JPG\_VLD\_FRM\_CHID1Channel ID, every buffer use 4 bits

| Address | [7] | [6] | [5] | [4] | [3] | [2]        | [1] | [0]       |
|---------|-----|-----|-----|-----|-----|------------|-----|-----------|
| OxDOOC  |     |     |     |     |     | BUFFER_SEL |     | ENCODE_EN |

Encode indicate register, through it software can control which buffer is encoded.

ENCODE\_EN Encode enable bit

BUFFER\_SEL Buffer select. 000-111 indicates all of the eight buffers of two paths. For

example, 000 is buffer0 in path0, 001 is buffer1 in path0, 111 is

buffer3 in path1, and so on

| Address | [7] | [6]         | [5] | [4] | [3] | [2] | [1] | [0] |
|---------|-----|-------------|-----|-----|-----|-----|-----|-----|
| 0xD010  |     | ENCODE_COMP |     |     |     |     |     |     |

Encode complete indication register, through rolling this register. Application software can acknowledge which frame has been encoded completely. This register is read only

ENCODE\_COMP

Encode complete

| Address | [7] | [6] | [5] | [4] | [3] | [2] | [1] | [0]          |
|---------|-----|-----|-----|-----|-----|-----|-----|--------------|
| 0xD014  |     |     |     |     |     |     |     | CAP_ENABLE_0 |

Channel 0 capture enable indication register. Application software should write this bit to 1 after starting to capture one frame using register 0xC800

CAP\_ENABLE\_O

Channel O capture enable indicate

|   | Address | [7] | [6] | [5] | [4] | [3] | [2] | [1] | [0]          |
|---|---------|-----|-----|-----|-----|-----|-----|-----|--------------|
| Ī | 0xD018  |     |     |     |     |     |     |     | CAP_ENABLE_1 |

Channel 1 capture enable indication register. Application software should write this bit to 1 after starting to capture one frame using register 0xC804

CAP\_ENABLE\_1 Channel 1 capture enable indicate

|   | Address | [31:0]            |
|---|---------|-------------------|
| ĺ | OxDO1C  | CAP_TIMEOUT_VALUE |

This register is the maximal time interval between capture register is set and one frame has been stored in the DDR. Using this register to enhance system error-tolerance. The default value is 0x80000000. Normally application software can set this register to 0x01000000, and other value base on DDR load.

CAP\_TIMEOUT\_VALUE Capture timeout register

| Address | [31:0]      |
|---------|-------------|
| 0xD040  | JPG_LENGTH0 |
| 0xD044  | JPG_LENGTH1 |
| 0xD048  | JPG_LENGTH2 |
| 0xD04C  | JPG_LENGTH3 |
| 0xD050  | JPG_LENGTH4 |
| 0xD054  | JPG_LENGTH5 |
| 0xD058  | JPG_LENGTH6 |
| 0xD05C  | JPG_LENGTH7 |

JPG\_LENGTHx

Jpeg stream length registers

| Address | [31:16]        | [15:0]         |  |  |  |  |
|---------|----------------|----------------|--|--|--|--|
| 0xD060  | JPG_TIMESTAMP1 | JPG_TIMESTAMP1 |  |  |  |  |
| 0xD064  | JPG_TIMESTAMP3 | JPG_TIMESTAMP2 |  |  |  |  |
| 0xD068  | JPG_TIMESTAMP5 | JPG_TIMESTAMP4 |  |  |  |  |
| 0xD06C  | JPG_TIMESTAMP7 | JPG_TIMESTAMP6 |  |  |  |  |

JPG\_TIMESTAMPx

Every channel original video timestamp

| Address | [7] | [6] [5] |  | [4] | [4] [3] |  | [1] | [0]      |
|---------|-----|---------|--|-----|---------|--|-----|----------|
| 0xD07C  |     |         |  |     |         |  |     | JPG_NTSC |

JPG\_NTSC

1: NTSC

0: PAL (default)

| Address | [31:0]       |
|---------|--------------|
| 0xD0F0  | DELAY_NUMBER |

DELAY\_NUMBER

The capture will timeout complete beyond this time. Normally this register

should be set to all 1

| Address | [7] | [6]     | [5] | [4] | [3] | [2] | [1] | [0] |  |  |
|---------|-----|---------|-----|-----|-----|-----|-----|-----|--|--|
| 0xD0F8  |     | RESERVE |     |     |     |     |     |     |  |  |

PCI mode The stream will be pushed up to system memory through PCI master

| Address | [7] | [6] | [5] | [4] | [3] | [2] | [1] | [0]      |
|---------|-----|-----|-----|-----|-----|-----|-----|----------|
| OxDOFC  |     |     |     |     |     |     |     | SOFT_RST |

If there are some special situations, like the original source video is not stable and so on, which will make the jpeg encode enter into the incorrect status, the application software can only reset jpeg module and not affect other procession. At first, set 1 to kick off the reset action, and then set 0 to stop it, after this, jpeg core can work again normally.

SOFT\_RST 1 start reset

0 reset complete

# 0xE000 ~ 0xFC00 - Motion Vector Register Map

| Address | [31:0]    |
|---------|-----------|
| 0xE000  | ME MV VEC |
| -0xE7FC | ME_MV_VEC |

ME\_MV\_VEC ME Motion Vector data (Four Byte Each)

ME\_MV\_VEC [0] address: 0xE000

ME\_MV\_VEC [1] address: 0XE004

ME\_MV\_VEC [1FF] address: 0xE7FC

| Address | [7] [6]   |             | [5]         | [4]         | [3]              | [2]    | [1]        | [0]         |  |
|---------|-----------|-------------|-------------|-------------|------------------|--------|------------|-------------|--|
|         |           | MV_LEN[2:0] |             | DSP_WR_OF   | MV_DSP_INTR      | MV_EOF | mv_bk1_ful | MV_BK0_FULL |  |
| 0xFC00  | [15] [14] |             | [13]        | [12]        | [11] [10] [9] [8 |        |            | [8]         |  |
|         |           |             | MPI_DDR_SEL | MV_LEN[7:3] |                  |        |            |             |  |

MV\_BKO\_FULL mv bank0 full status , write "1" to clear

MV\_BK1\_FULL mv bank1 full status , write "1" to clear

MV\_EOF slice end status; write "1" to clear

MV\_DSP\_INTR mv encode interrupt status; write "1" to clear

DSP\_WR\_OF mv write memory overflow, write "1" to clear

MV\_LEN mv stream length

MPI\_DDR\_SEL The configured status bit written into bit 15 of 0xFC04

| Address | [7]         | [7] [6] [5] [4] [3] |      |      | [3]  | [2]  | [1] | [0] |
|---------|-------------|---------------------|------|------|------|------|-----|-----|
|         |             |                     |      |      |      |      |     |     |
| 0xFC04  | [15]        | [14]                | [13] | [12] | [11] | [10] | [9] | [8] |
|         | MPI_DDR_SEL |                     |      |      |      |      |     |     |

MPI\_DDR\_SEL SW configure register

0 MV is saved in internal DPR

1 MV is saved in DDR

### 0x18000 ~ 0x181FC - PCI Master/Slave Control Map

| Address | [7]  | [6]        | [5]                | [4]           | [3]           | [2]  | [1]           | [0]            |
|---------|------|------------|--------------------|---------------|---------------|------|---------------|----------------|
|         |      | TIMER_INTR | PREV_OVERFLOW_INTR | PREV_EOF_INTR | AD_VSYNC_INTR |      | VLC_DONE_INTR |                |
|         | [15] | [14]       | [13]               | [12]          | [11]          | [10] | [9]           | [8]            |
|         |      |            |                    |               |               |      |               | AUDIO_EOF_INTR |
| 0x18000 | [23] | [22]       | [21]               | [20]          | [19]          | [18] | [17]          | [16]           |
|         |      |            |                    |               |               |      |               |                |
|         | [31] | [30]       | [29]               | [28]          | [27]          | [26] | [25]          | [24]           |
|         |      |            |                    |               |               |      | AD_INTR_REG   | IIC_DONE_INTR  |

VLC\_DONE\_INTR vlc done
AD\_VSYNC\_INTR ad vsync
PREV\_EOF\_INTR preview eof

PREV\_OVERFLOW\_INTR preview overflow interrupt

TIMER\_INTR timer interrupt

AUDIO\_EOF\_INTR audio eof IIC\_DONE\_INTR IIC done

AD\_INTR\_REG ad interrupt (e.g.: video lost, video format changed)

| Address | [7]                   | [7] [6]                |                   | [4]           | [3]         | [2]     | [1]       | [0]            |  |  |  |  |
|---------|-----------------------|------------------------|-------------------|---------------|-------------|---------|-----------|----------------|--|--|--|--|
|         | JPEG_MAST)_ENB        | MCU_TIMER_INTR_ENB     | PREV_OVERFLOW_ENB | PREV_MAST_ENB | AD_MAST_ENB | MVD_VLC | _MAST_ENB | PCI_MASTER_ENB |  |  |  |  |
|         |                       | [15:8]                 |                   |               |             |         |           |                |  |  |  |  |
|         | AU_MAST_ENB_CHN[7:0]  |                        |                   |               |             |         |           |                |  |  |  |  |
| 0x18004 | [23:16]               |                        |                   |               |             |         |           |                |  |  |  |  |
|         | AU_MAST_ENB_CHN[15:8] |                        |                   |               |             |         |           |                |  |  |  |  |
|         | [31]                  | [30]                   | [29]              | [28]          | [27]        | [26]    | [25]      | [24]           |  |  |  |  |
|         |                       | PCI_TAR_BURST_ENB[4:0] |                   |               |             |         |           |                |  |  |  |  |

PCI\_MAST\_ENB master enable

MVD\_VLC\_MAST\_ENB mvd&vlc master enable

AD\_MAST\_ENB (Need to set 0 in TW5864A)

PREV\_MAST\_ENB preview master enable
PREV\_OVERFLOW\_ENB preview overflow enable
MCU\_TIMER\_INTR\_ENB timer interrupt enable

JPEG\_MAST\_ENB JPEG master (push mode) enable

AU\_MAST\_ENB\_CHN audio master channel enable

IIC\_INTR\_ENB IIC interrupt enable

AD\_INTR\_ENB ad interrupt enable

PCI\_TAR\_BURST\_ENB [0] target burst enable

PCI\_TAR\_BURST\_ENB [1] vlc stream burst enable

TOI\_ITIN\_BOROT\_EIVD [±]

PCI\_TAR\_BURST\_ENB [2] ddr burst enable (1 enable, and must set DDR\_BRST\_EN)

PCI\_TAR\_BURST\_ENB [3] (Reserved)
PCI\_TAR\_BURST\_ENB [4] (Reserved)

| [15:0]        |
|---------------|
| PREV_INTR_REG |
| [31:16]       |
| AU_INTR_REG   |
|               |

Because preview and audio have 16 channels separately, so using this registers to indicate interrupt status for every channels. This is secondary interrupt status register. OR operating of the PREV\_INTR\_REG is PREV\_EOF\_INTR, OR operating of the AU\_INTR\_REG bits is AUDIO\_EOF\_INTR

PREV\_INTR\_REG preview eof interrupt flag
AU\_INTR\_REG audio eof interrupt flag

| Address | [7]               | [6]  | [5]                  | [4]               | [3]  | [2]  | [1]              | [0]              |
|---------|-------------------|------|----------------------|-------------------|------|------|------------------|------------------|
|         | PCI_JPEG_INTR_ENB |      | PCI_RREV_OF_INTR_ENB | PCI_PREV_INTR_ENB |      |      | PCI_VLC_INTR_ENB |                  |
| 0x1800C | [15]              | [14] | [13]                 | [12]              | [11] | [10] | [9]              | [8]              |
|         |                   |      |                      |                   |      |      |                  | PCI_AUD_INTR_ENB |

PCI\_VLC\_INTR\_ENB master enable

PCI\_PREV\_INTR\_ENB mvd and vlc master enable
PCI\_PREV\_OF\_INTR\_ENB ad vsync master enable
PCI\_JPEG\_INTR\_ENB jpeg interrupt enable
PCI\_AUD\_INTR\_ENB preview master enable

| Address | [15:0]         |
|---------|----------------|
|         | PREV_BUF_FLAG  |
| 0x18010 | [31:16]        |
|         | AUDIO_BUF_FLAG |

Every channel of preview and audio have ping-pong buffers in system memory, this register is the buffer flag to notify software which buffer is been operated.

PREV\_BUF\_FLAG preview buffer A/B flag
AUDIO\_BUF\_FALG audio buffer A/B flag

| Address |        | [7:0]        |      |      |      |      |      |          |  |  |  |  |
|---------|--------|--------------|------|------|------|------|------|----------|--|--|--|--|
|         |        | IIC_DATA     |      |      |      |      |      |          |  |  |  |  |
|         | [15:8] |              |      |      |      |      |      |          |  |  |  |  |
|         |        | IIC_REG_ADDR |      |      |      |      |      |          |  |  |  |  |
| 0x18014 | [23]   | [22]         | [21] | [20] | [19] | [18] | [17] | [16]     |  |  |  |  |
|         |        | IIC_RW       |      |      |      |      |      |          |  |  |  |  |
|         | [31]   | [30]         | [29] | [28] | [27] | [26] | [25] | [24]     |  |  |  |  |
|         |        |              |      |      |      |      |      | IIC_DONE |  |  |  |  |

IIC\_DATA register data

IIC\_REG\_ADDR register address

IIC\_RW rd/wr flag rd=1, wr=0

IIC\_DEV\_ADDR device address

IIC\_DONE IIC done, software kick off one time IIC transaction through setting this

bit to 1.Then poll this bit, value 1 indicate IIC transaction have

completed, if read, valid data have been stored in IIC data

| Address | [7] | [6]             | [5] | [4] | [3] | [2] | [1] | [0]          |  |  |  |
|---------|-----|-----------------|-----|-----|-----|-----|-----|--------------|--|--|--|
|         |     |                 |     |     |     |     |     | APP_SOFT_RST |  |  |  |
| 0x18018 |     | [31:16]         |     |     |     |     |     |              |  |  |  |
|         |     | PCI_INF_VERSION |     |     |     |     |     |              |  |  |  |

APP\_SOFT\_RST application software soft reset

PCI\_INF\_VERSION PCI interface version, it is read only

| Address | [31:0]              |
|---------|---------------------|
| 0x1801C | VLC_CRC_REG         |
| 0x18020 | VLC_MAX_LENGTH      |
| 0x18024 | VLC_LENGTH          |
| 0x18028 | VLC_INTRA_CRC_I_REG |
| 0x1802C | VLC_INTRA_CRC_O_REG |
| 0x18030 | VLC_PAR_CRC_REG     |
| 0x18034 | VLC_PAR_LENGTH_REG  |
| 0x18038 | VLC_PARAM_I_REG     |
| 0x1803C | VLC_PARAM_O_REG     |

VLC\_CRC\_REG vlc stream CRC value, it is calculated in PCI module

VLC\_MAX\_LENGTH vlc max length, it is defined by software based on software assign

memory space for vlc

VLC\_LENGTH vlc length of one frame

VLC\_INTRA\_CRC\_I\_REG vlc original CRC value

VLC\_INTRA\_CRC\_O\_REG vlc original CRC value

VLC\_PAR\_CRC\_REG mv stream CRC value, it is calculated in PCI module

VLC\_PAR \_LENGTH\_REG mv length

VLC\_PAR\_I\_REG mv original CRC value
VLC\_PAR\_O\_REG mv original CRC value

| Address | [7] | [6] | [5] | [4] | [3] | [2] | [1]              | [0] |
|---------|-----|-----|-----|-----|-----|-----|------------------|-----|
| 0x18040 |     |     |     |     |     |     | PREV_PCI_ENB_CHN |     |

Configuration register for 9[or 10] CIFs or 1D1+15QCIF Preview mode.

PREV\_PCI\_ENB\_CHN [0] Enable 9th preview channel (9CIF preview) or 1D1 channel in

(1D1+15QCIF preview)

PREV\_PCI\_ENB\_CHN [1] Enable 10th preview channel

| Address | [7:0]                      |
|---------|----------------------------|
| 0x18044 | PREV_FRAME_FORMAT_IN[7:0]  |
|         | [15:8]                     |
|         | PREV_FRAME_FORMAT_IN[15:8] |

|                            | PREV_FRAME_FORMAT_IN[15:8]      |
|----------------------------|---------------------------------|
| PREV_FRAME_FORMAT_IN [1:0] | bus0 frame format               |
|                            | 00: CIF                         |
|                            | 01: QCIF                        |
|                            | 10: 4CIF                        |
|                            | 11: D1                          |
| PREV_FRAME_FORMAT_IN [3:2] | bus1 frame format               |
|                            | 00: CIF                         |
|                            | 01: QCIF                        |
|                            | 10: 4CIF                        |
|                            | 11: D1                          |
| PREV_FRAME_FORMAT_IN [5:4] | bus2 frame format               |
|                            | 00: CIF                         |
|                            | 01: QCIF                        |
|                            | 10: 4CIF                        |
|                            | 11: D1                          |
| PREV_FRAME_FORMAT_IN [7:6] | bus3 frame format               |
|                            | 00: CIF                         |
|                            | 01: QCIF                        |
|                            | 10: 4CIF                        |
|                            | 11: D1                          |
| PREV_FRAME_FORMAT_IN [8]   | bus0 progressive/interlace flag |
|                            | 0: interlace                    |
|                            | 1: progressive                  |
| PREV_FRAME_FORMAT_IN [9]   | bus1 progressive/interlace flag |
|                            | 0: interlace                    |
|                            | 1: progressive                  |
| PREV_FRAME_FORMAT_IN [10]  | bus2 progressive/interlace flag |
|                            | 0: interlace                    |
|                            | 1: progressive                  |
| PREV_FRAME_FORMAT_IN [11]  | bus3 progressive/interlace flag |
|                            | 0: interlace                    |
|                            |                                 |

1: progressive

PREV\_FRAME\_FORMAT\_IN [12] PAL/NTSC format select,

0: PAL

1: NTSC

PREV\_FRAME\_FORMAT\_IN [14:13] bus4 frame format

00: CIF

01: QCIF 10: 4CIF

11: D1

PREV\_FRAME\_FORMAT\_IN [15] bus4 progressive/interlace flag

0: PAL 1: NTSC

|   | Address | [7] | [6] | [5] | [4] | [3] | [2] | [1] | [0]    |
|---|---------|-----|-----|-----|-----|-----|-----|-----|--------|
| ĺ | 0x18048 |     |     |     |     |     |     |     | IIC_EN |

IIC\_EN IIC enable

| Address | [7] | [6] | [5] | [4] | [3] | [2] | [1]             | [0] |
|---------|-----|-----|-----|-----|-----|-----|-----------------|-----|
| 0x1804C |     |     |     |     |     |     | PCI_INTTM_SCALE |     |

PC I\_INTTM\_SCALE PCI Interrupt interval scale

0 1ms INTRRUPT1 2ms INTRRUPT

2 4ms INTRRUPT

3 8ms INTRRUPT

| Address | [31:0]          |
|---------|-----------------|
| 0x18050 | JPEG_MAX_LENGTH |

JPEG\_MAX\_LENGTH Define the jpeg operation max length, during reset, it will be

initialized to default value 100KB

| Address | [7] | [6] | [5] | [4]      | [3]   | [2] | [1] | [0] |
|---------|-----|-----|-----|----------|-------|-----|-----|-----|
| 0x18060 |     |     |     | JPEG_INT | R_REG |     |     |     |

Because JPEG have 8 buffers separately, so using this registers to indicate interrupt status for every buffers. This is secondary interrupt status register.

JPEG\_INTR\_REG jpeg interrupt register

| Addres | ss | [31:0]                 |
|--------|----|------------------------|
| 0x1806 | 64 | INTR_OUTPUT_ENABLE_REG |

This register is used to control which interrupt can be valid in the interrupt line.

INTR\_OUTPUT\_ENABLE\_REG interrupt output enable register

# 0x18080 ~ 0x180BC – VLC/MC/Audio Burst Base Address

| Address | [31:0]                                                                                         |
|---------|------------------------------------------------------------------------------------------------|
| 0x18080 | VLC stream base address                                                                        |
| 0x18084 | MV stream base address                                                                         |
| 0x180a0 | 0x180a0 – 0x180bc: audio burst base address<br>Audio Channel 0 – channel 3 bank A base address |
| 0x180a4 | Audio Channel 0 – channel 3 bank B base address                                                |
| 0x180a8 | Audio Channel 4 – channel 7 bank A base address                                                |
| 0x180ac | Audio Channel 4 – channel 7 bank B base address                                                |
| 0x180b0 | Audio Channel 8 – channel 11 bank A base address                                               |
| 0x180b4 | Audio Channel 8 – channel 11 bank B base address                                               |
| 0x180b8 | Audio Channel 12 – channel 15 bank A base address                                              |
| 0x180bc | Audio Channel 12 – channel 15 bank B base address                                              |

# 0x180C0 ~ 0x180DC - JPEG Push Mode Buffer Base Address

| Address | [31:0]                    |
|---------|---------------------------|
| 0x180c0 | jpeg buffer0 base address |
| 0x180c4 | jpeg buffer1 base address |
| 0x180c8 | jpeg buffer2 base address |
| 0x180cc | jpeg buffer3 base address |
| 0x180d0 | jpeg buffer4 base address |
| 0x180d4 | jpeg buffer5 base address |
| 0x180d8 | jpeg buffer6 base address |
| 0x180dc | jpeg buffer7 base address |

## 0x18100 ~ 0x1817C -- Preview Base Address

| Address | [31:0]                                 |
|---------|----------------------------------------|
| 0x18100 | Preview Channel 0 bank A base address  |
| 0x18104 | Preview Channel 0 bank B base address  |
| 0x18108 | Preview Channel 1 bank A base address  |
| 0x1810c | Preview Channel 1 bank B base address  |
| 0x18110 | Preview Channel 2 bank A base address  |
| 0x18114 | Preview Channel 2 bank B base address  |
| 0x18118 | Preview Channel 3 bank A base address  |
| 0x1811c | Preview Channel 3 bank B base address  |
| 0x18120 | Preview Channel 4 bank A base address  |
| 0x18124 | Preview Channel 4 bank B base address  |
| 0x18128 | Preview Channel 5 bank A base address  |
| 0x1812c | Preview Channel 5 bank B base address  |
| 0x18130 | Preview Channel 6 bank A base address  |
| 0x18134 | Preview Channel 6 bank B base address  |
| 0x18138 | Preview Channel 7 bank A base address  |
| 0x1813c | Preview Channel 7 bank B base address  |
| 0x18140 | Preview Channel 8 bank A base address  |
| 0x18144 | Preview Channel 8 bank B base address  |
| 0x18148 | Preview Channel 9 bank A base address  |
| 0x1814c | Preview Channel 9 bank B base address  |
| 0x18150 | Preview Channel 10 bank A base address |
| 0x18154 | Preview Channel 10 bank B base address |
| 0x18158 | Preview Channel 11 bank A base address |
| 0x1815c | Preview Channel 11 bank B base address |
| 0x18160 | Preview Channel 12 bank A base address |
| 0x18164 | Preview Channel 12 bank B base address |
| 0x18168 | Preview Channel 13 bank A base address |
| 0x1816c | Preview Channel 13 bank B base address |
| 0x18170 | Preview Channel 14 bank A base address |
| 0x18174 | Preview Channel 14 bank B base address |
| 0x18178 | Preview Channel 15 bank A base address |
| 0x1817c | Preview Channel 15 bank B base address |

The above register is PCI base address registers. Application software will initialize them to tell chip where the corresponding stream will be dumped to. Application software will select appropriate base address interval based on the stream length.

## 0x80000 ~ 0x87FFF -- DDR Burst RW Register Map

| Address | [7]       | [6]      | [5]         | [4]        | [3]           | [2]           | [1]           | [0]      |
|---------|-----------|----------|-------------|------------|---------------|---------------|---------------|----------|
|         |           | 0        | 0           |            |               |               |               |          |
|         | [15]      | [14]     | [13]        | [12]       | [11]          | [10]          | [9]           | [8]      |
|         |           |          |             |            |               |               |               |          |
| 0x80000 | [23]      | [22]     | [21]        | [20]       | [19]          | [18]          | [17]          | [16]     |
|         |           |          |             |            |               |               | NEW_BRST_CMD  | BRST_RW  |
|         | [31]      | [30]     | [29]        | [28]       | [27]          | [26]          | [25]          | [24]     |
|         | BRST_BUSY | BRST_ERR | SINGLE_BUSY | SINGLE_ERR | BRST_END_INTR | BRST_ERR_INTR | SING_ERR_INTR | BRST_END |

BRST\_LENGTH Length of 32-bit data burst

BRST\_RW Burst Read/Write

0 Read Burst from DDR

1 Write Burst to DDR

NEW\_BRST\_CMD Begin a new DDR Burst. This bit is self cleared

BRST\_END DDR Burst End Flag

SING\_ERR\_INTR Enable Error Interrupt for Single DDR Access

BRST\_ERR\_INTR Enable Error Interrupt for Burst DDR Access

BRST\_END\_INTR Enable Interrupt for End of DDR Burst Access

SINGLE\_ERR DDR Single Access Error Flag

SINGLE\_BUSY DDR Single Access Busy Flag

BRST\_ERR DDR Burst Access Error Flag

BRST\_BUSY DDR Burst Access Busy Flag

| Address | [27:0]   |
|---------|----------|
| 0x80004 | DDR_ADDR |

DDR\_ADDR DDR Access Address. Bit [1:0] has to be 0

| Address | [15:0]       |
|---------|--------------|
| 0x80008 | DPR_BUF_ADDR |

DPR\_BUF\_ADDR DDR Access Internal Buffer Address. Bit [1:0] has to be 0

| Address  | [15:0]       |
|----------|--------------|
| 0x84000  | DPR_BUF_ADDR |
| -0x87FFC | DFA_BUT_ADDA |

DPR\_BUF\_DATA SRAM Buffer MPI Access Space. Totally 16 KB.

# **Register Description – Indirect Map Space**

The indirect space is accessed through 0xB800 ~ 0xB807 registers in direct access space.

# **Analog Video / Audio Decoder / Encoder**

| # | Address | [7]       | [6]     | [5]    | [4]   | [3]    | [2]      | [1]     | [0]     |       |
|---|---------|-----------|---------|--------|-------|--------|----------|---------|---------|-------|
| 0 | 0x000   | - VDLOSS* |         | SLOCK* | FLD*  | VLOCK* | NOVIDEO* | MONO*   | DET50*  |       |
| 1 | 0x010   |           | HLOCK*  |        |       |        |          |         |         |       |
| 2 | 0x020   |           | VDL033" | LOGG   | SLOCK | I LD   | VLOCK    | NOVIDLO | IVIOINO | DLISO |
| 3 | 0x030   |           |         |        |       |        |          |         |         |       |

\* Read only bits

| VDLOSS  | 1      | Video not present. (sync is not detected in number of consecutive line periods specified by MISSCNT register) |
|---------|--------|---------------------------------------------------------------------------------------------------------------|
|         | 0      | Video detected.                                                                                               |
| HLOCK   | 1      | Horizontal sync PLL is locked to the incoming video source.                                                   |
|         | 0      | Horizontal sync PLL is not locked.                                                                            |
| SLOCK   | 1<br>0 | Sub-carrier PLL is locked to the incoming video source.<br>Sub-carrier PLL is not locked.                     |
| FLD     | 1      | Even field is being decoded. Odd field is being decoded.                                                      |
| VLOCK   | 1      | Vertical logic is locked to the incoming video source.<br>Vertical logic is not locked.                       |
| NOVIDEO | Reser  | ved for TEST.                                                                                                 |
| MONO    | 1      | No color burst signal detected.<br>Color burst signal detected.                                               |
|         | -      | _                                                                                                             |
| DET50   | 0      | 60Hz source detected                                                                                          |
|         | 1      | 50Hz source detected                                                                                          |

The actual vertical scanning frequency depends on the current standard invoked.

| # | Address | [7]    | [6]         | [5]     | [4]   | [3]    | [2]  | [1] | [0] |
|---|---------|--------|-------------|---------|-------|--------|------|-----|-----|
| 0 | 0x001   | · VCR* | VCR* WKAIR* | WKAIR1* | VSTD* | NINTL* | VSHP |     |     |
| 1 | 0x011   |        |             |         |       |        |      |     |     |
| 2 | 0x021   |        |             |         |       |        |      |     |     |
| 3 | 0x031   |        |             |         |       |        |      |     |     |

\* Read only bits

VCR VCR signal indicator

WKAIR Weak signal indicator 2.

WKAIR1 Weak signal indicator controlled by WKTH

VSTD 1 = Standard signal

0 = Non-standard signal

NINTL 1 = Non-interlaced signal

0 = interlaced signal

VSHP Vertical Sharpness Control

0 = None (default)

7 = Highest

\*\*Note: VSHP must be set to '0' if COMB = 0

| # | Address | [7] | [6]             | [5]      | [4]                               | [3]              | [2]       | [1]                  | [0] |  |
|---|---------|-----|-----------------|----------|-----------------------------------|------------------|-----------|----------------------|-----|--|
| 0 | 0x006   |     |                 |          |                                   |                  |           |                      |     |  |
| 1 | 0x016   | 0   | 0               | VACTIVE_ | VDELAY_ HACITIVE W/(0.0) HDELAY W |                  | . ΛΛΙΟ·δΙ |                      |     |  |
| 2 | 0x026   | U   | O               | XY[8]    | XY[8]                             | HACITIVE_XY[9:8] |           | [9:8] HDELAY_XY[9:8] |     |  |
| 3 | 0x036   |     |                 |          |                                   |                  |           |                      |     |  |
| 0 | 0x002   |     |                 |          |                                   |                  |           |                      |     |  |
| 1 | 0x012   |     | LIDELAY W/(7-0) |          |                                   |                  |           |                      |     |  |
| 2 | 0x022   |     |                 |          |                                   | HDELAY_XY[7:0    | 'I        |                      |     |  |
| 3 | 0x032   |     |                 |          |                                   |                  |           |                      |     |  |

HDELAY\_XY

This 10bit register defines the starting location of horizontal active pixel for display / record path. A unit is 1 pixel. The default value is 0x00F for NTSC and 0x00A for PAL.

| # | Address | [7] | [6]               | [5]      | [4]                            | [3]              | [2]              | [1]     | [0]            |  |  |
|---|---------|-----|-------------------|----------|--------------------------------|------------------|------------------|---------|----------------|--|--|
| 0 | 0x006   |     |                   |          |                                |                  |                  |         |                |  |  |
| 1 | 0x016   | 0   | 0                 | VACTIVE_ | ACTIVE VDELAY HACITIVE VV(0.0) |                  | HACITIVE_XY[9:8] |         | . ANIO-81      |  |  |
| 2 | 0x026   | O   | O                 | XY[8]    | XY[8]                          | HACITIVE_XY[9:8] |                  | HIDELAI | HDELAY_XY[9:8] |  |  |
| 3 | 0x036   |     |                   |          |                                |                  |                  |         |                |  |  |
| 0 | 0x003   |     |                   |          |                                |                  |                  |         |                |  |  |
| 1 | 0x013   |     | 1140TN/E 10/(7-01 |          |                                |                  |                  |         |                |  |  |
| 2 | 0x023   |     | HACTIVE_XY[7:0]   |          |                                |                  |                  |         |                |  |  |
| 3 | 0x033   |     |                   |          |                                |                  |                  |         |                |  |  |

HACTIVE\_XY

This 10bit register defines the number of horizontal active pixel for display / record path. A unit is 1 pixel. The default value is decimal 720.

| # | Address | [7] | [6] | [5]      | [4]     | [3]              | [2]       | [1]            | [0]     |  |
|---|---------|-----|-----|----------|---------|------------------|-----------|----------------|---------|--|
| 0 | 0x006   |     |     |          |         |                  | -         | -              |         |  |
| 1 | 0x016   | 0   | 0   | VACTIVE_ | VDELAY_ | ⊔∧CITI\/I        | - VV(Ω•01 | חטבו אַע       | VV[0•0] |  |
| 2 | 0x026   | U   | U   | XY[8]    | XY[8]   | HACITIVE_XY[9:8] |           | HDELAY_XY[9:8] |         |  |
| 3 | 0x036   |     |     |          |         |                  |           |                |         |  |
| 0 | 0x004   |     |     |          |         |                  |           |                |         |  |
| 1 | 0x014   |     |     |          | VDELAV  | _XY[7:0]         |           |                |         |  |
| 2 | 0x024   |     |     |          | VDELAT  | _^1[1.0]         |           |                |         |  |
| 3 | 0x034   |     |     |          |         |                  |           |                |         |  |

VDELAY\_XY

This 9bit register defines the starting location of vertical active for display / record path. A unit is 1 line. The default value is decimal 6.

| # | Address | [7] | [6]              | [5]      | [4]     | [3]              | [2] | [1]            | [0] |  |
|---|---------|-----|------------------|----------|---------|------------------|-----|----------------|-----|--|
| 0 | 0x006   |     |                  |          |         |                  |     |                |     |  |
| 1 | 0x016   | 0   | 0                | VACTIVE_ | VDELAY_ | HACITIVE_XY[9:8] |     | HDELAV VVIO:01 |     |  |
| 2 | 0x026   | U   | U                | XY[8]    | XY[8]   |                  |     | HDELAY_XY[9:8] |     |  |
| 3 | 0x036   |     |                  |          |         |                  |     |                |     |  |
| 0 | 0x005   |     |                  |          |         |                  |     |                |     |  |
| 1 | 0x015   |     | VAOTINE VA(77.03 |          |         |                  |     |                |     |  |
| 2 | 0x025   |     | VACTIVE_XY[7:0]  |          |         |                  |     |                |     |  |
| 3 | 0x035   |     |                  |          |         |                  |     |                |     |  |

VACTIVE\_XY

This 9bit register defines the number of vertical active lines for display / record path. A unit is 1 line. The default value is decimal 240.

| # | Address | [7] | [6]  | [5] | [4] | [3] | [2] | [1] | [0] |  |  |  |  |
|---|---------|-----|------|-----|-----|-----|-----|-----|-----|--|--|--|--|
| 0 | 0x007   |     |      |     |     |     |     |     |     |  |  |  |  |
| 1 | 0x017   |     | LIIE |     |     |     |     |     |     |  |  |  |  |
| 2 | 0x027   |     | HUE  |     |     |     |     |     |     |  |  |  |  |
| 3 | 0x037   |     |      |     |     |     |     |     |     |  |  |  |  |

HUE

These bits control the color hue as 2's complement number. They have value from  $+36^{\circ}$  (7Fh) to  $-36^{\circ}$  (80h) with an increment of 2.8°. The 2 LSB has no effect. The positive value gives greenish tone and negative value gives purplish tone. The default value is 0° (00h). This is effective only on NTSC system. The default is 00h.

| # | Address | [7]    | [6] | [5] | [4] | [3] | [2]   | [1]    | [0] |
|---|---------|--------|-----|-----|-----|-----|-------|--------|-----|
| 0 | 0x008   |        |     |     |     |     |       |        |     |
| 1 | 0x018   | SCURVE | VSF | С   | TI  |     | СПУП  | PNESS  |     |
| 2 | 0x028   | SCURVE | VOF |     | 11  |     | SHARI | FINESS |     |
| 3 | 0x038   |        |     |     |     |     |       |        |     |

SCURVE This bit controls the center frequency of the peaking filter. The

corresponding gain adjustment is HFLT.

0 Low 1 center

VSF This bit is for internal used. The default is 0.

CTI level selection. The default is 1.

0 None3 Highest

SHARPNESS These bits control the amount of sharpness enhancement on the

luminance signals. There are 16 levels of control with '0' having no effect on the output image. 1 through 15 provides sharpness enhancement with 'F' being the strongest. The default is 1.

| # | Address | [7] | [6]    | [5] | [4] | [3] | [2] | [1] | [0] |  |  |  |
|---|---------|-----|--------|-----|-----|-----|-----|-----|-----|--|--|--|
| 0 | 0x009   |     |        |     |     |     |     |     |     |  |  |  |
| 1 | 0x019   |     | CNTRST |     |     |     |     |     |     |  |  |  |
| 2 | 0x029   |     |        |     |     |     |     |     |     |  |  |  |
| 3 | 0x039   |     |        |     |     |     |     |     |     |  |  |  |

**CNTRST** 

These bits control the luminance contrast gain. A value of 100 (64h) has a gain of 1. The range adjustment is from 0% to 255% at 1% per step. The default is 64h.

|   | VIN | Address | [7] | [6]    | [5] | [4] | [3] | [2] | [1] | [0] |  |  |  |  |
|---|-----|---------|-----|--------|-----|-----|-----|-----|-----|-----|--|--|--|--|
| ſ | 0   | Ox00A   |     |        |     |     |     |     |     |     |  |  |  |  |
| Ī | 1   | 0x01A   |     | PDICHT |     |     |     |     |     |     |  |  |  |  |
|   | 2   | 0x02A   |     | BRIGHT |     |     |     |     |     |     |  |  |  |  |
| Ī | 3   | 0x03A   |     |        |     |     |     |     |     |     |  |  |  |  |

**BRIGHT** 

These bits control the brightness. They have value of -128 to 127 in 2's complement form. Positive value increases brightness. A value 0 has no effect on the data. The default is 00h.

| # | Address | [7] | [6]   | [5] | [4] | [3] | [2] | [1] | [0] |  |  |  |  |
|---|---------|-----|-------|-----|-----|-----|-----|-----|-----|--|--|--|--|
| 0 | 0x00B   |     |       |     |     |     |     |     |     |  |  |  |  |
| 1 | 0x01B   |     | SAT_U |     |     |     |     |     |     |  |  |  |  |
| 2 | 0x02B   |     |       |     | 3A1 | _0  |     |     |     |  |  |  |  |
| 3 | 0x03B   |     |       |     |     |     |     |     |     |  |  |  |  |

SAT\_U

These bits control the digital gain adjustment to the U (or Cb) component of the digital video signal. The color saturation can be adjusted by adjusting the U and V color gain components by the same amount in the normal situation. The U and V can also be adjusted independently to provide greater flexibility. The range of adjustment is 0 to 200%. A value of 128 (80h) has gain of 100%. The default is 80h.

| # | Address | [7] | [6]   | [5] | [4] | [3] | [2] | [1] | [0] |  |  |  |  |
|---|---------|-----|-------|-----|-----|-----|-----|-----|-----|--|--|--|--|
| 0 | 0x00C   |     |       |     |     |     |     |     |     |  |  |  |  |
| 1 | 0x01C   |     | SAT_V |     |     |     |     |     |     |  |  |  |  |
| 2 | 0x02C   |     |       |     | 3A1 | ı_v |     |     |     |  |  |  |  |
| 3 | 0x03C   |     |       |     |     |     |     |     |     |  |  |  |  |

SAT\_V

These bits control the digital gain adjustment to the V (or Cr) component of the digital video signal. The color saturation can be adjusted by adjusting the U and V color gain components by the same amount in the normal situation. The U and V can also be adjusted independently to provide greater flexibility. The range of adjustment is 0 to 200%. A value of 128 (80h) has gain of 100%. The default is 80h.

| # | Address | [7]  | [6] | [5] | [4] | [3]    | [2]       | [1]      | [0]     |
|---|---------|------|-----|-----|-----|--------|-----------|----------|---------|
| 0 | 0x00D   |      |     |     |     |        |           |          |         |
| 1 | 0x01D   | SF*  | PF* | FF* | KF* | CSBAD* | MCVSN*    | CSTRIPE* | CTYPE2* |
| 2 | 0x02D   | J SF | Pr. | FF  | IVE | CODAD  | IVICVSIV. | COTRIFE" | CITPEZ  |
| 3 | 0x03D   |      |     |     |     |        |           |          |         |

\* Read only bits

SF This bit is for internal use

PF This bit is for internal use

FF This bit is for internal use

KF This bit is for internal use

CSBAD 1 Macrovision color stripe detection may be un-reliable

MCVSN 1 Macrovision AGC pulse detected.

O Not detected.

CSTRIPE 1 Macrovision color stripe protection burst detected.

O Not detected.

CTYPE2 This bit is valid only when color stripe protection is detected, i.e. if

CSTRIPE=1,

1 Type 2 color stripe protection

O Type 3 color stripe protection

| # | Address | [7]      | [6] | [5]     | [4] | [3]   | [2]      | [1]      | [0] |
|---|---------|----------|-----|---------|-----|-------|----------|----------|-----|
| 0 | 0x00E   |          |     |         |     |       |          |          |     |
| 1 | 0x01E   | DETSTUS* |     | STDNOW* |     | ATREG | STANDARD |          |     |
| 2 | 0x02E   | DEISIUS  |     | STDNOW. |     | AIREG |          | STANDARD |     |
| 3 | 0x03E   |          |     |         |     |       |          |          |     |

\* Read only bits

| , , , , , , |                                                                                                                                             |
|-------------|---------------------------------------------------------------------------------------------------------------------------------------------|
| DETSTUS     | 0 Idle<br>1 Detection in progress                                                                                                           |
| STDNOW      | Current standard invoked  O NTSC (M)  1 PAL (B, D, G, H, I)  2 SECAM  3 NTSC4.43  4 PAL (M)  5 PAL (CN)  6 PAL 60  7 Not valid              |
| ATREG       | <ul> <li>Disable the shadow registers</li> <li>Enable VACTIVE and HDELAY shadow registers value depending on STANDARD. (Default)</li> </ul> |
| STANDARD    | Standard selection  O NTSC (M)  1 PAL (B, D, G, H, I)  2 SECAM  3 NTSC4.43  4 PAL (M)  5 PAL (CN)  6 PAL 60  7 Auto detection (Default)     |

| # | Address | [7]     | [6]     | [5]       | [4]      | [3]      | [2]       | [1]    | [0]    |
|---|---------|---------|---------|-----------|----------|----------|-----------|--------|--------|
| 0 | 0x00F   |         |         |           |          |          |           |        |        |
| 1 | 0x01F   | ATSTART | PAL60EN | PALCNEN   | PALMEN   | NTSC44EN | SECAMEN   | PALBEN | NTSCEN |
| 2 | 0x02F   | AISIANI | PALOUEN | PALGINEIN | PALIVIEN | NISC44EN | SECAIVIEN | PALDEN | NISCEN |
| 3 | 0x03F   |         |         |           |          |          |           |        |        |

| ATSTART  | 1<br>0 | Writing 1 to this bit will manually initiate the auto format detection process. This bit is a self-clearing bit Manual initiation of auto format detection is done. (Default) |
|----------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PAL60EN  | 1<br>0 | Enable recognition of PAL60 (Default) Disable recognition                                                                                                                     |
| PALCNEN  | 1<br>0 | Enable recognition of PAL (CN). (Default) Disable recognition                                                                                                                 |
| PALMEN   | 1<br>0 | Enable recognition of PAL (M). (Default) Disable recognition                                                                                                                  |
| NTSC44EN | 1<br>0 | Enable recognition of NTSC 4.43. (Default) Disable recognition                                                                                                                |
| SECAMEN  | 1<br>0 | Enable recognition of SECAM. (Default) Disable recognition                                                                                                                    |
| PALBEN   | 1<br>0 | Enable recognition of PAL (B, D, G, H, I). (Default) Disable recognition                                                                                                      |
| NTSCEN   | 1      | Enable recognition of NTSC (M). (Default) Disable recognition                                                                                                                 |

| Address | [7] | [6] | [5] | [4] | [3] | [2] | [1]          | [0]          |
|---------|-----|-----|-----|-----|-----|-----|--------------|--------------|
| 0x041   | 0   | 0   | 0   | 0   | 0   | 0   | vd34_108_pol | vd12_108_pol |

VD34\_108\_POL Use falling edge to sample VD34 from 54 MHz to 108 MHz

| Address | [7] | [6] | [5] | [4] | [3]    | [2] | [1] | [0] |
|---------|-----|-----|-----|-----|--------|-----|-----|-----|
| 0x042   |     |     |     | PT  | RN_CTL |     |     |     |

PTRN\_CTL Control setting for internal pattern generator. For testing purpose

only.

| Address | [7] | [6] | [5]    | [4]    | [3]   | [2]   | [1]       | [0]       |
|---------|-----|-----|--------|--------|-------|-------|-----------|-----------|
| 0x045   | 0   | 0   | VSMODE | FLDPOL | HSPOL | VSPOL | DECVSMODE | DECFLDPOL |

VSMODE Control the VS and field flag timing

O VS and field flag is aligned with vertical sync of incoming

video (Default)

1 VS and field flag is aligned with HS

FLDPOL Select the FLD polarity

O Odd field is high

1 Even field is high (Default)

HSPOL Select the HS polarity

O Low for sync duration (Default)

1 High for sync duration

VSPOL Select the VS polarity

O Low for sync duration (Default)

1 High for sync duration

DECVSMODE 0 Default

DECFLDPOL 0 Default

| Address | [7]    | [6]           | [5]         | [4] | [3]           | [2] | [1] | [0] |  |  |  |
|---------|--------|---------------|-------------|-----|---------------|-----|-----|-----|--|--|--|
| 0x046   | AGCEN4 | AGCGAIN2[8]   | AGCGAIN1[8] |     |               |     |     |     |  |  |  |
| 0x047   |        | AGCGAIN1[7:0] |             |     |               |     |     |     |  |  |  |
| 0x048   |        |               |             | A   | AGCGAIN2[7:0] |     |     |     |  |  |  |
| 0x049   |        | AGCGAIN3[7:0] |             |     |               |     |     |     |  |  |  |
| 0x04A   |        | AGCGAIN4[7:0] |             |     |               |     |     |     |  |  |  |

AGCENn Select Video AGC loop function on VIN of channel n

O AGC loop function enabled (recommended for most

application cases) (default).

AGC loop function disabled. Gain is set by AGCGAINn

AGCGAINn These registers control the AGC gain of channel n when AGC loop is

disabled. Default value is OFOh.

| Address | [7]     | [6] | [5]        | [4] | [3] | [2] | [1] | [0]   |  |
|---------|---------|-----|------------|-----|-----|-----|-----|-------|--|
| 0x04B   | PD_BIAS |     | V_ADC_SAVE |     | 0   | 0   | 0   | YFLEN |  |

| PD_BIAS    | <ul><li>Power down the bias of all 4 VADC</li><li>Do not power down the bias</li></ul>                                                   |
|------------|------------------------------------------------------------------------------------------------------------------------------------------|
| V_ADC_SAVE | Power Saving Mode Selection.  O Most Power Consuming  Most Power Saving                                                                  |
| IREF       | <ul> <li>Internal current reference 1 for Video ADC (default)</li> <li>Internal current reference increase 30% for Video ADC.</li> </ul> |
| VREF       | <ul> <li>Internal voltage reference for Video ADC (default)</li> <li>Internal voltage reference shut down for Video ADC</li> </ul>       |
| YFLEN      | Analog Video CH1/CH2/CH3/CH4 anti-alias filter control 1 Enable (default) 0 Disable                                                      |

| Address | [7]         | [6] | [5]      | [4] | [3] | [2] | [1] | [0] |
|---------|-------------|-----|----------|-----|-----|-----|-----|-----|
| 0x04D   | TST_ADC_VD1 |     | ADC_SEL1 |     | 0   | 0   | 0   | 0   |

TST\_ADC\_VD1 0 Default

ADC\_SEL1 0 Default

|   | Address | [7]         | [6] | [5]      | [4] | [3] | [2] | [1] | [0] |
|---|---------|-------------|-----|----------|-----|-----|-----|-----|-----|
| ĺ | 0x04E   | TST_ADC_VD2 |     | ADC_SEL2 |     | 0   | 0   | 0   | 0   |

TST\_ADC\_VD2 0 Default

ADC\_SEL2 0 Default

|   | Address | [7] | [6] | [5] | [4] | [3] | [2] | [1] | [0] |
|---|---------|-----|-----|-----|-----|-----|-----|-----|-----|
| Ī | 0x04F   | FF  | RM  | YN  | NR  | CLI | MD  | PS  | SP  |

FRM Free run mode control

O Auto (default)

2 Default to 60Hz

3 Default to 50Hz

YNR Y HF noise reduction

0 None(default) 1 Smallest

2 Small

3 Medium

CLMD Clamping mode control

0 Sync top

1 Auto (default)

2 Pedestal

3 N/A

PSP Slice level control

0 Low

1 Medium (default)

2 High

| Address | [7] | [6] | [5]       | [4] | [3]   | [2] | [1] | [0] |
|---------|-----|-----|-----------|-----|-------|-----|-----|-----|
| 0x050   |     | HF  | LT2       |     | HFLT1 |     |     |     |
| 0x051   |     | HFI | LT4 HFLT3 |     |       |     |     |     |

HFLTn controls the peaking function of channel n. Reserved for test purpose.

| Address | [7]   | [6]   | [5] | [4]    | [3]   | [2]  | [1]  | [0]  |
|---------|-------|-------|-----|--------|-------|------|------|------|
| 0x052   | CTEST | YCLEN | 0   | AFLTEN | GTEST | VLPF | CKLY | CKLC |

CTEST Clamping control for debugging use. (Test purpose only)

(default 0)

YCLEN 1 Y channel clamp disabled (Test purpose only)

O Enabled (default)

AFLTEN 1 Analog Audio input Anti-Aliasing Filter enabled (default)

0 Disabled

GTEST 1 Test (Test purpose only)

O Normal operations (default)

VLPF Clamping filter control (default 0)

CKLY Clamping current control 1 (default 0)

CKLC Clamping current control 2 (default 0)

|   | Address | [7]   | [6]   | [5] | [4] | [3] | [2] | [1] | [0] |
|---|---------|-------|-------|-----|-----|-----|-----|-----|-----|
| I | 0x053   | NT502 | NT501 |     |     |     |     |     |     |

NT501 1 Force the Video Decoder 1 to a special NTSC 50 Hz

format

O Do not force to NTSC 50 Hz format

NT502 1 Force the Video Decoder 2 to a special NTSC 50 Hz

format

O Do not force to NTSC 50 Hz format

| Address | [7]    | [6]   | [5]     | [4]                                                                                               | [3]                       | [2]           | [1]          | [0]           |  |
|---------|--------|-------|---------|---------------------------------------------------------------------------------------------------|---------------------------|---------------|--------------|---------------|--|
| 0x054   | NT504  | NT503 | DIV_RST | DOUT_RST                                                                                          | ACALEN                    |               | AADC_SAVE    |               |  |
|         | NT503  |       | 1<br>0  | format                                                                                            |                           |               |              |               |  |
|         | NT504  |       |         | Force the Video Decoder 4 to a special NTSC 50 Hz format<br>Do not force to NTSC 50 Hz format     |                           |               |              |               |  |
|         | DIV_RS | ST    | Audio   | ADC divider r                                                                                     | eset. This bit            | must be set   | to 0 again a | fter reset.   |  |
|         | DOUT_  | RST   |         | Audio ADC digital output reset for all channel. This bit must be setup up to 0 again after reset. |                           |               |              |               |  |
|         | ACALEI | N     |         | Audio ADC Calibration control. This be must be set up to 0 again after enabled.                   |                           |               |              |               |  |
|         | AADC_  | SAVE  | Audio   | Audio ADC Power Saving Mode. 7 is most power saving.                                              |                           |               |              |               |  |
| Address | [7]    | [6]   | [5]     | [4]                                                                                               | [3]                       | [2]           | [1]          | [0]           |  |
| 0x055   |        | FL    |         |                                                                                                   |                           |               | V*           |               |  |
|         | FLD    |       |         | :0] are FIELD<br>Odd field v                                                                      | ID for VIN3<br>hen FLDPOL |               |              | only)         |  |
|         | VAV    |       |         | O Vertical blanking time                                                                          |                           |               |              |               |  |
| Address | [7]    | [6]   | [5]     | [4]                                                                                               | [3]                       | [2]           | [1]          | [0]           |  |
| 0x057   |        | SHO   | COR     |                                                                                                   | ANA_SW4                   | ANA_SW3       | ANA_SW2      | ANA_SW1       |  |
|         | SHCOF  | 2     | These   | bits provide                                                                                      | coring functi             | on for the sh | arpness con  | trol (default |  |

3h)

Control the analog input channel switch for VIN1 to VIN4 input

VIN\_A channel is selected (default)

VIN\_B channel is selected ANA\_SWn

| Address | [7]   | [6] | [5]    | [4]                                                                                                                                    | [3]                             | [2]      | [1]   | [0]  |  |  |
|---------|-------|-----|--------|----------------------------------------------------------------------------------------------------------------------------------------|---------------------------------|----------|-------|------|--|--|
| 0x058   | PBW   | DEM | PALSW  | SET7                                                                                                                                   | COMB                            | HCOMP    | YCOMB | PDLY |  |  |
|         | PBW   |     | 1<br>0 | Wide Chroma BPF BW (Default)<br>Normal Chroma BPF BW                                                                                   |                                 |          |       |      |  |  |
|         | DEM   |     | Reserv | Reserved (Default 1)                                                                                                                   |                                 |          |       |      |  |  |
|         | PALSW |     | 1<br>0 | PAL switch sensitivity low. PAL switch sensitivity normal (Default)                                                                    |                                 |          |       |      |  |  |
|         | SET7  |     | 1<br>0 | The black level is 7.5 IRE above the blank level. The black level is the same as the blank level (Default)                             |                                 |          |       |      |  |  |
|         | COMB  |     | 1<br>0 | Adaptive comb filter for NTSC and PAL (Recommended). This setting is not for SECAM (Default) Notch filter. For SECAM, always set to 0. |                                 |          |       |      |  |  |
|         |       |     | O      | Note interior Section, always set to 0.                                                                                                |                                 |          |       |      |  |  |
|         | HCOMF | )   | 1<br>0 | Operation mode 1 (Recommended) (Default)<br>Mode 0                                                                                     |                                 |          |       |      |  |  |
|         | YCOMB |     | 1<br>0 | Bypass Comb filter when no burst presence<br>No bypass (Default)                                                                       |                                 |          |       |      |  |  |
|         | PDLY  |     | 0<br>1 |                                                                                                                                        | _ delay line (d<br>L delay line | lefault) |       |      |  |  |

|   | Address | [7]  | [6]  | [5] | [4]   | [3] | [2] | [1] | [0] |  |
|---|---------|------|------|-----|-------|-----|-----|-----|-----|--|
| ĺ | 0x059   | GMEN | CKHY |     | HSDLY |     |     |     |     |  |

GMEN Reserved (Default 0)

CKHY Color killer hysteresis.

0 Fastest (Default)

1 Fast

2 Medium

3 Slow

HSDLY Reserved for test

| Address                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | A.1.1                                                                                                 | [7]                                                                    | [0] | re1         | F 41                                               | [0] | [0]           | [4] | [0] |  |  |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------|-----|-------------|----------------------------------------------------|-----|---------------|-----|-----|--|--|
| CTCOR  These bits control the coring for CTI (Default 1h)  CCOR  These bits control the low level coring function for the Cb/Cr output (Default 0h)  VCOR  These bits control the coring function of vertical peaking (Default 1h)  CIF  These bits control the IF compensation level.  0 None (default)  1 1.5dB  2 3dB  3 6dB   Address  [7] [6] [5] [4] [3] [2] [1] [0]  CLPEND  These 4 bits set the end time of the clamping pulse. Its value should be larger than the value of CLPST (Default 5h)  CLPST  These 4 bits set the start time of the clamping. It is referenced to PCLAMP position. (Default 0h)  Address  [7] [6] [5] [4] [3] [2] [1] [0]  Ox05C  NMGAIN  These bits control the normal AGC loop maximum correction value (Default 4h)  WPGAIN  Peak AGC loop gain control (Default 1h)  FC27  1 Normal ITU-R656 operation (Default)  O Squared Pixel mode for test purpose only | Address                                                                                               | [7]                                                                    | [6] | [5]         | [4]                                                | [3] | [2]           | [1] | [0] |  |  |
| CCOR These bits control the low level coring function for the Cb/Cr output (Default 0h)  VCOR These bits control the coring function of vertical peaking (Default 1h)  CIF These bits control the IF compensation level.  0 None (default) 1 1.5dB 2 3dB 3 6dB   Address [7] [6] [5] [4] [3] [2] [1] [0]  0x05B CLPEND CLPST  CLPEND These 4 bits set the end time of the clamping pulse. Its value should be larger than the value of CLPST (Default 5h)  CLPST These 4 bits set the start time of the clamping. It is referenced to PCLAMP position. (Default 0h)  Address [7] [6] [5] [4] [3] [2] [1] [0]  0x05C NMGAIN WPGAIN FC27  NMGAIN These bits control the normal AGC loop maximum correction value (Default 4h)  WPGAIN Peak AGC loop gain control (Default 1h)  FC27 1 Normal ITU-R656 operation (Default) 0 Squared Pixel mode for test purpose only                                   | 0x05A                                                                                                 | СТС                                                                    | COR | CC          | CCOR VCOR CIF                                      |     |               |     |     |  |  |
| VCOR                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                                                       | CTCOR                                                                  |     | These       | These bits control the coring for CTI (Default 1h) |     |               |     |     |  |  |
| CIF                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                                                                       | CCOR                                                                   |     |             |                                                    |     |               |     |     |  |  |
| None (default)   1.5dB   2 3dB   3 6dB                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                                                       | VCOR                                                                   |     |             |                                                    |     |               |     |     |  |  |
| CLPEND  CLPEND  These 4 bits set the end time of the clamping pulse. Its value should be larger than the value of CLPST (Default 5h)  CLPST  These 4 bits set the start time of the clamping. It is referenced to PCLAMP position. (Default 0h)  Address  [7]  [6]  [5]  [4]  [8]  [9]  [9]  NMGAIN  These bits control the normal AGC loop maximum correction value (Default 4h)  WPGAIN  Peak AGC loop gain control (Default 1h)  FC27  1 Normal ITU-R656 operation (Default)  O Squared Pixel mode for test purpose only  Address  [7]  [6]  [7]  [6]  [7]  [8]  [9]  [1]  [9]                                                                                                                                                                                                                                                                                                                    |                                                                                                       | CIF                                                                    |     | 0<br>1<br>2 | None (def<br>1.5dB<br>3dB                          |     | nsation level |     |     |  |  |
| CLPEND  These 4 bits set the end time of the clamping pulse. Its value should be larger than the value of CLPST (Default 5h)  CLPST  These 4 bits set the start time of the clamping. It is referenced to PCLAMP position. (Default 0h)  Address  [7]  [6]  [5]  [4]  [8]  [9]  [1]  [0]  Ox05C  NMGAIN  These bits control the normal AGC loop maximum correction value (Default 4h)  WPGAIN  Peak AGC loop gain control (Default 1h)  FC27  1 Normal ITU-R656 operation (Default)  O Squared Pixel mode for test purpose only  Address  [7]  [6]  [6]  [5]  [4]  [8]  [9]  [1]  [0]                                                                                                                                                                                                                                                                                                                | Address                                                                                               | [7]                                                                    | [6] | [5]         | [4]                                                | [3] | [2]           | [1] | [0] |  |  |
| be larger than the value of CLPST (Default 5h)  CLPST These 4 bits set the start time of the clamping. It is referenced to PCLAMP position. (Default 0h)  Address [7] [6] [5] [4] [3] [2] [1] [0]  Ox05C NMGAIN WPGAIN FC27  NMGAIN These bits control the normal AGC loop maximum correction value (Default 4h)  WPGAIN Peak AGC loop gain control (Default 1h)  FC27 1 Normal ITU-R656 operation (Default) O Squared Pixel mode for test purpose only  Address [7] [6] [5] [4] [3] [2] [1] [0]                                                                                                                                                                                                                                                                                                                                                                                                     | 0x05B                                                                                                 | CLPEND CLPST                                                           |     |             |                                                    |     |               | •   |     |  |  |
| Ox05C     NMGAIN     WPGAIN     FC27       NMGAIN     These bits control the normal AGC loop maximum correction value (Default 4h)       WPGAIN     Peak AGC loop gain control (Default 1h)       FC27     1     Normal ITU-R656 operation (Default)       0     Squared Pixel mode for test purpose only    Address  [7]  [6]  [5]  [4]  [3]  [2]  [1]  [0]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | be larger than the value of CLPST (Default 5h)  CLPST These 4 bits set the start time of the clamping |                                                                        |     |             |                                                    |     |               | h)  |     |  |  |
| Ox05C     NMGAIN     WPGAIN     FC27       NMGAIN     These bits control the normal AGC loop maximum correction value (Default 4h)       WPGAIN     Peak AGC loop gain control (Default 1h)       FC27     1     Normal ITU-R656 operation (Default)       0     Squared Pixel mode for test purpose only    Address  [7]  [6]  [5]  [4]  [3]  [2]  [1]  [0]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Addross                                                                                               | [7]                                                                    | le1 | (E)         | [4]                                                | reı | [2]           | [1] | [0] |  |  |
| NMGAIN  These bits control the normal AGC loop maximum correction value (Default 4h)  WPGAIN  Peak AGC loop gain control (Default 1h)  FC27  1 Normal ITU-R656 operation (Default) 0 Squared Pixel mode for test purpose only  Address  [7]  [6]  [5]  [4]  [3]  [2]  [1]  [0]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 110000                                                                                                | [/]                                                                    |     |             | [4]                                                | [၁] |               | [±] |     |  |  |
| FC27 1 Normal ITU-R656 operation (Default) 0 Squared Pixel mode for test purpose only  Address [7] [6] [5] [4] [3] [2] [1] [0]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 0,000                                                                                                 | NMGAIN These bits control the normal AGC loop maximum correction value |     |             |                                                    |     |               |     |     |  |  |
| O         Squared Pixel mode for test purpose only           Address         [7]         [6]         [5]         [4]         [3]         [2]         [1]         [0]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                                                       | WPGAIN Peak AGC loop gain control (Default 1h)                         |     |             |                                                    |     |               |     |     |  |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                       |                                                                        |     |             |                                                    |     |               |     |     |  |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Address                                                                                               | [7]                                                                    | [6] | [5]         | [4]                                                | [3] | [2]           | [1] | [0] |  |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 0x05D                                                                                                 |                                                                        |     |             |                                                    |     |               |     |     |  |  |

**PEAKWT** 

These bits control the white peak detection threshold. Setting 'FF' can disable this function (Default D8h)  $\,$ 

|         | 1       |      |                             |                             |                              |               |              |              |  |  |
|---------|---------|------|-----------------------------|-----------------------------|------------------------------|---------------|--------------|--------------|--|--|
| Address | [7]     | [6]  | [5]                         | [4]                         | [3]                          | [2]           | [1]          | [0]          |  |  |
| 0x05E   | CLMPLD  |      |                             |                             | CLMPL                        |               |              |              |  |  |
|         | CLMPL   | D    | 0<br>1                      |                             | level is set by              |               | ult)         |              |  |  |
|         | CLMPL   |      | These<br>3Ch)               | bits determi                | ne the clam                  | ping level of | the Y chan   | nel (Default |  |  |
| Address | [7]     | [6]  | [6] [5] [4] [3] [2] [1] [0] |                             |                              |               |              |              |  |  |
| 0x05F   | SYNCTD  |      |                             |                             | SYNCT                        |               |              |              |  |  |
|         | SYNCT   | D    | 0<br>1                      |                             | sync amplitu<br>sync amplitu |               |              | ult)         |  |  |
|         | SYNCT   |      |                             | bits determ<br>nce (Default | ine the stan<br>38h)         | dard sync p   | ulse amplitu | de for AGC   |  |  |
| Address | [7]     | [6]  | [5]                         | [4]                         | [3]                          | [2]           | [1]          | [0]          |  |  |
| 0x060   |         | AIG/ | AIN2                        |                             | AIGAIN1                      |               |              |              |  |  |
| 0x061   | AIGAIN4 |      |                             |                             | AIGAIN3                      |               |              |              |  |  |

AIGAINx

Audio Input ADC gain control

0 0.25 1 0.31 2 0.38 0.44 4 0.50 5 0.63 6 7 0.75 0.88 8 1.00 (default) 9 1.25 10 1.50 11 1.75 12 2.00 13 2.25 14 2.50 15 2.75

| Address | [7]      | [6]     | [5]  | [4]   | [3]  | [2]  | [1]  | [0]   |
|---------|----------|---------|------|-------|------|------|------|-------|
| 0x062   | M_RLSWAP | RM_SYNC | RM_F | PBSEL | R_AD | DATM | R_ML | JLTCH |

M\_RLSWAP Define the sequence of mixing and playback audio data on the ADATM pin If RM\_SYNC=0: I2S format Mixing audio on position 0 and playback audio on position 8 (Default) 1 Playback audio on position 0 and mixing audio on position 8 If RM SYNC=1: DSP format Mixing audio on position 0 and playback audio on position 1 (Default) 1 Playback audio on position 0 and mixing audio on position 1 RM\_SYNC Define the digital serial audio data format for record and mixing audio on the ACLKR, ASYNR, ADATR and ADATM pin 0 I2S format (Default) **DSP** format 1 RM\_PBSEL Select the output PlayBackIn data for the ADATM pin First Stage PalyBackIn audio (Default) 1 Second Stage PalyBackIn audio 2 Third Stage PalyBackIn audio 3 Last Stage PalyBackIn audio Select the output mode for the ADATM pin R\_ADATM 0 Digital serial data of mixing audio (Default) 1 Digital serial data of ADATR format record audio 2 Digital serial data of ADATM format record audio **R\_MULTCH** Define the number of audio for record on the ADATR pin 0 2 audios (Default) 1 4 audios 2 8 audios 16 audios

Number of output data is limited as shown on Sequence of Multichannel Audio Record table. Also, each output position data are selected by R\_SEQ\_0/R\_SEQ\_1/.../R\_SEQ\_F registers.

| Address | [7]        | [6]     | [5]              | [4]    | [3] | [2]   | [1]  | [0] |
|---------|------------|---------|------------------|--------|-----|-------|------|-----|
| 0x063   | AAUTO_MUTE | PBREFEN | VRS <sup>-</sup> | TSEL . |     | FIRST | CNUM |     |

AAUTO\_MUTE

1 When input Analog data is less than ADET\_TH level, output PCM data will be set to 0. Audio DAC data input is 0x200.

0 No effect

PBREFEN Audio ACKG Reference (refin) input select

O ACKG has video VRST refin input selected by VRSTSEL

register (Default)

1 ACKG has audio ASYNP refin input

VRSTSEL Select VRST (V reset) signal on ACKG (Audio Clock Generator) refin

input.

O VINO Video Decoder Path VRST (default)

VIN1 Video Decoder Path VRST
 VIN2 Video Decoder Path VRST
 VIN3 Video Decoder Path VRST

FIRSTCNUM Set up First Stage number on audio cascade mode connection.

Set up the value of (Cascade chip number-1). In 4 chips cascade case, this value is 3h for ALINK mode. In single chip application  $\frac{1}{2}$ 

case, this doesn't need to be set up.

0 (default)

| Address | [7]             | [7] [6] [5] [4] [3] [2] [1] [ |      |  |         |      |      |  |  |
|---------|-----------------|-------------------------------|------|--|---------|------|------|--|--|
| 0x064   |                 | R_SI                          | EQ_1 |  |         | R_SE | EQ_0 |  |  |
| 0x065   |                 | R_SI                          | EQ_3 |  | R_SEQ_2 |      |      |  |  |
| 0x066   |                 | R_SI                          | EQ_5 |  | R_SEQ_4 |      |      |  |  |
| 0x067   |                 | R_SI                          | EQ_7 |  |         | R_SE | EQ_6 |  |  |
| 0x068   |                 | R_SI                          | EQ_9 |  | R_SEQ_8 |      |      |  |  |
| 0x069   | R_SEQ_B R_SEQ_A |                               |      |  |         |      |      |  |  |
| 0x06A   |                 | R_SI                          | Q_D  |  | R_SEQ_C |      |      |  |  |
| 0x06B   |                 | R_S                           | EQ_F |  |         | R_SE | EQ_E |  |  |

R\_SEQ Define the sequence of record audio on the ADATR pin.

Refer to Table 16 for the detail of the R\_SEQ\_0 ~ R\_SEQ\_F.

The default value of R\_SEQ\_0 is "0", R\_SEQ\_1 is "1", and R\_SEQ\_F

is "F".

0 AIN1 1 AIN2 : : :

14 AIN15 15 AIN16

| Address | [7]    | [6]    | [5]           | [4]      | [3]     | [2]     | [1]      | [0]         |
|---------|--------|--------|---------------|----------|---------|---------|----------|-------------|
| 0x06C   | ADACEN | AADCEN | PB_<br>MASTER | PB_LRSEL | PB_SYNC | RM_8BIT | ASYNROEN | ACLKRMASTER |

ADACEN Audio DAC Function mode

O Audio DAC function disable (test purpose only)

1 Audio DAC function enable (Default)

AADCEN Audio ADC Function mode

O Audio ADC function disable (test purpose only)

1 Audio ADC function enable (Default)

PB\_MASTER Define the operation mode of the ACLKP and ASYNP pin for

playback.

O All type I2S/DSP Slave mode (ACLKP and ASYNP is

input) (Default)

1 TW5864 type I2S/DSP Master mode (ACLKP and

ASYNP is output)

PB\_LRSEL Select the channel for playback.

O Left channel audio is used for playback input (Default)

1 Right channel audio is used for playback input

PB\_SYNC Define the digital serial audio data format for playback audio on the

ACLKP, ASYNP and ADATP pin.

0 I2S format (Default)

1 DSP format

RM\_8BIT Define output data format per one word unit on ADATR pin.

16bit one word unit output (Default)8bit one word unit packed output

ASYNROEN Define input/output mode on the ASYNR pin.

1 ASYNR pin is input

O ASYNR pin is output (Default)

ACLKRMASTER Define input/output mode on the ACLKR pin and set up audio

256xfs system processing

O ACLKR pin is input. External 256xfs clock should be connected to ACLKR pin. This function is single chip

Audio slave mode only.

1 ACLKR pin is output. Internal ACKG generates 256xfs

clock (Default)

| Address | [7] | [6] | [5]             | [4] | [3] | [2]      | [1] | [0] |
|---------|-----|-----|-----------------|-----|-----|----------|-----|-----|
| 0x06D   | LAW | /MD | MIX_<br>DERATIO |     |     | MIX_MUTE |     |     |

LAWMD Select u-Law/A-Law/PCM/SB data output format on ADATR and

ADATM pin.

O PCM output (default)

1 SB (Signed MSB bit in PCM data is inverted) output

2 u-Law output

3 A-Law output

MIX\_DERATIO Disable the mixing ratio value for all audio.

O Apply individual mixing ratio value for each audio

(default)

1 Apply nominal value for all audio commonly

MIX\_MUTE[n] Enable the mute function for audio channel AlNn when n is 0 to 3. It

effects only for mixing. When n = 4, it enable the mute function of the playback audio input. It effects only for single chip or the last

stage chip

0 Normal

1 Muted (default)

| Address | [7] | [6]   | [5]    | [4] | [3]        | [2] | [1] | [0] |  |
|---------|-----|-------|--------|-----|------------|-----|-----|-----|--|
| 0x06E   |     | MIX_F | RATIO2 |     | MIX_RATIO1 |     |     |     |  |
| 0x06F   |     | MIX_F | RATIO4 |     | MIX_RATIO3 |     |     |     |  |
| 0x070   | 0   | 0     | 0      | 0   | MIX_RATIOP |     |     |     |  |

MIX\_RATION MIX\_RATIOP Define the ratio values for audio mixing of channel AlNn Define the ratio values for audio mixing of playback audio input

If MRATIOMD = 0 (default)

0 0.25

1 0.31

2 0.38

3 0.44

4 0.50

5 0.63

6 0.75

7 0.88

8 1.00 (default)

9 1.25

10 1.50

11 1.75

12 2.00

13 2.25

14 2.50

15 2.75

If MRATIONMD = 1, Mixing ratio is MIX\_RATIOn / 64

| Address | [7]         | [6]         | [5]         | [4] | [3] | [2]        | [1] | [0] |
|---------|-------------|-------------|-------------|-----|-----|------------|-----|-----|
| 0x071   | V_ADC_CKPOL | A_ADC_CKPOL | A_DAC_CKPOL |     |     | MIX_OUTSEL |     |     |

V\_ADC\_CKPOL Test purpose only (Default 0)

A\_ADC\_CKPOL Test purpose only (Default 0)

A\_DAC\_CKPOL Test purpose only (Default 0)

MIX\_OUTSEL Define the final audio output for analog and digital mixing out.

O Select record audio of channel 1

1 Select record audio of channel 2

2 Select record audio of channel 3

3 Select record audio of channel 4

4 Select record audio of channel 5

5 Select record audio of channel 6

6 Select record audio of channel 7

7 Select record audio of channel 8

8 Select record audio of channel 9

9 Select record audio of channel 10

10 Select record audio of channel 11

11 Select record audio of channel 12

12 Select record audio of channel 13

13 Select record audio of channel 14

14 Select record audio of channel 15

Select record audio of channel 16Select playback audio of the first stage chip

17 Select playback audio of the second stage chip

18 Select playback audio of the third stage chip

19 Select playback audio of the last stage chip

20 Select mixed audio (default)

21 Select record audio of channel AIN51

22 Select record audio of channel AIN52

23 Select record audio of channel AIN53

24 Select record audio of channel AIN54

|   | Address | [7]           | [6]           | [5]       | [4] | [3]           | [2]         | [1]         | [0]         |  |
|---|---------|---------------|---------------|-----------|-----|---------------|-------------|-------------|-------------|--|
| Ī | 0x072   | AAMPMD        |               | ADET_FILT |     |               | ADET_TH3[4] | ADET_TH2[4] | ADET_TH1[4] |  |
| Ī | 0x073   |               | ADET_TH2[3:0] |           |     | ADET_TH1[3:0] |             |             |             |  |
| Ī | 0x074   | ADET_TH4[3:0] |               |           |     |               | ADET_T      | H3[3:0]     |             |  |

AAMPMD Define the audio detection method.

O Detect audio if absolute amplitude is greater than

threshold

1 Detect audio if differential amplitude is greater than

Threshold (default)

ADET\_FILT Select the filter for audio detection (default 4h)

0 Wide LPF

7 Narrow LPF

ADET\_THn Define the threshold value for audio detection of AINn (Default Ah)

0 Low value

31 High value

If fs = 8kHz Audio Clock setting mode, Registers

0x072 = 0xC0

0x073 = 0xAA

0x074 = 0xAA

are typical setting.

If fs=16kHz/32kHz/44.1kHz/48kHz Audio Clock setting mode,

Registers

0x072 = 0xE0

0x073 = 0xBB

0x074 = 0xBB

are typical setting.

| Address | [7] | [7] [6] [5] [4] [3] [2] [1] [0] |  |  |  |  |  |  |  |  |  |
|---------|-----|---------------------------------|--|--|--|--|--|--|--|--|--|
| 0x075   |     | ACKI[7:0]                       |  |  |  |  |  |  |  |  |  |
| 0x076   |     | ACKI[15:8]                      |  |  |  |  |  |  |  |  |  |
| 0x077   | 0   | 0 0 ACKI[21:16]                 |  |  |  |  |  |  |  |  |  |

ACKI These bits control ACKI Clock Increment in ACKG block.

09B583h for fs = 8kHz is default

| Address | [7] | [6]        | [5] | [4] | [3] | [2] | [1]         | [0] |  |  |  |
|---------|-----|------------|-----|-----|-----|-----|-------------|-----|--|--|--|
| 0x078   |     | ACKN[7:0]  |     |     |     |     |             |     |  |  |  |
| 0x079   |     | ACKN[15:8] |     |     |     |     |             |     |  |  |  |
| 0x07A   | 0   | 0          | 0   | 0   | 0   | 0   | ACKN[17:16] |     |  |  |  |

ACKN These bits control ACKN Clock Number in ACKG block. 000100h for Playback Slave-in lock is default.

| Address | [7]                                                   | [6] | [5]                                                                           | [4]                                                    | [3]           | [2]           | [1]         | [0]          |  |  |  |
|---------|-------------------------------------------------------|-----|-------------------------------------------------------------------------------|--------------------------------------------------------|---------------|---------------|-------------|--------------|--|--|--|
| 0x07B   | 0                                                     | 0   |                                                                               |                                                        | SE            | DIV           |             |              |  |  |  |
|         | SDIV                                                  |     | These<br>01h)                                                                 | bits control                                           | SDIV Serial ( | Clock Divider | in ACKG blo | ock (Default |  |  |  |
| Address | [7]                                                   | [6] | [5]                                                                           | [4]                                                    | [3]           | [2]           | [1]         | [0]          |  |  |  |
| 0x07C   | 0                                                     | 0   | LRDIV                                                                         |                                                        |               |               |             |              |  |  |  |
|         | LRDIV                                                 |     | These bits control LRDIV Left/Right Clock Divider in ACKG block (Default 20h) |                                                        |               |               |             |              |  |  |  |
| Address | [7]                                                   | [6] | [5]                                                                           | [4]                                                    | [3]           | [2]           | [1]         | [0]          |  |  |  |
| 0x07D   | APZ                                                   |     | APG                                                                           |                                                        | 0             | ACPL          | SRPH        | LRPH         |  |  |  |
|         | APZ These bits control Loop in ACKG block (Default 1) |     |                                                                               |                                                        |               |               |             |              |  |  |  |
|         | APG                                                   |     | inese                                                                         | bits control L                                         | .oop in ACKG  | ріоск (ретаі  | uit 4n)     |              |  |  |  |
|         | ACPL                                                  |     | These<br>0<br>1                                                               | bits control L<br>Loop close<br>Loop open<br>(Default) | d             | open in ACK(  |             | case)        |  |  |  |
|         | SRPH                                                  |     | Reserv                                                                        | ed. These bi                                           | ts are not us | ed in TW586   | 4 chip.     |              |  |  |  |
|         | LRPH                                                  |     | Reserved. These bits are not used in TW5864 chip.                             |                                                        |               |               |             |              |  |  |  |
| Address | [7]                                                   | [6] | [5]                                                                           | [4]                                                    | [3]           | [2]           | [1]         | [0]          |  |  |  |
| 0x07E   | AIGAIN5                                               |     |                                                                               |                                                        |               |               |             |              |  |  |  |

| f - 1 | [-] | [9] | [.1 | [-] | [-]  | <u>.</u> | [-] |
|-------|-----|-----|-----|-----|------|----------|-----|
|       |     |     |     |     | AIGA | NN5      |     |
|       |     |     |     |     |      |          |     |

AIGAIN5 Audio Input ADC gain control 16 0.25 17 0.31 18 0.38 19 0.44 0.50 20 21 0.63 22 0.75 23 0.88 24 1.00 (default) 25 1.25 26 1.50 27 1.75 28 2.00 29 2.25 30 2.50 31 2.75

| Address | [7] | [6] | [5]  | [4] | [3]     | [2]       | [1]     | [0] |
|---------|-----|-----|------|-----|---------|-----------|---------|-----|
| 0x0C0   |     | BGN | IDEN |     | BGNDCOL | AUTO_BGND | LIM_656 | 0   |

BGNDEN[n] Enable the background color for channel n for byte-interleave video

decoder output.

O Background color is disabled (Default)

1 Background color is enabled

BGNDCOL Select the background color when BGNDEN = "1" or when

AUTO\_BGND = "1" and Video Loss is detected

O Blue color (Default)

1 Black color

AUTO\_BGND Select the decoder background mode.

O Manual background mode (Default)

1 Automatic background mode when No-video is detected

LIM\_656 Clamp the Y and C value in the video stream

Maximum of Y is 254, Minimum of Y is 1 Maximum of C is 254, Minimum of Y is 1

1 Maximum of Y is 235, Minimum of Y is 16 Maximum of Y is 240, Minimum of Y is 16

|   | Address | [7] | [6]      | [5] | [4]          | [3] | [2] | [1] | [0] |
|---|---------|-----|----------|-----|--------------|-----|-----|-----|-----|
| Ī | 0x0C1   | 0   | OUT_CHID | 0   | TST_EHAV_BLK | 0   | 0   | 0   | 0   |

TST\_EHAV\_BLK Testing purpose only

1 Force the Y value to be 0 when HAV is high.

0 Normal Operation

OUT\_CHID Enable the channel ID format in the horizontal blanking period

O Disable the channel ID format (default)

1 Enable the channel ID format

The lowest 4 bits of Y and C pixel value during horizontal blanking is

Bit 3 Video Loss Bit 2 Analog Mux A/B

Bit 1-0 Port ID

| Address | [7]           | [6]                     | [5]                       | [4]    | [3]      | [2]      | [1]                 | [0] |  |  |
|---------|---------------|-------------------------|---------------------------|--------|----------|----------|---------------------|-----|--|--|
| 0x0D0   | AADC30        | DFS[9:8]                | AADC20FS[9:8] AADC10FS[9: |        |          | DFS[9:8] | [9:8] AADCOOFS[9:8] |     |  |  |
| 0x0D1   |               | AADCOOFS[7:0]           |                           |        |          |          |                     |     |  |  |
| 0x0D2   |               | AADC10FS[7:0]           |                           |        |          |          |                     |     |  |  |
| 0x0D3   |               |                         |                           | AADC20 | DFS[7:0] |          |                     |     |  |  |
| 0X0D4   |               |                         |                           | AADC30 | DFS[7:0] |          |                     |     |  |  |
| 0x0D5   | 0             | 0 0 0 0 0 AADC40FS[9:8] |                           |        |          |          |                     |     |  |  |
| 0x0D6   | AADC40FS[7:0] |                         |                           |        |          |          |                     |     |  |  |

Digital ADC input data offset control. Digital ADC input data is adjusted by

ADJAADCn = AUDADCn + AADCnOFS

Where AUDADCn is 2's formatted Analog Audio ADC output, and AADCnOFS is adjusted offset value by 2's format. All default 10bit data value is 3EFh.

|   | Address | [7]            | [6]     | [6] [5] [4] |        |               | [3] |         | [0]      |  |
|---|---------|----------------|---------|-------------|--------|---------------|-----|---------|----------|--|
| ĺ | 0x0D7   | 0              | ADCISEL |             |        | AUDADCn[9:8]* |     | ADJAADO | Cn[9:8]* |  |
| ĺ | 0x0D8   |                |         |             | AUDADO | DCn[7:0]*     |     |         |          |  |
| ĺ | 0x0D9   | ADJAADCn[7:0]* |         |             |        |               |     |         |          |  |

AUDADCn Current Analog Audio n ADC Digital Output Value by 2's format

These value show the first input data value in front of Digital Audio

Decimation Filtering process.

ADJAADCn Current adjusted Audio ADC Digital input data value by 2's format.

These value show the first input data value in front of Digital Audio

Decimation Filtering process.

ADCISEL Select AUDADCn, ADJAADCn Audio input number. AUDADCn and

ADJAADCn read value shows following selected Audio input data.

0 AIN1 1 AIN2 2 AIN3

AIN4

3

155

| Address | [7]       | [6]              | [5]             | [4]                            | [3] | [2] | [1] | [0] |
|---------|-----------|------------------|-----------------|--------------------------------|-----|-----|-----|-----|
| OxODA   | 0         | 0                | 0               | I2SO_RSEL                      |     |     |     |     |
| OxODB   | 0         | 0                | 0               | I2SO_LSEL                      |     |     |     |     |
| OxODC   | I2SREC    | SEL53            | I2SREC          | CSEL52 I2SRECSEL51 I2SRECSEL50 |     |     |     |     |
| 0x0DD   | A5OUT_OFF | ADATM_<br>I2SOEN | MIX_MUTE<br>_A5 | ADET_TH5                       |     |     |     |     |

A5OUT OFF AIN5 data output control on ADATR record signal.

> Output AIN51/AIN52/AIN53/AIN54 record data on **DATR**

1 Not output AIN51/AIN52/AIN53/AIN54 record data on **ADATR** 

Define ADATM pin output 2 word data to make standard I2S output. ADATM\_I2SOEN

> Output Mixing or Playback data only on ADATM pin as specified by M\_RLSWAP register (Default)

1 L/R data on ADATM pin is selected by I2SO\_RSEL/I2SO\_LSEL registers

MIX\_MUTE\_A5 Audio input AIN5 mute function control

> Normal 1 Muted

ADET TH5 AIN5 threshold value for audio detection

Select L/R output data on ADATM pin when ADATM\_I2SOEN=1. 12SO RSEL/ Both I2SO RSEL and I2SO LSEL select output data by following 12SO LSEL order.

> 0 Select record audio of channel 1(AINO)

> 1 Select record audio of channel 2(AIN1)

2 Select record audio of channel 3(AIN2)

3 Select record audio of channel 4(AIN3)

4 Select record audio of channel 5(AIN4) 5

Select record audio of channel 6(AIN5) 6 Select record audio of channel 7(AIN6)

7 Select record audio of channel 8(AIN7)

8 Select record audio of channel 9(AIN8)

Select record audio of channel 10(AIN9)

10(Ah) Select record audio of channel 11(AIN10)

11(Bh) Select record audio of channel 12(AIN11)

12(Ch) Select record audio of channel 13(AIN12)

13(Dh) Select record audio of channel 14(AIN13)

14(Eh) Select record audio of channel 15(AIN14)

15(Fh) Select record audio of channel 16(AIN15)

16(10h) Select playback audio of the first stage chip (PB1)

17(11h) Select playback audio of the second stage chip (PB2)

18(12h) Select playback audio of the third stage chip (PB3)

19(13h) Select playback audio of the last stage chip (PB4)

20(14h) Select mixed audio

21(15h) Select record audio of channel 51(AIN51) (default)

22(16h) Select record audio of channel 52(AIN52)

23(17h) Select record audio of channel 53(AIN53)

24(18h) Select record audio of channel 54(AIN54)

Others No audio output

I2SRECSEL5n

Select output data of port n in the position below

0 AIN51 1 AIN52

2 AIN53

3 AIN54

|   | Address | [7] | [6] | [5] | [4] | [3] | [2]   | [1]   | [0] |
|---|---------|-----|-----|-----|-----|-----|-------|-------|-----|
| ĺ | 0x0DE   |     |     |     |     |     | MIX_R | ATIO5 |     |

MIX\_RATIO5

Define the ratio values for audio mixing of channel AIN4 using MIX\_RATIO4 to the ratio values for audio mixing of playback audio input

If MRATIOMD = 0 (default)

0 0.25

1 0.31

2 0.38

3 0.44

4 0.50

5 0.636 0.75

7 0.88

8 1.00 (default)

9 1.25

10 1.50

1.75

12 2.00

13 2.25

14 2.50

15 2.75

If MRATIONMD = 1, Mixing ratio is MIX\_RATIO4 / 64

| Address | [7]          | [6]            | [5]      | [4]     | [3]    | [2]    | [1] | [0] |
|---------|--------------|----------------|----------|---------|--------|--------|-----|-----|
| 0x0DF   | ATHROUG<br>H | ASYNSERI<br>AL | ACLKR128 | ACLKR64 | AFS384 | AIN5MD | 0   | 0   |

ATHROUGH Default 0

ASYNSERIAL Default 0

ACLKR128 ACLKR clock output mode for special 16x8bit (total 128bit) data

interface.

O ACLKR output is normal (Default).

the number of ACLKR clock per fs is 128. This function is effective with RM\_8BIT=1 8bit mode (special purpose).

ACLKR64 ACLKR clock output mode for special 4 word output interface.

ACLKRMASTER=1 mode only.

O ACLKR output is normal (Default)

1 the number of ACLKR clock per fs is 64.

AFS384 Special Audio fs Sampling mode.

O Audio fs Sampling mode is normal 256xfs if AIN5 = 0.

(Default)

1 Audio fs Sampling mode is 384xfs mode. In this mode, AIMANU=1, A1NUM=0, A2NUM=1, A3NUM=2, A4NUM

= 3, A5NUM=4 setting are needed.

AIN5MD Audio Input process mode

O AIN1/AIN2/AIN3/AIN4 4 audio input mode. This mode is 256xfs if AFS384 = 0. In this mode, AIN5 is not used.

1 AIN1/AIN2/AIN3/AIN4/AIN5 5 audio input mode. This

mode is 320xfs mode if AFS384 = 0.

| Address | [7]      | [6]      | [5] | [4] | [3] | [2] | [1] | [0] |
|---------|----------|----------|-----|-----|-----|-----|-----|-----|
| 0x0E0   | MRATIOMD | ADACTEST | 0   | 0   | 0   | 0   | 0   | 0   |

**MRATIOMD** 

Use a more exponential way to interpret the MRATIO. Perform the following transformation before using the

ratio

0 ~ 3 => 4 ~ 7

4 ~ 7 => 8 ~ 14

8 ~ 11 => 16 ~ 28

12 ~ 15 => 32 ~ 44

0 Use the MRATIO as the ratio

ADACTEST Test feature for ADAC. Set to 0.

1

| Address | [7]       | [6]       | [5]      | [4]       | [3]    | [2]  | [1] | [0] |
|---------|-----------|-----------|----------|-----------|--------|------|-----|-----|
| 0x0E3   | EXT_ADATP | ACLKPPOLO | ACLKRPOL | ACLKPPOLI | AFAUTO | AFMD |     |     |

EXT\_ADATP ADATP signal is coming from external ADPCM decoder, instead

of on-chip ADPCM decoder.

ACLKPPOLO ACLKP output signal polarity inverse

ACLKRPOL ACLKR input signal polarity inverse.

O Not inversed (Default)

1 Inversed

ACLKPPOLI ACLKP input signal polarity inverse.

O Not inversed (Default)

1 Inversed

AFAUTO ACKI [21:0] control automatic set up with AFMD registers

This mode is only effective when ACLKRMASTER=1 0 ACKI [21:0] registers set up ACKI control

1 ACKI control is automatically set up by AFMD register

values

AFMD AFAUTO control mode

0 8kHz setting (Default)

1 16kHz setting2 32kHz setting3 44.1kHz setting4 48kHz setting

| Address | [7]      | [6]     | [5]      | [4]      | [3]      | [2]      | [1]     | [0] |
|---------|----------|---------|----------|----------|----------|----------|---------|-----|
| 0x0E4   | I2S8MODE | MASCKMD | PBINSWAP | ASYNRDLY | ASYNPDLY | ADATPDLY | INLAWMD |     |

I2S8MODE 8bit I2S Record output mode.

0 L/R half length separated output (Default).

One continuous packed output equal to DSP output

format.

MASCKMD Audio Clock Master ACLKR output wave format.

O High periods is one 27MHz clock period (default).

Almost duty 50-50% clock output on ACLKR pin. If this mode is selected, two times bigger number value need to be set up on the ACKI register. If AFAUTO=1, ACKI control is automatically set up even if MASCKMD=1.

PBINSWAP Playback ACLKP/ASYNP/ADATP input data MSB-LSB

swapping.

0 Not swapping1 Swapping.

ASYNRDLY ASYNR input signal delay.

0 No delay

Add one 27MHz period delay in ASYNR signal input

ASYNPDLY ASYNP input signal delay.

0 no delay

add one 27MHz period delay in ASYNP signal input

ADATPDLY ADATP input data delay by one ACLKP clock.

No delay (Default). This is for I2S type 1T delay input

interface.

1 Add 1 ACLKP clock delay in ADATP input data. This is

for left-justified type OT delay input interface.

INLAWMD Select u-Law/A-Law/PCM/SB data input format on ADATP pin.

0 PCM input (Default)

1 SB (Signed MSB bit in PCM data is inverted) input

2 u-Law input

3 A-Law input

| Address | [7] | [6] | [5] | [4] | [3] | [2] | [1]      | [0]      |
|---------|-----|-----|-----|-----|-----|-----|----------|----------|
| 0x0E5   | 0   | 0   | 0   | 0   | 0   | 0   | AINTPOFF | A5DETENA |

AINTPOFF Test feature for ADAC. Set to 0.

A5DETENA Enable state register updating and interrupt request of audio AIN5

detection for each input

O Disable state register updating and interrupt request

1 Enable state register updating and interrupt request

| Address                                                               | [7]    | [6] | [5]                                                                                                                                                                                                                                          | [4] | [3]      | [2] | [1] | [0]  |
|-----------------------------------------------------------------------|--------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|----------|-----|-----|------|
|                                                                       |        | [0] |                                                                                                                                                                                                                                              | [+] |          |     |     |      |
| 0x0E7                                                                 | HASYNC |     | OFDLY                                                                                                                                                                                                                                        |     | DECOUTMD | 0   | 0   | 0    |
|                                                                       | HASYN  |     | <ul> <li>The length of EAV to SAV is set up and fixed by HBLEN register</li> <li>The length of SAV to EAV is setup and fixed by HACTIVE registers</li> <li>FIELD output delay</li> <li>OH line delay FIELD output (601 mode only)</li> </ul> |     |          |     |     | BLEN |
| 1h~6h 1H ~ 6H line delay FIELD output 7h Reserved  DECOUTMD Default 1 |        |     |                                                                                                                                                                                                                                              |     |          |     |     |      |
| Address                                                               | [7]    | [6] | [5]                                                                                                                                                                                                                                          | [4] | [3]      | [2] | [1] | [0]  |

**HBLEN** 

0x0E8

These bits are effective when HASYNC bit is set to 1. These bits setup the length of EAV to SAV code when HASYNC bit is 1. Normal value is (Total pixel per line – HACTIVE) value.

NTSC/PAL-M (60Hz) 8Ah = 858 - 720 PAL/SECAM (50Hz) 90h = 864 - 720

HBLEN

If register 0x0E[3] (ATREG for CH1) is set to 0, this value changes into 8Ah or 90h at audio video format detection initial time automatically according to CH1 video detection status.

| Address | [7]  | [6] | [5]  | [4] | [3] | [2] | [1] | [0] |
|---------|------|-----|------|-----|-----|-----|-----|-----|
| 0x0E9   | CKLM |     | YDLY |     |     | 0   | 0   | 0   |

CKLM Color Killer mode.

0 Normal (Default)

1 Fast (For special application)

TDLY Luma delay fine adjustment. This 2's complement number provides

-4 to +3 unit delay control (Default 3h)

| Address | [7] | [6] | [5]     | [4] | [3]      | [2]      | [1]      | [0]      |
|---------|-----|-----|---------|-----|----------|----------|----------|----------|
| Ox0EA   | 0   | 0   | ADECRST | 0   | VDEC4RST | VDEC3RST | VDEC2RST | VDEC1RST |

ADECRST A 1 written to this bit resets the audio portion to its default state but

all register content remains unchanged. This bit is self-cleared.

VDECnRST A 1 written to this bit resets the VINn path Video Decoder portion to

its default state but all register content remain unchanged. This bit

is self cleared.

| Address | [7]    | [6]  | [5]                    | [4]                                      | [3]                           | [2]           | [1]           | [0]  |  |  |
|---------|--------|------|------------------------|------------------------------------------|-------------------------------|---------------|---------------|------|--|--|
| 0x0EB   |        | MISS | SCNT                   |                                          |                               | HS            | WIN           |      |  |  |
|         | MISSCI |      | (Defau                 | bits set the t<br>ult 4h)<br>bits determ |                               |               |               |      |  |  |
| Address | [7]    | [6]  | [5]                    | [4]                                      | [3]                           | [2]           | [1]           | [0]  |  |  |
| 0x0EC   | r. 1   | [-]  | [+]                    | PCLAMP                                   |                               |               |               |      |  |  |
|         | PCLAM  | Р    |                        | bits set the o                           | clamping pos                  | ition from th | e PLL sync ed | dge  |  |  |
| Address | [7]    | [6]  | [5]                    | [4]                                      | [3]                           | [2]           | [1]           | [0]  |  |  |
| 0x0ED   | VLO    | CKI  | VL                     | CKO                                      | VMODE                         | DETV          | AFLD          | VINT |  |  |
|         | VLCKI  |      | Vertica<br>0<br>:<br>3 | :                                        |                               |               |               |      |  |  |
|         | VLCKO  |      | Vertica<br>0<br>:<br>3 | :                                        |                               |               |               |      |  |  |
|         | VMODE  | Ξ    | This b<br>1<br>0       |                                          |                               |               |               |      |  |  |
|         | DETV   |      | 1<br>0                 |                                          | nded for spe<br>ync logic (De |               | on only       |      |  |  |
|         | AFLD   |      | Auto fi<br>0<br>1      |                                          |                               |               |               |      |  |  |
|         | VINT   |      |                        | al integration<br>Short<br>Normal (De    |                               |               |               |      |  |  |

| Address | [7]  | [6] | [5] | [4]  | [3] | [2] | [1] | [0] |  |
|---------|------|-----|-----|------|-----|-----|-----|-----|--|
| 0x0EE   | BSHT |     |     | VSHT |     |     |     |     |  |

**BSHT** Burst PLL center frequency control (Default 0h)

Vsync output delay control in the increment of half line length **VSHT** 

(Default 0h)

| Address | [7]      | [6]                                                      | [5]                        | [4]                      | [3]                | [2]            | [1]                                            | [0] |  |  |
|---------|----------|----------------------------------------------------------|----------------------------|--------------------------|--------------------|----------------|------------------------------------------------|-----|--|--|
| 0x0EF   | CKIL     | LMAX                                                     |                            |                          | CKIL               | LMIN           |                                                |     |  |  |
|         | CKILLMAX |                                                          |                            | esis amount              | is proportion      | al to the valu | killer hyste<br>ie (Default 1h<br>Larger value | 1)  |  |  |
|         |          |                                                          | killer level (Default 28h) |                          |                    |                |                                                |     |  |  |
| Address | [7]      | [6]                                                      | [5] [4] [3] [2] [1] [0]    |                          |                    |                |                                                |     |  |  |
| 0x0F0   | COMBMD   |                                                          | HTL                        |                          |                    | V              | TL                                             |     |  |  |
|         | COMBI    | MD                                                       | 0<br>1                     | Adaptive m<br>Fixed comb | node (Default<br>o | t)             |                                                |     |  |  |
|         | HTL      | TL Adaptive Comb filter threshold control 1 (Default 4h) |                            |                          |                    |                |                                                |     |  |  |
|         | VTL      |                                                          | Adapti                     | ve Comb filte            | r threshold o      | control 2 (Def | fault Ch)                                      |     |  |  |
| Address | [7]      | [6]                                                      | [5]                        | [4]                      | [3]                | [2]            | [1]                                            | [0] |  |  |
| 0x0F1   | HPLC     | EVCNT                                                    | PALC                       | SDET                     | 0                  | BYPASS         | 0                                              | 0   |  |  |

HPLC Reserved for internal use (Default 0)

EVCNT

1 Even field counter in special mode
0 Normal operation (Default)

PALC Reserved for future use (Default 0)

SDET ID detection sensitivity. A '1' is recommended (Default 1)

BYPASS It controls the standard detection and should be set to '1' in normal

use (Default 1)

| Address | [7] | [6] | [5]  | [4] | [3] | [2] | [1] | [0] |
|---------|-----|-----|------|-----|-----|-----|-----|-----|
| 0x0F2   | HF  | PM  | ACCT |     | SPM |     | CBW |     |

HPM Horizontal PLL acquisition time. 3 2 Fast Auto1 (Default) 1 Auto2 0 Normal ACCT ACC time constant No ACC 1 Slow 2 Medium (Default) 3 Fast SPM Burst PLL control Slowest 1 Slow (Default) 2 Fast 3 **Fastest** CBW Chroma low pass filter bandwidth control. Refer to filter curves (Default 1)

| Address | [7]   | [6]   | [5]    | [4]                                 | [3]                         | [2]             | [1]           | [0]    |  |  |  |
|---------|-------|-------|--------|-------------------------------------|-----------------------------|-----------------|---------------|--------|--|--|--|
| 0x0F3   | NKILL | PKILL | SKILL  | CBAL                                | FCS                         | LCS             | CCS           | BST    |  |  |  |
|         | NKILL |       | 1      | Enable noi<br>(Default)<br>Disabled | sy signal colo              | or killer funct | ion in NTSC r | node   |  |  |  |
|         | PKILL |       | 1      | (Default)                           | omatic noisy                | color killer f  | unction in PA | L mode |  |  |  |
|         |       |       | 0      | Disabled                            |                             |                 |               |        |  |  |  |
|         | SKILL |       | 1      | Enable aut<br>Mode (Def             |                             | color killer f  | unction in SE | CAM    |  |  |  |
|         |       |       | 0      | Disabled                            | aut                         |                 |               |        |  |  |  |
|         | CBAL  |       | 0      |                                     | tput (Default               | )               |               |        |  |  |  |
|         |       |       | 1      | 1 Special output mode.              |                             |                 |               |        |  |  |  |
|         | FCS   |       | 1<br>0 | Force deco<br>Disabled (I           |                             | alue determi    | ned by CCS    |        |  |  |  |
|         | LCS   |       | 1      |                                     | -determined<br>loss is dete | output value    | indicated by  | CCS    |  |  |  |
|         |       |       | 0      | Disabled (I                         |                             | otcu            |               |        |  |  |  |
|         | ccs   |       |        |                                     |                             |                 |               |        |  |  |  |
|         | BST   |       | 1<br>0 |                                     |                             |                 |               |        |  |  |  |
| Address | [7]   | [6]   | [5]    | [4]                                 | [3]                         | [2]             | [1]           | [0]    |  |  |  |
| 0x0F4   | 0     | 0     |        |                                     | MON                         | IITOR           |               |        |  |  |  |
| 0x0F5   |       |       | HREF*  |                                     |                             |                 |               |        |  |  |  |

These registers are for test purpose only. The MONITOR is used to select the HREF status of a certain video decoder port in Reg0x0F5 HREF

| MONITOR Value | Select video decoder port for register 0x0F5 |
|---------------|----------------------------------------------|
|               | 00h VINO Video Decoder Path HREF [9:2] value |
|               | 10h VIN1 Video Decoder Path HREF [9:2] value |
|               | 20h VIN2 Video Decoder Path HREF [9:2] value |
|               | 30h VIN3 Video Decoder Path HREF [9:2] value |

| Address | [7] | [6] | [5]     | [4] | [3]    | [2]    | [1] | [0] |  |
|---------|-----|-----|---------|-----|--------|--------|-----|-----|--|
| 0x0F6   | 0   |     | CVSTD1* |     | CVFMT1 |        |     |     |  |
| 0x0F7   | 0   |     | CVSTD2* |     | CVFMT2 |        |     |     |  |
| 0x0F8   | 0   |     | CVSTD3* |     |        | CVFMT3 |     |     |  |
| 0x0F9   | 0   |     | CVSTD4* |     |        | CVFI   | MT4 |     |  |

CVSTDn CVFMTn

| Address | [7]  | [6] | [5]                     | [4]                     | [3] | [2] | [1] | [0] |  |  |
|---------|------|-----|-------------------------|-------------------------|-----|-----|-----|-----|--|--|
| OxOFA   | IDX1 |     | NSEN1/SSEN1/PSEN1/WKTH1 |                         |     |     |     |     |  |  |
| 0x0FB   | ID:  | X2  | NSEN2/SSEN2/PSEN2/WKTH2 |                         |     |     |     |     |  |  |
| 0x0FC   | ID:  | ХЗ  |                         | NSEN3/SSEN3/PSEN3/WKTH3 |     |     |     |     |  |  |
| 0x0FD   | ID.  | X4  |                         | NSEN4/SSEN4/PSEN4/WKTH4 |     |     |     |     |  |  |

NSENn/SSENn/PSENn/WKTHn shared the same 6 bits in the register. IDXn is used to select which of the four parameters is being controlled. The write sequence is a two steps process unless the same register is written. A write of {ID, 000000} selects one of the four registers to be written. A subsequent write will actually write into the register. (Default 0h)

IDXn

- O Controls the NTSC color carrier detection sensitivity (NSENn) (Default 1Ah)
- 1 Controls the SECAM ID detection sensitivity (SSENn) (Default 20h)
- 2 Controls the PAL ID detection sensitivity (PSENn) (Default 1Ch)
- 3 Controls the weak signal detection sensitivity (WKTHn) (Default 2Ah)

| Address | [7] | [6] | [5]      | [4] | [3]      | [2] | [1] | [0] |
|---------|-----|-----|----------|-----|----------|-----|-----|-----|
| 0x0FE   |     |     | DEV_ID * |     | REV_ID * |     |     |     |

\* Read only

DEV\_ID The TW5864 product ID code is 01000

REV\_ID The revision number is 0h

# Front-End Scalers / Multiplexers

| #  | Address | [7] | [6]          | [5] | [4]    | [3]   | [2] | [1] | [0] |  |  |  |
|----|---------|-----|--------------|-----|--------|-------|-----|-----|-----|--|--|--|
| 0  | 0x200   |     |              |     |        |       |     |     |     |  |  |  |
| 1  | 0x204   |     |              |     |        |       |     |     |     |  |  |  |
| 2  | 0x208   |     |              |     |        |       |     |     |     |  |  |  |
| 3  | 0x20C   |     |              |     |        |       |     |     |     |  |  |  |
| 4  | 0x210   |     |              |     |        |       |     |     |     |  |  |  |
| 5  | 0x214   |     |              |     |        |       |     |     |     |  |  |  |
| 6  | 0x218   |     |              |     |        |       |     |     |     |  |  |  |
| 7  | 0x21C   |     |              |     | IN DIC | WIDTH |     |     |     |  |  |  |
| 8  | 0x220   |     | IN_PIC_WIDTH |     |        |       |     |     |     |  |  |  |
| 9  | 0x224   |     |              |     |        |       |     |     |     |  |  |  |
| 10 | 0x228   |     |              |     |        |       |     |     |     |  |  |  |
| 11 | 0x22C   |     |              |     |        |       |     |     |     |  |  |  |
| 12 | 0x230   |     |              |     |        |       |     |     |     |  |  |  |
| 13 | 0x234   |     |              |     |        |       |     |     |     |  |  |  |
| 14 | 0x238   |     |              |     |        |       |     |     |     |  |  |  |
| 15 | 0x23C   |     |              |     |        |       |     |     |     |  |  |  |

IN\_PIC\_WIDTH

Input picture width setting for scalers. The value is the line width / 4. (Default 720 / 4)

| #  | Address | [7] | [6] | [5] | [4] | [3]           | [2] | [1] | [0] |
|----|---------|-----|-----|-----|-----|---------------|-----|-----|-----|
| 0  | 0x201   |     |     |     |     |               |     |     |     |
| 1  | 0x205   |     |     |     |     |               |     |     |     |
| 2  | 0x209   |     |     |     |     |               |     |     |     |
| 3  | 0x20D   |     |     |     |     |               |     |     |     |
| 4  | 0x211   |     |     |     |     |               |     |     |     |
| 5  | 0x215   |     |     |     |     |               |     |     |     |
| 6  | 0x219   |     |     |     |     |               |     |     |     |
| 7  | 0x21D   |     |     |     |     | IN DIC HEICH. | т   |     |     |
| 8  | 0x221   |     |     |     |     | IN_PIC_HEIGH  | I   |     |     |
| 9  | 0x225   |     |     |     |     |               |     |     |     |
| 10 | 0x229   |     |     |     |     |               |     |     |     |
| 11 | 0x22D   |     |     |     |     |               |     |     |     |
| 12 | 0x231   |     |     |     |     |               |     |     |     |
| 13 | 0x235   |     |     |     |     |               |     |     |     |
| 14 | 0x239   |     |     |     |     |               |     |     |     |
| 15 | 0x23D   |     |     |     |     |               |     |     |     |

IN\_PIC\_HEIGHT

Input picture height setting for scalers. The value is the height / 4. (Default 240 / 4)

| #  | Address | [7] | [6]           | [5] | [4] | [3] | [2] | [1] | [0] |  |  |  |  |
|----|---------|-----|---------------|-----|-----|-----|-----|-----|-----|--|--|--|--|
| 0  | 0x202   |     |               |     |     |     |     |     |     |  |  |  |  |
| 1  | 0x206   |     |               |     |     |     |     |     |     |  |  |  |  |
| 2  | 0x20A   |     |               |     |     |     |     |     |     |  |  |  |  |
| 3  | 0x20E   |     |               |     |     |     |     |     |     |  |  |  |  |
| 4  | 0x212   |     |               |     |     |     |     |     |     |  |  |  |  |
| 5  | 0x216   |     |               |     |     |     |     |     |     |  |  |  |  |
| 6  | 0x21A   |     |               |     |     |     |     |     |     |  |  |  |  |
| 7  | 0x21E   |     | OUT_PIC_WIDTH |     |     |     |     |     |     |  |  |  |  |
| 8  | 0x222   |     |               |     |     |     |     |     |     |  |  |  |  |
| 9  | 0x226   |     |               |     |     |     |     |     |     |  |  |  |  |
| 10 | 0x22A   |     |               |     |     |     |     |     |     |  |  |  |  |
| 11 | 0x22E   |     |               |     |     |     |     |     |     |  |  |  |  |
| 12 | 0x232   |     |               |     |     |     |     |     |     |  |  |  |  |
| 13 | 0x236   |     |               |     |     |     |     |     |     |  |  |  |  |
| 14 | 0x23A   |     |               |     |     |     |     |     |     |  |  |  |  |
| 15 | 0x23E   |     |               |     |     |     |     |     |     |  |  |  |  |

OUT\_PIC\_WIDTH

Output picture width setting for scalers. This value is used to decide the width of HD1 / CIF. The QCIF width will be derived from this setting. The setting value is the CIF width / 4. (Default 360 / 4)

| #  | Address | [7]     | [6] | [5] | [4] | [3]          | [2] | [1] | [0] |
|----|---------|---------|-----|-----|-----|--------------|-----|-----|-----|
| 0  | 0x203   |         |     |     |     |              |     |     |     |
| 1  | 0x207   |         |     |     |     |              |     |     |     |
| 2  | 0x20B   |         |     |     |     |              |     |     |     |
| 3  | 0x20F   |         |     |     |     |              |     |     |     |
| 4  | 0x213   |         |     |     |     |              |     |     |     |
| 5  | 0x217   |         |     |     |     |              |     |     |     |
| 6  | 0x21B   |         |     |     |     |              |     |     |     |
| 7  | 0x21F   | FLD_POL |     |     | 0   | UT_PIC_HEIGH | JT  |     |     |
| 8  | 0x223   | FLD_FOL |     |     | U   | UI_FIC_HEIGF | 11  |     |     |
| 9  | 0x227   |         |     |     |     |              |     |     |     |
| 10 | 0x22B   |         |     |     |     |              |     |     |     |
| 11 | 0x22F   |         |     |     |     |              |     |     |     |
| 12 | 0x233   |         |     |     |     |              |     |     |     |
| 13 | 0x237   |         |     |     |     |              |     |     |     |
| 14 | 0x23B   |         |     |     |     |              |     |     |     |
| 15 | 0x23F   |         |     |     |     |              |     |     |     |

OUT\_PIC\_HEIGHT Output picture height setting for scalers. This value is used to decide

The height of CIF. The QCIF height will be derived from this setting.

The value for is CIF height / 4. (default 120 / 4)

FLD\_POL Reverse the field ID used by the scaler.

| # | Address | [7] | [6]   | [5]   | [4]       | [3] | [2] | [1]         | [0] |
|---|---------|-----|-------|-------|-----------|-----|-----|-------------|-----|
| 0 | 0x240   |     |       |       |           |     |     |             |     |
| 1 | 0x241   |     |       |       |           |     |     |             |     |
| 2 | 0x242   |     |       |       |           |     |     |             |     |
| 3 | 0x243   |     |       |       |           |     |     |             |     |
| 4 | 0x244   |     | PV0_L | M_RES | PVO_LM_EN |     |     | PVO_LM_CHID | )   |
| 5 | 0x245   |     |       |       |           |     |     |             |     |
| 6 | 0x246   |     |       |       |           |     |     |             |     |
| 7 | 0x247   |     |       |       |           |     |     |             |     |
| 8 | 0x248   |     |       |       |           |     |     |             |     |

Select the channels included in PVO port line interleaving mode PVO\_LM\_CHID The PVO port supports up to 9 channels ( $0x240 \sim 0x248$ ) of video selected from on-chip video decoders VIN1 ~ VIN4 and off-chip video decoders through VD1. 000 VIN1 001 VIN2 010 VIN3 011 VIN4 VD1, channel 1 100 101 VD1, channel 2 110 VD1, channel 3 111 VD1, channel 4 PVO\_LM\_RES Specify the picture size (resolution of line mode pictures) 00 D1 CIF 01 10 Half D1 PVO\_LM\_EN Enable the entry specified in 0x240 ~ 0x248 to insert a channel into PV0 1 Enable 0 Disable

| Address | [7]                     | [6]                      | [5] | [4] | [3] | [2] | [1] | [0] |  |  |  |  |
|---------|-------------------------|--------------------------|-----|-----|-----|-----|-----|-----|--|--|--|--|
| 0x24C   |                         | LM_SUPERFRAME_SIZE[15:8] |     |     |     |     |     |     |  |  |  |  |
| 0x24D   | LM_SUPERFRAME_SIZE[7:0] |                          |     |     |     |     |     |     |  |  |  |  |
| 0x24E   | PVO_HBI_SIZE[9:8]       |                          |     |     |     |     |     |     |  |  |  |  |
| 0x24F   | PVO_LM_HBI_SIZE[7:0]    |                          |     |     |     |     |     |     |  |  |  |  |

LM\_SUPERFRAME\_SIZE Specify the superframe size in line interleaving mode

PVO\_LM\_HBI\_SIZE Specify the horizontal blanking size of each line in line

interleaving mode of port PVO

| # | Address | [7] | [6]    | [5]   | [4]       | [3] | [2] | [1]         | [0] |
|---|---------|-----|--------|-------|-----------|-----|-----|-------------|-----|
| 0 | 0x250   |     |        |       |           |     |     |             |     |
| 1 | 0x251   |     |        |       |           |     |     |             |     |
| 2 | 0x252   |     |        |       |           |     |     |             |     |
| 3 | 0x253   |     |        |       |           |     |     |             |     |
| 4 | 0x254   |     | PV1_LI | M_RES | PV1_LM_EN |     |     | PV1_LM_CHID | )   |
| 5 | 0x255   |     |        |       |           |     |     |             |     |
| 6 | 0x256   |     |        |       |           |     |     |             |     |
| 7 | 0x257   |     |        |       |           |     |     |             |     |
| 8 | 0x258   |     |        |       |           |     |     |             |     |

PV1\_LM\_CHID Select the channels included in PV1 port line interleaving mode
The PV1 port supports up to 9 channels (0x250 ~ 0x258) of video
selected from off-chip video decoders through VD2 and VD3.

000 VD2, channel 1 001 VD2, channel 2 VD2, channel 3 010 011 VD2, channel 4 VD3, channel 1 100 VD3, channel 2 101 110 VD3, channel 3 VD3, channel 4 111

PV1\_LM\_RES Specify the picture size (resolution of line mode pictures)

00 D1 01 CIF 10 Half D1

PVO\_LM\_EN Enable the entry specified in 0x250 ~ 0x258 to insert a channel into

PV1

1 Enable0 Disable

| Address | [7]                  | [6] | [5] | [4] | [3] | [2] | [1]       | [0]          |
|---------|----------------------|-----|-----|-----|-----|-----|-----------|--------------|
| 0x25E   |                      |     |     |     |     |     | PV1_LM_HE | BI_SIZE[9:8] |
| 0x25F   | PV1_LM_HBI_SIZE[7:0] |     |     |     |     |     |           |              |

PV1\_LM\_HBI\_SIZE

Specify the horizontal blanking size of each line in line interleaving mode of port  $\ensuremath{\text{PV1}}$ 

| Address | [7] | [6] | [5] | [4] | [3]    | [2]     | [1]      | [0] |
|---------|-----|-----|-----|-----|--------|---------|----------|-----|
| 0x260   |     |     |     |     | CLR_EN | CROP_EN | SMALL_FR | PAL |

PAL NTSC/PAL control for mode detection

0 NTSC 1 PAL

SMALL\_FR Small frame size setting for simulation

Normal frame sizeSmall frame size

CROP\_EN Enable cropping from 720 to 704

CLR\_EN Enable reset at every field. For internal testing only.

| Address | [7] | [6]                                | [5] | [4] | [3] | [2] | [1] | [0] |  |  |
|---------|-----|------------------------------------|-----|-----|-----|-----|-----|-----|--|--|
| 0x263   |     | LM_FRM_HEIGHT[7:0]                 |     |     |     |     |     |     |  |  |
| 0x264   |     | LM_FIFO_VRES[8] LM_FRM_HEIGHT[9:8] |     |     |     |     |     |     |  |  |
| 0x265   |     | LM_FIFO_VRES[7:0]                  |     |     |     |     |     |     |  |  |

LM\_FRM\_HEIGHTInternal testing only

LM\_FIFO\_VRES Internal testing only

| Address | [7] | [6]             | [5] | [4]          | [3] | [2] | [1] | [0]           |  |  |  |  |
|---------|-----|-----------------|-----|--------------|-----|-----|-----|---------------|--|--|--|--|
| 0x268   |     | PVO_LM_OV [7:0] |     |              |     |     |     |               |  |  |  |  |
| 0x269   |     | PVO_LM_UN [7:0] |     |              |     |     |     |               |  |  |  |  |
| 0x26A   |     |                 |     | PV0_LM_UN[8] |     |     |     | PV0_LM_OV [8] |  |  |  |  |

PVO\_LM\_OV [8:0] Internal testing only

PVO\_LM\_UN [8:0] Internal testing only

| Address | [7]             | [6]             | [5] | [4]          | [3] | [2] | [1] | [0]           |  |  |  |
|---------|-----------------|-----------------|-----|--------------|-----|-----|-----|---------------|--|--|--|
| 0x26B   | PV1_LM_0V [7:0] |                 |     |              |     |     |     |               |  |  |  |
| 0x26C   |                 | PV1_LM_UN [7:0] |     |              |     |     |     |               |  |  |  |
| 0x26D   |                 |                 |     | PV1_LM_UN[8] |     |     |     | PV1_LM_OV [8] |  |  |  |

PV1\_LM\_OV [8:0] Internal testing only

PV1\_LM\_UN [8:0] Internal testing only

| Address | [7] | [6]              | [5] | [4]  | [3]          | [2] | [1] | [0] |  |  |  |  |
|---------|-----|------------------|-----|------|--------------|-----|-----|-----|--|--|--|--|
| 0x2D0   |     | INTERRUPT[7:0]   |     |      |              |     |     |     |  |  |  |  |
| 0x2D1   |     | INTERRUPT[15:8]  |     |      |              |     |     |     |  |  |  |  |
| 0x2D2   |     |                  |     | INTE | RRUPT[23:16] |     |     |     |  |  |  |  |
| 0x2D3   |     |                  |     | INTE | RRUPT[31:24] |     |     |     |  |  |  |  |
| 0x2D4   |     |                  |     | INTE | RRUPT[39:32] |     |     |     |  |  |  |  |
| 0x2D5   |     |                  |     | INTE | RRUPT[47:40] |     |     |     |  |  |  |  |
| 0x2D6   |     |                  |     | INTE | RRUPT[55:48] |     |     |     |  |  |  |  |
| 0x2D7   |     |                  |     | INTE | RRUPT[63:56] |     |     |     |  |  |  |  |
| 0x2E0   |     |                  |     | INTE | RRUPT[71:64] |     |     |     |  |  |  |  |
| 0x2E1   |     | INTERRUPT[79:72] |     |      |              |     |     |     |  |  |  |  |
| 0x2E2   |     | INTERRUPT[87:80] |     |      |              |     |     |     |  |  |  |  |
| 0x2E3   |     |                  |     | INTE | RRUPT[95:88] |     |     |     |  |  |  |  |

INTERRUPT Interrupt status register from the front-end. Write "1" to each bit to clear the interrupt

15:0 Motion detection interrupt for channel 0  $\sim$ 31:16 Night detection interrupt for channel 0  $\sim$ 47:32 Blind detection interrupt for channel 0  $\sim$ 63:48 No video interrupt for channel 0  $\sim$ 

79:64 Line mode underflow interrupt for channel  $0 \sim 15$ 95:80 Line mode overflow interrupt for channel  $0 \sim 15$ 

| Address | [7] | [6]                    | [5] | [4]     | [3]            | [2] | [1] | [0] |  |  |  |
|---------|-----|------------------------|-----|---------|----------------|-----|-----|-----|--|--|--|
| 0x2D8   |     | INTERRUPT_MASK[7:0]    |     |         |                |     |     |     |  |  |  |
| 0x2D9   |     | INTERRUPT[_MASK 15:8]  |     |         |                |     |     |     |  |  |  |
| 0x2DA   |     |                        |     | INTERRU | PT_MASK [23:10 | 6]  |     |     |  |  |  |
| 0x2DB   |     |                        |     | INTERRU | PT_MASK [31:2  | 4]  |     |     |  |  |  |
| 0x2DC   |     |                        |     | INTERRU | PT_MASK [39:3: | 2]  |     |     |  |  |  |
| 0x2DD   |     | INTERRUPT_MASK [47:40] |     |         |                |     |     |     |  |  |  |
| 0x2DE   |     |                        |     | INTERRU | PT_MASK [55:4  | 8]  |     |     |  |  |  |
| 0x2DF   |     |                        |     | INTERRU | PT_MASK [63:50 | 6]  |     |     |  |  |  |
| 0x2E8   |     |                        |     | INTERRU | JPT_MASK[71:64 | 4]  |     |     |  |  |  |
| 0x2E9   |     | INTERRUPT_MASK[79:72]  |     |         |                |     |     |     |  |  |  |
| 0x2EA   |     | INTERRUPT_MASK[87:80]  |     |         |                |     |     |     |  |  |  |
| 0x2EB   |     |                        | •   | INTERRU | IPT_MASK[95:88 | 3]  |     |     |  |  |  |

INTERRUPT\_MASK Interrupt mask register for interrupts in 0x2D0 ~ 0x2D7

15:0 Motion detection interrupt for channel 0  $\sim$ 31:16 Night detection interrupt for channel 0  $\sim$ 47:32 Blind detection interrupt for channel 0  $\sim$ 63:48 No video interrupt for channel 0  $\sim$ 79:64 Line mode underflow interrupt for channel 0  $\sim$ 95:80 Line mode overflow interrupt for channel 0  $\sim$ 

| Address | [7] | [6]                    | [5] | [4] | [3]                     | [2] | [1] | [0] |  |
|---------|-----|------------------------|-----|-----|-------------------------|-----|-----|-----|--|
| 0x2F0   |     | INTERRUPT_SUMMARY[7:0] |     |     |                         |     |     |     |  |
| 0x2F1   |     |                        |     |     | INTERRUPT_SUMMARY[11:8] |     |     |     |  |

INTERRUPT\_SUMMARY Interrupt summary register for interrupts & interrupt mask from in 0x2D0 ~ 0x2D7 and 0x2D8 ~ 0x2DF

bit 0: interrupt occurs in 0x2D0 & 0x2D8
bit 1: interrupt occurs in 0x2D1 & 0x2D9
bit 2: interrupt occurs in 0x2D2 & 0x2DA
bit 3: interrupt occurs in 0x2D3 & 0x2DB
bit 4: interrupt occurs in 0x2D4 & 0x2DC
bit 5: interrupt occurs in 0x2D5 & 0x2DD
bit 6: interrupt occurs in 0x2D6 & 0x2DE
bit 7: interrupt occurs in 0x2D7 & 0x2DF
bit 8: interrupt occurs in 0x2E0 & 0x2E8
bit 9: interrupt occurs in 0x2E1 & 0x2E9
bit 10: interrupt occurs in 0x2E2 & 0x2EA
bit 11: interrupt occurs in 0x2E3 & 0x2EB

## **Motion / Blind / Night Detection**

| #  | Address | [7] | [6] | [5]      | [4] | [3]     | [2]          | [1]   | [0]     |
|----|---------|-----|-----|----------|-----|---------|--------------|-------|---------|
| 0  | 0x300   |     |     |          |     |         |              |       |         |
| 1  | 0x308   |     |     |          |     |         |              |       |         |
| 2  | 0x310   |     |     |          |     |         |              |       |         |
| 3  | 0x318   |     |     |          |     |         |              |       |         |
| 4  | 0x320   |     |     |          |     |         |              |       |         |
| 5  | 0x328   |     |     |          |     |         |              |       |         |
| 6  | 0x330   |     |     |          |     |         |              |       |         |
| 7  | 0x338   |     |     | MD_DIS   |     | MD_STRB | MD_STRB_E N  | BD CE | LLSENS  |
| 8  | 0x340   |     |     | IVID_DIS |     | MD_STAD | IND_STRB_ETA | DD_CL | LLSLINS |
| 9  | 0x348   |     |     |          |     |         |              |       |         |
| 10 | 0x350   |     |     |          |     |         |              |       |         |
| 11 | 0x358   |     |     |          |     |         |              |       |         |
| 12 | 0x360   |     |     |          |     |         |              |       |         |
| 13 | 0x368   |     |     |          |     |         |              |       |         |
| 14 | 0x370   |     |     |          |     |         |              |       |         |
| 15 | 0x378   |     |     |          |     |         |              |       |         |

Disable the motion and blind detection. MD\_DIS Enable motion and blind detection (default) 1 Disable motion and blind detection Request to start motion detection on manual trigger mode MD\_STRB 0 None Operation (default) 1 Request to start motion detection MD\_STRB\_EN Select the trigger mode of motion detection Automatic trigger mode of motion detection (default) 1 Manual trigger mode for motion detection BD\_CELSENS Define the threshold of cell for blind detection. Low threshold (More sensitive) (default) 0 3 High threshold (Less sensitive)

| #  | Address | [7] | [6]      | [5]     | [4] | [3]         | [2] | [1] | [0] |  |
|----|---------|-----|----------|---------|-----|-------------|-----|-----|-----|--|
| 0  | 0x301   |     |          |         |     |             |     |     |     |  |
| 1  | 0x309   |     |          |         |     |             |     |     |     |  |
| 2  | 0x311   |     |          |         |     |             |     |     |     |  |
| 3  | 0x319   |     |          |         |     |             |     |     |     |  |
| 4  | 0x321   |     |          |         |     |             |     |     |     |  |
| 5  | 0x329   |     |          |         |     |             |     |     |     |  |
| 6  | 0x331   |     |          |         |     |             |     |     |     |  |
| 7  | 0x339   |     | MD_TM    | IDCENIC |     | MD_PIXEL_OS |     |     |     |  |
| 8  | 0x341   |     | IVID_TIV | IFOLINO |     |             |     |     |     |  |
| 9  | 0x349   |     |          |         |     |             |     |     |     |  |
| 10 | 0x351   |     |          |         |     |             |     |     |     |  |
| 11 | 0x359   |     |          |         |     |             |     |     |     |  |
| 12 | 0x361   |     |          |         |     |             |     |     |     |  |
| 13 | 0x369   |     |          |         |     |             |     |     |     |  |
| 14 | 0x371   |     |          |         |     |             |     |     |     |  |
| 15 | 0x379   |     |          |         |     |             |     |     |     |  |

| #  | Address | [7]         | [6]    | [5]    | [4] | [3] | [2]       | [1] | [0] |  |  |
|----|---------|-------------|--------|--------|-----|-----|-----------|-----|-----|--|--|
| 0  | 0x302   |             |        |        |     |     |           |     |     |  |  |
| 1  | 0x30A   |             |        |        |     |     |           |     |     |  |  |
| 2  | 0x312   |             |        |        |     |     |           |     |     |  |  |
| 3  | 0x31A   |             |        |        |     |     |           |     |     |  |  |
| 4  | 0x322   |             |        |        |     |     |           |     |     |  |  |
| 5  | 0x32A   |             |        |        |     |     |           |     |     |  |  |
| 6  | 0x332   |             |        |        |     |     |           |     |     |  |  |
| 7  | 0x33A   | MD_REFFLD   | MD_I   | EIEI D |     |     |           |     |     |  |  |
| 8  | 0x342   | INID_KEFFLD | ועוט_ו | TELD   |     |     | MD_LVSENS |     |     |  |  |
| 9  | 0x34A   |             |        |        |     |     |           |     |     |  |  |
| 10 | 0x352   |             |        |        |     |     |           |     |     |  |  |
| 11 | 0x35A   |             |        |        |     |     |           |     |     |  |  |
| 12 | 0x362   |             |        |        |     |     |           |     |     |  |  |
| 13 | 0x36A   |             |        |        |     |     |           |     |     |  |  |
| 14 | 0x372   |             |        |        |     |     |           |     |     |  |  |
| 15 | 0x37A   |             |        |        |     |     |           |     |     |  |  |

| MD_REFFLD | Control the updating time of reference field for motion detection.  Update reference field every field (default)  Update reference field according to MD_SPEED |
|-----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|
| MD_FIELD  | Select the field for motion detection.                                                                                                                         |
| _         | O Detecting motion for only odd field (default)                                                                                                                |
|           | 1 Detecting motion for only even field                                                                                                                         |
|           | 2 Detecting motion for any field                                                                                                                               |
|           | 3 Detecting motion for both odd and even field                                                                                                                 |
| MD_LVSENS | Control the level sensitivity of motion detector.                                                                                                              |
|           | O More sensitive (default)                                                                                                                                     |
|           | :                                                                                                                                                              |
|           | 15 Less sensitive                                                                                                                                              |

| #  | Address | [7]     | [6]     | [5]       | [4] | [3] | [2] | [1] | [0] |  |
|----|---------|---------|---------|-----------|-----|-----|-----|-----|-----|--|
| 0  | 0x303   |         |         |           |     |     |     |     |     |  |
| 1  | 0x30B   |         |         |           |     |     |     |     |     |  |
| 2  | 0x313   |         |         |           |     |     |     |     |     |  |
| 3  | 0x31B   |         |         |           |     |     |     |     |     |  |
| 4  | 0x323   |         |         |           |     |     |     |     |     |  |
| 5  | 0x32B   |         |         |           |     |     |     |     |     |  |
| 6  | 0x333   |         |         |           |     |     |     |     |     |  |
| 7  | 0x33B   | MD 61   | ELSENS  | MD_SPEED  |     |     |     |     |     |  |
| 8  | 0x343   | IVID_SI | LLOLINO | MID_SPEED |     |     |     |     |     |  |
| 9  | 0x34B   |         |         |           |     |     |     |     |     |  |
| 10 | 0x353   |         |         |           |     |     |     |     |     |  |
| 11 | 0x35B   |         |         |           |     |     |     |     |     |  |
| 12 | 0x363   |         |         |           |     |     |     |     |     |  |
| 13 | 0x36B   |         |         |           |     |     |     |     |     |  |
| 14 | 0x373   |         |         |           |     |     |     |     |     |  |
| 15 | 0x37B   |         |         |           |     |     |     |     |     |  |

MD\_CELSENS Define the threshold of sub-cell number for motion detection. Motion is detected if 1 sub-cell has motion (More sensitive) 0 1 Motion is detected if 2 sub-cells have motion 2 Motion is detected if 3 sub-cells have motion 3 Motion is detected if 4 sub-cells have motion (Less sensitive) MD\_SPEED Control the velocity of motion detector. Large value is suitable for slow motion detection. In MD\_DUAL\_EN = 1, MD\_SPEED should be limited to  $0 \sim 31$ . 1 field intervals (default) 1 2 field intervals 62 field intervals 61 62 63 field intervals 63 Not supported

| #  | Address | [7] | [6]    | [5]    | [4] | [3]       | [2] | [1] | [0] |  |
|----|---------|-----|--------|--------|-----|-----------|-----|-----|-----|--|
| 0  | 0x304   |     |        |        |     |           |     |     |     |  |
| 1  | 0x30C   |     |        |        |     |           |     |     |     |  |
| 2  | 0x314   |     |        |        |     |           |     |     |     |  |
| 3  | 0x31C   |     |        |        |     |           |     |     |     |  |
| 4  | 0x324   |     |        |        |     |           |     |     |     |  |
| 5  | 0x32C   |     |        |        |     | BD_LVSENS |     |     |     |  |
| 6  | 0x334   |     |        |        |     |           |     |     |     |  |
| 7  | 0x33C   |     | MD_S   | DOENIC |     |           |     |     |     |  |
| 8  | 0x344   |     | IVID_S | SENS   |     |           |     |     |     |  |
| 9  | 0x34C   |     |        |        |     |           |     |     |     |  |
| 10 | 0x354   |     |        |        |     |           |     |     |     |  |
| 11 | 0x35C   |     |        |        |     |           |     |     |     |  |
| 12 | 0x364   |     |        |        |     |           |     |     |     |  |
| 13 | 0x36C   |     |        |        |     |           |     |     |     |  |
| 14 | 0x374   |     |        |        |     |           |     |     |     |  |
| 15 | 0x37C   |     |        |        |     |           |     |     |     |  |

MD\_SPSENS

Control the spatial sensitivity of motion detector.

More Sensitive (default)

Less Sensitive

BD\_LVSENS

Define the threshold of level for blind detection.

Low threshold (More sensitive) (default)

High threshold (Less sensitive)

| #  | Address | [7] | [6]    | [5]    | [4] | [3]       | [2] | [1] | [0] |  |
|----|---------|-----|--------|--------|-----|-----------|-----|-----|-----|--|
| 0  | 0x305   |     |        |        |     |           |     |     |     |  |
| 1  | 0x30D   |     |        |        |     |           |     |     |     |  |
| 2  | 0x315   |     |        |        |     |           |     |     |     |  |
| 3  | 0x31D   |     |        |        |     |           |     |     |     |  |
| 4  | 0x325   |     |        |        |     |           |     |     |     |  |
| 5  | 0x32D   |     |        |        |     | ND_LVSENS |     |     |     |  |
| 6  | 0x335   |     |        |        |     |           |     |     |     |  |
| 7  | 0x33D   |     | ND_TM  | DOENIC |     |           |     |     |     |  |
| 8  | 0x345   |     | ND_IIV | FSENS  |     |           |     |     |     |  |
| 9  | 0x34D   |     |        |        |     |           |     |     |     |  |
| 10 | 0x355   |     |        |        |     |           |     |     |     |  |
| 11 | 0x35D   |     |        |        |     |           |     |     |     |  |
| 12 | 0x365   |     |        |        |     |           |     |     |     |  |
| 13 | 0x36D   |     |        |        |     |           |     |     |     |  |
| 14 | 0x375   |     |        |        |     |           |     |     |     |  |
| 15 | 0x37D   |     |        |        |     |           |     |     |     |  |

ND\_TMPSENS

Define the threshold of temporal sensitivity for night detection.

0 Low threshold (More sensitive) (default)

: :

15 High threshold (Less sensitive)

ND\_LVSENS

Define the threshold of level for night detection.

0 Low threshold (More sensitive) (default)

: :

3 High threshold (Less sensitive)

| Address | [7] | [6]               | [5] | [4] | [3]                | [2] | [1] | [0] |  |  |
|---------|-----|-------------------|-----|-----|--------------------|-----|-----|-----|--|--|
| 0x380   |     | MD_BASE_ADDR[7:0[ |     |     |                    |     |     |     |  |  |
| 0x381   |     |                   |     |     | MD_BASE_ADDR[11:8] |     |     |     |  |  |

MD\_BASE\_ADDR

The base address of the motion detection buffer. This address is in unit of 64K bytes. The generated DDR address will be {MD\_BASE\_ADDR, 16'h0000}. The default value should be 12'h000

| Address | [7] | [6] | [5] | [4] | [3]            | [2] | [1] | [0] |
|---------|-----|-----|-----|-----|----------------|-----|-----|-----|
| 0x382   |     |     |     |     | RGR_MOTION_SEL |     |     |     |

RGR\_MOTION\_SEL

This controls the channel of the motion detection result shown in register  $0x3A0 \sim 0x3B7$ . Before reading back motion result, always set this first.

| Address | [7]              | [6] | [5] | [4] | [3] | [2] | [1] | [0] |
|---------|------------------|-----|-----|-----|-----|-----|-----|-----|
| 0x386   | MD_STRB [7:0]*   |     |     |     |     |     |     |     |
| 0x387   | MD_STRB [15:8]*  |     |     |     |     |     |     |     |
| 0x388   | NOVID_DET[7:0]*  |     |     |     |     |     |     |     |
| 0x389   | NOVID_DET[15:8]* |     |     |     |     |     |     |     |
| 0x38A   | MD_DET[7:0]*     |     |     |     |     |     |     |     |
| 0x38B   | MD_DET[15:8]*    |     |     |     |     |     |     |     |
| 0x38C   | BD_DET[7:0]*     |     |     |     |     |     |     |     |
| 0x38D   | BD_DET[15:8]*    |     |     |     |     |     |     |     |
| 0x38E   | ND_DET[7:0]*     |     |     |     |     |     |     |     |
| 0x38F   | ND_DET[15:8]*    |     |     |     |     |     |     |     |

<sup>\*</sup> Read Only

MD\_STRB[n] MD strobe has been performed at channel n (read only)

NOVID\_DET[n] NO\_VIDEO Detected from channel n (read only)

MD\_DET[n] Motion Detected from channel n (read only)

BD\_DET[n] Blind Detected from channel n (read only)

ND\_DET[n] Night Detected from channel n (read only)

| Address | [7] | [6]                  | [5] | [4]       | [3]         | [2] | [1] | [0] |  |  |
|---------|-----|----------------------|-----|-----------|-------------|-----|-----|-----|--|--|
| 0x3A0   |     |                      |     | MOTION_   | FLAG[7:0]   |     |     |     |  |  |
| 0x3A1   |     |                      |     | MOTION_   | FLAG[15:8]  |     |     |     |  |  |
| 0x3A2   |     |                      |     | MOTION_F  | LAG[23:16]  |     |     |     |  |  |
| 0x3A3   |     | MOTION_FLAG[31:24]   |     |           |             |     |     |     |  |  |
| 0x3A4   |     |                      |     | MOTION_F  | LAG[39:32]  |     |     |     |  |  |
| 0x3A5   |     |                      |     | MOTION_F  | LAG[47:40]  |     |     |     |  |  |
| 0x3A6   |     | MOTION_FLAG[55:48]   |     |           |             |     |     |     |  |  |
| 0x3A7   |     | MOTION_FLAG[63:56]   |     |           |             |     |     |     |  |  |
| 0x3A8   |     | MOTION_FLAG[71:64]   |     |           |             |     |     |     |  |  |
| 0x3A9   |     | MOTION_FLAG[79:72]   |     |           |             |     |     |     |  |  |
| 0x3AA   |     | MOTION_FLAG[87:80]   |     |           |             |     |     |     |  |  |
| 0x3AB   |     | MOTION_FLAG[95:88]   |     |           |             |     |     |     |  |  |
| 0x3AC   |     |                      |     | MOTION_FI | .AG[103:96] |     |     |     |  |  |
| 0x3AD   |     |                      |     | MOTION_FL | AG[111:104] |     |     |     |  |  |
| 0x3AE   |     |                      |     | MOTION_FL | AG[119:112] |     |     |     |  |  |
| 0x3AF   |     |                      |     | MOTION_FL | AG[127:120] |     |     |     |  |  |
| 0x3B0   |     |                      |     | MOTION_FL | AG[135:128] |     |     |     |  |  |
| 0x3B1   |     |                      |     | MOTION_FL | AG[143:136] |     |     |     |  |  |
| 0x3B2   |     |                      |     | MOTION_FL | AG[151:144] |     |     |     |  |  |
| 0x3B3   |     |                      |     | MOTION_FL | AG[159:152] |     |     |     |  |  |
| 0x3B4   |     | MOTION_FLAG[167:160] |     |           |             |     |     |     |  |  |
| 0x3B5   |     | MOTION_FLAG[175:168] |     |           |             |     |     |     |  |  |
| 0x3B6   |     | MOTION_FLAG[183:176] |     |           |             |     |     |     |  |  |
| 0x3B7   |     |                      |     | MOTION_FL | AG[191:184] |     |     |     |  |  |

MOTION\_FLAG 192 bit motion flag of the channel specified by RGR\_MOTION\_SEL in 0x382

| Address | [7] | [6]             | [5] | [4] | [3] | [2] | [1]      | [0] |  |
|---------|-----|-----------------|-----|-----|-----|-----|----------|-----|--|
| 0x3B8   |     | MD_DI_CNT[7:0]* |     |     |     |     |          |     |  |
| 0x3B9   |     | MD_DI_CNT[9:8]* |     |     |     |     | NT[9:8]* |     |  |

\* Read only

MD\_DI\_CNT The motion cell count of a specific channel selected by 0x382. This is for DI purpose.

| Address | [7] | [6]            | [5] | [4] | [3] | [2] | [1] | [0] |  |
|---------|-----|----------------|-----|-----|-----|-----|-----|-----|--|
| 0x3BA   |     | MD_DI_CELLSENS |     |     |     |     |     |     |  |
| 0x3BB   |     | MD_DI_LVSENS   |     |     |     |     |     |     |  |

MD\_DI\_CELLSENS The motion detection cell sensitivity for DI purpose

MD\_DI\_LVSENS The motion detection threshold level for DI purpose

| Address | [7] | [6]                   | [5] | [4]       | [3]          | [2] | [1] | [0] |  |  |
|---------|-----|-----------------------|-----|-----------|--------------|-----|-----|-----|--|--|
| 0x3E0   |     |                       |     | MOTION_   | MASK[7:0]    |     |     |     |  |  |
| 0x3E1   |     |                       |     | MOTION_N  | MASK [15:8]  |     |     |     |  |  |
| 0x3E2   |     |                       |     | MOTION_N  | IASK [23:16] |     |     |     |  |  |
| 0x3E3   |     | MOTION_MASK [31:24]   |     |           |              |     |     |     |  |  |
| 0x3E4   |     | MOTION_MASK [39:32]   |     |           |              |     |     |     |  |  |
| 0x3E5   |     |                       |     | MOTION_N  | IASK [47:40] |     |     |     |  |  |
| 0x3E6   |     | MOTION_MASK [55:48]   |     |           |              |     |     |     |  |  |
| 0x3E7   |     | MOTION_MASK [63:56]   |     |           |              |     |     |     |  |  |
| 0x3E8   |     | MOTION_MASK [71:64]   |     |           |              |     |     |     |  |  |
| 0x3E9   |     |                       |     | MOTION_N  | IASK [79:72] |     |     |     |  |  |
| 0x3EA   |     | MOTION_MASK [87:80]   |     |           |              |     |     |     |  |  |
| 0x3EB   |     | MOTION_MASK [95:88]   |     |           |              |     |     |     |  |  |
| 0x3EC   |     |                       |     | MOTION_M  | ASK [103:96] |     |     |     |  |  |
| 0x3ED   |     |                       |     | MOTION_MA | SK [111:104] |     |     |     |  |  |
| 0x3EE   |     |                       |     | MOTION_MA | SK [119:112] |     |     |     |  |  |
| 0x3EF   |     |                       |     | MOTION_MA | SK [127:120] |     |     |     |  |  |
| 0x3F0   |     |                       |     | MOTION_MA | SK [135:128] |     |     |     |  |  |
| 0x3F1   |     |                       |     | MOTION_MA | SK [143:136] |     |     |     |  |  |
| 0x3F2   |     |                       |     | MOTION_MA | SK [151:144] |     |     |     |  |  |
| 0x3F3   |     |                       |     | MOTION_MA | SK [159:152] |     |     |     |  |  |
| 0x3F4   |     | MOTION_MASK [167:160] |     |           |              |     |     |     |  |  |
| 0x3F5   |     | MOTION_MASK [175:168] |     |           |              |     |     |     |  |  |
| 0x3F6   |     | MOTION_MASK [183:176] |     |           |              |     |     |     |  |  |
| 0x3F7   |     |                       |     | MOTION_MA | SK [191:184] |     |     |     |  |  |

MOTION\_MASK

192 bit motion mask of the channel specified by MASK\_CH\_SEL in  $\ensuremath{\text{Ox3FE}}$ 

| Address | [7] | [6] | [5] | [4] | [3] | [2]         | [1] | [0] |
|---------|-----|-----|-----|-----|-----|-------------|-----|-----|
| 0x3FE   |     |     |     |     |     | MASK_CH_SEL |     |     |

MASK\_CH\_SEL

The channel selection to access masks in  $0x3E0 \sim 0x3F7$ 

# Clock PLL / Analog IP Control

CLK81\_LOCK

| Address | [7]        | [6]      | [5]           | [4]           | [3]            | [2]           | [1]         | [0]   |  |
|---------|------------|----------|---------------|---------------|----------------|---------------|-------------|-------|--|
| 0xEB0   | CLK81_LOCK | CLK81_PD | EXT_CLK81_SEL | CLK81_IREF    | CLK81          | _CPX4         | CLK81       | _LPX4 |  |
|         | CLK81      | L_LPX4   | 81 MHz        | clock PLL loc | op filter sele | ct            |             |       |  |
|         |            |          | 0             | 80K Ohms      |                |               |             |       |  |
|         |            |          | 1             | 40K Ohms (    | default)       |               |             |       |  |
|         |            |          | 2             | 30K Ohms      |                |               |             |       |  |
|         |            |          | 3             | 20K Ohms      |                |               |             |       |  |
|         | CLK81      | L_CPX4   | 81 MHz        | clock PLL ch  | arge pump s    | select        |             |       |  |
|         |            | _        | 0             | 1µA           | <b>.</b> .     |               |             |       |  |
|         |            |          | 1             | 5μA (default  | :)             |               |             |       |  |
|         |            |          | 2 10μA        |               |                |               |             |       |  |
|         |            |          | 3             | 15µA          |                |               |             |       |  |
|         | CLK81      | L_IREF   | 81 MHz        | clock PLL cu  | rrent contro   | I             |             |       |  |
|         |            |          | 0             | Low current   | (default)      |               |             |       |  |
|         |            |          | 1             | Higher curre  | nt (30% mo     | re)           |             |       |  |
|         | EXT_C      | LK81_SEL | 0             | Select 81 M   | Hz clock from  | m internal PL | L (default) |       |  |
|         | _          | _        | 1             |               |                | m EXT_CLK8    | . ,         |       |  |
|         | CLK81      | . PD     | 0             | Do not powe   | r down 81 M    | Hz PLL (defau | ult)        |       |  |
|         |            | _        | 4             | •             |                | (             | ,           |       |  |
|         |            |          | 1             | Power down    | ST MHZ PLL     |               |             |       |  |
|         |            |          |               |               |                |               |             |       |  |

PLL Lock signal. Used for FPGA mode only. Read only.

| Address | [7]         | [6]       | [5]                                                                                                                         | [4]                                                           | [3]          | [2]            | [1]         | [0]    |
|---------|-------------|-----------|-----------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------|--------------|----------------|-------------|--------|
| 0xEB8   | CLK108_LOCK | CLK108_PD |                                                                                                                             | CLK108_IREF                                                   | CLK10        | 8_CPX4         | CLK108      | 3_LPX4 |
|         | CLK10       | 8_LPX4    | 108 M<br>0<br>1<br>2<br>3                                                                                                   | IHz clock PLL<br>80K Ohms<br>40K Ohms<br>30K Ohms<br>20K Ohms | (default)    | elect          |             |        |
|         | CLK10       | 8_CPX4    | 108 M<br>0<br>1<br>2<br>3                                                                                                   | IHz clock PLL<br>1µA<br>5µA (defau<br>10µA<br>15µA            |              | np select      |             |        |
|         | CLK10       | 8_IREF    | <ul> <li>108 MHz clock PLL current control</li> <li>0 Low current (default)</li> <li>1 Higher current (30% more)</li> </ul> |                                                               |              |                |             |        |
|         | CLK108      | 8_PD      | <ul><li>Do not power down 108 MHz PLL</li><li>Power down 108 MHz PLL</li></ul>                                              |                                                               |              |                |             |        |
|         | CLK10       | 8_LOCK    | The 10<br>Read (                                                                                                            |                                                               | PLL is locke | ed. Used for F | PGA mode on | ıly.   |

| Address | [7]      | [6]       | [5]      | [4]                                                                 | [3]                            | [2]           | [1]         | [0]       |  |
|---------|----------|-----------|----------|---------------------------------------------------------------------|--------------------------------|---------------|-------------|-----------|--|
| 0xEB9   |          | DBG_CODEC |          | DBG_CLK108                                                          | DBG_DLL_SEL                    | DBG_DLL       | DBG_SYSPLL  | DBG_CLK81 |  |
|         | DBG_C    | CLK81     | 0        | Don't 81 M                                                          | 1Hz PLL output                 | t to EXT_CLK  | 81          |           |  |
|         |          |           | 1        | Send CLK8                                                           | 31 PLL output                  | to EXT_CLK8   | 1 pin       |           |  |
|         | DBG_S    | YSPLL     | 0        | Don't send                                                          | SYSPLL outpu                   | ut to EXT_SYS | SCLK pin    |           |  |
|         |          |           | 1        | Send SYSF                                                           | LL output to E                 | XT_SYSCLK     | pin         |           |  |
|         | DBG_D    | )LL       | 0        | When DBG_CLK108 = 1, the TP1 output 108 MHz clock                   |                                |               |             |           |  |
|         |          |           |          | from 108 l                                                          | MHz PLL                        |               |             |           |  |
|         |          |           | 1        | The TP1 or                                                          | itput DLL0 or I                | OLL1 test out | tput        |           |  |
|         | DBG_D    | LL_SEL    | 0        | When DBG_DLL is 1, TP1 output DLLO test signal                      |                                |               |             |           |  |
|         |          |           | 1        | When DBG_DLL is 1, TP1 output DLL1 test signal                      |                                |               |             |           |  |
|         | DBG_C    | CLK108    | 0        | Do not out                                                          | out 108 MHz F                  | PLL output to | TP1 pin     |           |  |
|         |          |           | 1        | Output 108                                                          | 3 MHz PLL out                  | put to TP1 pi | n when DBG_ | DLL is    |  |
|         |          |           |          | 0                                                                   |                                |               |             |           |  |
|         | DBG_C    | CODEC     | 0        |                                                                     | DEC test sign                  |               |             |           |  |
|         |          |           | 1        | Enable CO                                                           | DEC test sign                  | al output     |             |           |  |
| Address | [7]      | [6]       | [5]      | [4]                                                                 | [3]                            | [2]           | [1]         | [0]       |  |
| 0xEC4   | EXT_VADC | EXT_AADC  | A_DAC_PD | A_ADC_PD                                                            |                                | V_AD          | OC_PD       |           |  |
|         | V_ADC    | _PD[n]    | 1        | Power dow                                                           | n channel n vi                 | deo ADC       |             |           |  |
|         |          |           | 0        | Do not pov                                                          | er down video                  | ADC           |             |           |  |
|         | A_ADC    | _PD       | 1        | Power dow                                                           | n audio ADC                    |               |             |           |  |
|         |          |           | 0        | Do not pov                                                          | er down audio                  | ADC           |             |           |  |
|         | A_DAC    | _PD       | 1<br>0   | Power down audio DAC Do not power down audio DAC                    |                                |               |             |           |  |
|         | EXT_AA   | ADC       | 1<br>0   | Use external digital input to bypass audio ADC Use audio ADC output |                                |               |             |           |  |
|         | EXT_VA   | ADC       | 1<br>0   |                                                                     | al digital input<br>ADC output | to bypass vio | deo ADC     |           |  |

| Address | [7]      | [6]        | [5]        | [4]        | [3] | [2] | [1] | [0] |
|---------|----------|------------|------------|------------|-----|-----|-----|-----|
| 0xEC5   | EXT_ADAC | VADC_CKPOL | ADAC_CKPOL | AADC_CKPOL |     |     |     |     |

EXT\_ADAC 1 ADPCM decoder output ADATP to

external audio DAC or I2S receiver

(ADATP pin is output)

O ADATP is pin is input

VADC\_CKPOL Reverse the clock polarity for video ADC

ADAC\_CKPOL Reverse the clock polarity for audio DAC

AADC\_CKPOL Reverse the clock polarity for audio ADC

| Address | [7] | [6]          | [5]                        | [4]        | [3] | [2] | [1] | [0] |  |
|---------|-----|--------------|----------------------------|------------|-----|-----|-----|-----|--|
| 0xEC6   |     |              |                            | ADAC_IBCTL |     |     |     |     |  |
| 0xEC7   |     | ADAC_LPFBIAS |                            |            |     |     |     |     |  |
| 0xEC8   |     | ADAC_LPF_SEL | _SEL ADAC_IB_OTA ADAC_BIAS |            |     |     |     |     |  |
| 0xEC9   |     |              | ADAC_TEST                  |            |     |     |     |     |  |

ADAC\_IBCTL Internal Testing Features

ADAC\_LPFBIAS Internal Testing Features

ADAC\_BIAS Internal Testing Features

ADAC\_IB\_OTA Internal Testing Features

ADAC\_LPF\_SEL Internal Testing Features

ADAC\_TEST Internal Testing Features

| Address | [7] | [6]       | [5]      | [4] | [3]                | [2] | [1]     | [0]      |  |
|---------|-----|-----------|----------|-----|--------------------|-----|---------|----------|--|
| 0xEE6   |     |           |          |     | DDRA_DLL_DQS_SEL0  |     |         |          |  |
| 0xEE7   |     |           |          |     | DDRA_DLL_DQS_SEL1  |     |         |          |  |
| 0xEE8   |     |           |          |     | DDRA_DLL_CLK90_SEL |     |         |          |  |
| 0xEE9   |     | DDRA_DLL_ | TEST_SEL |     |                    |     | DDRA_DI | LL_TAP_S |  |

DDRA\_DLL\_DQS\_SEL0 Select input DQS0 delay phase

4'h0: delay 1/32 clock phase 4'h1: delay 2/32 clock phase

••••

4'hE: delay 15/32 clock phase

4'hF: by pass DLL

DDRA\_DLL\_DQS\_SEL1 input DQS1 delay phase

4'h0: delay 1/32 clock phase 4'h1: delay 2/32 clock phase

••••

4'hE: delay 15/32 clock phase

4'hF: by pass DLL

DDRA\_DLL\_CLK90\_SEL Select the phase of 90 degree CLK generated from DLL. (for write

data DQ)

4'h0: delay 1/32 clock phase 4'h1: delay 2/32 clock phase

••••

4'hE: delay 15/32 clock phase

4'hF: by pass DLL

DDRA\_DLL\_TAP\_S DLL internal charge pump setting, set to 2'b01;

DDRA\_DLL\_TEST\_SEL DLL test output signal select (For internal testing only)

OOxx DLL debug output (see DLL IP for details)

01xx DQS0 output 10xx DQS1 output

11xx Clock 90 DLL output

| Address | [7] | [6]       | [5]      | [4] | [3]                | [2] | [1] | [0] |  |
|---------|-----|-----------|----------|-----|--------------------|-----|-----|-----|--|
| OxEEB   |     |           |          |     | DDRB_DLL_DQS_SEL0  |     |     |     |  |
| OxEEC   |     |           |          |     | DDRB_DLL_DQS_SEL1  |     |     |     |  |
| OxEED   |     |           |          |     | DDRB_DLL_CLK90_SEL |     |     |     |  |
| OxEEE   |     | DDRB_DLL_ | TEST_SEL |     | DDRB_DLL_TAP_S     |     |     |     |  |

DDRB\_DLL\_DQS\_SEL0 Select input DQS0 delay phase

4'h0: delay 1/32 clock phase 4'h1: delay 2/32 clock phase

••••

4'hE: delay 15/32 clock phase

4'hF: by pass DLL

DDRB\_DLL\_DQS\_SEL1 input DQS1 delay phase

4'h0: delay 1/32 clock phase 4'h1: delay 2/32 clock phase

....

4'hE: delay 15/32 clock phase

4'hF: by pass DLL

DDRB\_DLL\_CLK90\_SEL Select the phase of 90 degree CLK generated from DLL. (for write

data DQ)

4'h0: delay 1/32 clock phase 4'h1: delay 2/32 clock phase

....

4'hE: delay 15/32 clock phase

4'hF: by pass DLL

DDRB\_DLL\_TAP\_S DLL internal charge pump setting, set to 2'b01;

DDRB\_DLL\_TEST\_SEL DLL test output signal select (For internal testing only)

00xx DLL debug output (see DLL IP for details)

01xx DQS0 output 10xx DQS1 output

11xx Clock 90 DLL output

| Address | [7]        | [6]        | [5]        | [4] | [3] | [2] | [1] | [0] |
|---------|------------|------------|------------|-----|-----|-----|-----|-----|
| 0xEF0   | int_resetn | dll_resetn | mux_resetn |     |     |     |     |     |

int\_resetn Software reset for VD front-end

dll\_resetn Software reset for DLL

mux\_resetn Software reset for mux\_core

| Address | [7]         | [6]    | [5]    | [4] | [3]         | [2] | [1] | [0] |  |
|---------|-------------|--------|--------|-----|-------------|-----|-----|-----|--|
| 0xEF8   |             | PV_CLI | K_DLY1 |     | PV_CLK_DLY0 |     |     |     |  |
| 0xEF9   | PV_CLK_DLY3 |        |        |     | PV_CLK_DLY2 |     |     |     |  |

PV\_CLK\_DLYn

PV output clock delay control

| Address | [7]    | [6]     | [6] [5] [4] [3] [2] |  | [1]    | [0]     |  |  |
|---------|--------|---------|---------------------|--|--------|---------|--|--|
| OxEFA   | PV1_MD | PV1_SEL |                     |  | PV0_MD | PV0_SEL |  |  |
| 0xEFB   | PV3_MD |         | PV3_SEL             |  | PV2_MD | PV2_SEL |  |  |

| PVn_MD  | 1 | Insert | motion detection flag into the video stream for preview       |
|---------|---|--------|---------------------------------------------------------------|
|         |   |        | port n.                                                       |
|         |   | 0      | Do not insert motion detection flag into the video stream for |
|         |   |        | preview port n                                                |
| PVO_SEL |   | Previe | w port 0 selection                                            |
|         |   | 001    | Output external TW2866 through VD1 port in 108 MHz            |
|         |   |        | byte-interleaved format                                       |
|         |   | 010    | Output external TW2866 through VD2 port in 108 MHz            |
|         |   |        | byte-interleaved format                                       |
|         |   | 011    | Output external TW2866 through VD3 port in 108 MHz            |
|         |   |        | byte-interleaved format                                       |
|         |   | 100    | Output on-chip VIN1 in 27 MHz single channel format           |
|         |   | 101    | Output on-chip VIN1/VIN2 in 54 MHz byte-interleaved           |
|         |   |        | format                                                        |
|         |   | 110    | Output on-chip VIN1/VIN2/VIN3/VIN4 in 108 MHz byte-           |
|         |   |        | interleaved format                                            |
|         |   | 111    | Output on-chip VIN1~VIN4 and off-chip VD1 video stream        |
|         |   |        | in line-interleaved format from                               |
| PV1_SEL |   | Previe | w port 1 selection                                            |
|         |   | OOX    | Output external TW2866 through VD1 port in 108 MHz            |
|         |   |        | byte-interleaved format                                       |
|         |   | 010    | Output external TW2866 through VD2 port in 108 MHz            |
|         |   |        | byte-interleaved format                                       |
|         |   | 011    | Output external TW2866 through VD3 port in 108 MHz            |
|         |   |        | byte-interleaved format                                       |
|         |   | 100    | Output on-chip VIN2 in 27 MHz single channel format           |
|         |   | 101    | Output on-chip VIN3/VIN4 in 54 MHz byte-interleaved           |
|         |   |        | format                                                        |
|         |   | 111    | Output off-chip TW2866 video stream through VD2/ VD3          |
|         |   |        | video stream in line-interleaved format from                  |
| PV2_SEL |   | Previe | w port 2 selection                                            |
|         |   | OXX    | Output external TW2866 through VD2 port in 108 MHz            |

byte-interleaved format

1XX Output on-chip VIN3 in 27 MHz single channel format

PV3\_SEL Preview port 3 selection

OXX Output external TW2866 through VD3 port in 108 MHz

byte-interleaved format

1XX Output on-chip VIN4 in 27 MHz single channel format

| Address | [7]    | [6]    | [5]   | [4]   | [3] | [2] | [1] | [0]        |
|---------|--------|--------|-------|-------|-----|-----|-----|------------|
| OxEFC   | PV_CLI | C_SEL2 | PV_CL | K_SEL |     |     |     | PV_CLK_POL |

PV\_CLK\_POL Reverse the preview module clock polarity

PV\_CLK\_SEL Select the preview on-chip module clock rate for

PV port 0, 1, and 3
00 27 MHz
01 54 MHz
10 81 MHz
11 108 MHz

PV\_CLK\_SEL2 Select the preview on-chip module clock rate for

PV port 2

27 MHz
 54 MHz
 Reserved
 10 MHz

|   | Address | [7]        | [6]        | [5]        | [4] | [3]        | [2]        | [1]        | [0]        |
|---|---------|------------|------------|------------|-----|------------|------------|------------|------------|
| Ī | 0xEFD   | VD3_CK_POL | VD2_CK_POL | VD1_CK_POL |     | PV3_CK_POL | PV2_CK_POL | PV1_CK_POL | PVO_CK_POL |

PVn\_CK\_POL Reverse the preview port n clock polarity

VDn\_CK\_POL Reverse the VD port n input clock polarity

| Address | [7] | [6] | [5]          | [4] | [3]    | [2]    | [1]         | [0] |
|---------|-----|-----|--------------|-----|--------|--------|-------------|-----|
| OxEFE   |     |     | PV_CLKO_SEL2 |     | PV_CLF | (O_SEL | VD_CLKO_SEL |     |

VD\_CLKO\_SEL Select the output clock for external video decoder. This is used for FPGA mode only 00 27 MHz 01 54 MHz 1X 108 MHz PV\_CLKO\_SEL Select the output clock for preview ports 00 27 MHz 01 54 MHz 10 81 MHz 11 108 MHz

PV\_CLKO\_SEL2 Select the output clock for preview ports

27 MHz
 54 MHz
 Reserved
 10 MHz

# **Parametric Information**

# **AC/DC Electrical Parameters**

TABLE 21. CHARACTERISTICS

| PARAMETER                             | SYMBOL                                  | MIN<br>(NOTE 1) | TYPICAL                 | MAX<br>(NOTE 1) | UNITS |
|---------------------------------------|-----------------------------------------|-----------------|-------------------------|-----------------|-------|
| POWER SUPPLY                          |                                         |                 |                         |                 |       |
| Power Supply — Digital I/O            | $V_{DDO}$                               | 2.97            | 3.3                     | 3.63            | ٧     |
| Power Supply — SSTL I/O               | V <sub>DDOSSTL</sub>                    | 2.3             | 2.5                     | 2.7             | ٧     |
| Power Supply — SYSPLL                 | V <sub>DDSYSPLL</sub>                   | 2.97            | 3.3                     | 3.63            | ٧     |
| Power Supply — C108PLL                | V <sub>DDSPLL</sub>                     | 2.97            | 3.3                     | 3.63            | ٧     |
| Power Supply — C81PLL                 | V <sub>DDCLK81PLL</sub>                 | 2.97            | 3.3                     | 3.63            | V     |
| Power Supply — Video Decoder A/D      | VDDVADC1, VDDVADC2, VDDVADC3, VDDVADC4, | 2.97            | 3.3                     | 3.63            | V     |
| Power Supply — Audio Decoder A/D, D/A | VDDAADC,<br>VDDADAC,                    | 2.97            | 3.3                     | 3.63            | V     |
| Power Supply — DLL                    | V <sub>DDDLL</sub>                      | 1.08            | 1.2                     | 1.32            | ٧     |
| Power Supply — SSTL Core              | V <sub>DDSSTL</sub>                     | 1.08            | 1.2                     | 1.32            | V     |
| Power Supply — Digital Core           | V <sub>DDI</sub>                        | 1.08            | 1.2                     | 1.32            | ٧     |
| Voltage Reference for SSTL PAD        | VREFSSTL                                | -               | V <sub>DDOSSTL</sub> /2 | -               | V     |
| Analog CVBS Video ADC Supply current  | IVDDVADC                                | -               | 60                      | -               | mA    |
| Analog Audio ADC/DAC                  | Ivddaadc,<br>Ivddadac,                  |                 | 40                      |                 | mA    |
| Digital I/O Supply Current            | I <sub>VDDO</sub>                       | -               | 110                     | -               | mA    |
| Digital I/O SSTL Supply Current       | IVDDOSSTL                               |                 | 160                     |                 | mA    |
| PLL Supply Current                    | IVDDSYSPLL, IVDDSPLL, IVDDCLK81PLL      | -               | 10                      | -               | mA    |
| Internal Core Supply Current          | I <sub>VDDI</sub> ,                     | -               | 275                     | -               | mA    |
| SSTL Core Supply Current              | IVDDSSTL                                | -               | 180                     | -               | mA    |
| DLL Supply Current                    | IIVDDDLL                                | -               | 10                      | -               | mA    |
| SSTL Reference Supply Current         | IVREFSSTL                               | -               | 10                      | -               | mA    |
| Ambient Operating Temperature         | TA                                      | 0               |                         | +70             | °C    |
| DIGITAL INPUTS                        | •                                       |                 |                         | -               |       |
| Input High Voltage (TTL)              | ViH                                     | 2.0             | -                       | 3.6             | V     |
| Input Low Voltage (TTL)               | V <sub>IL</sub>                         | -0.3            | -                       | 0.8             | V     |
|                                       |                                         |                 |                         |                 |       |

| PARAMETER                                                                                                                                          | SYMBOL                  | MIN<br>(NOTE 1) | TYPICAL | MAX<br>(NOTE 1) | UNITS |
|----------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|-----------------|---------|-----------------|-------|
| Input High Current (VIN = V DD )                                                                                                                   | Iн                      | -               | -       | 10              | μΑ    |
| Input Low Current (Vin = VSS)                                                                                                                      | Iμ                      | -               | -       | -10             | μΑ    |
| Input Capacitance (f =1MHz, V <sub>IN</sub> = 2.4V)                                                                                                | Cin                     | -               | 6       | -               | pF    |
| DIGITAL OUTPUTS                                                                                                                                    |                         |                 |         |                 |       |
| Output High Voltage (Іон = -4mA)                                                                                                                   | V <sub>OH</sub>         | 2.4             | -       | V DD33          | V     |
| Output Low Voltage (IoL = 4mA)                                                                                                                     | VoL                     | -               | -       | 0.4             | V     |
| 3-State Current                                                                                                                                    | l <sub>oz</sub>         | -               | -       | 10              | μΑ    |
| Output Capacitance                                                                                                                                 | Co                      | -               | 6       | -               | pF    |
| ANALOG INPUT                                                                                                                                       | 1                       |                 |         |                 |       |
| Analog Pin Input voltage at VIN1A, VIN1B, VIN2A, VIN2B, VIN3, VIN3B, VIN4A, VIN4B, AIN1, AIN2, AIN3, AIN4, AIN5 Input Range (AC Coupling Required) | Vi                      | 0               | 1.0     | 2.0             | Vpp   |
| Analog Pin Input Capacitance                                                                                                                       | C <sub>A</sub>          | _               | 6       | _               | pF    |
| ADCS                                                                                                                                               |                         |                 |         |                 |       |
| ADC Resolution                                                                                                                                     | ADCR                    | -               | 10      | _               | bits  |
| ADC Integral Non-linearity                                                                                                                         | AINL                    | -               | ±1      | -               | LSB   |
| ADC Differential non-linearity                                                                                                                     | ADNL                    | -               | ±1      | -               | LSB   |
| ADC Clock Rate                                                                                                                                     | f <sub>ADC</sub>        | 24              | 27      | 30              | MHz   |
| HORIZONTAL PLL                                                                                                                                     | 1                       |                 |         |                 |       |
| Line Frequency (50Hz)                                                                                                                              | f <sub>LN</sub>         | -               | 15.625  | -               | KHz   |
| Line Frequency (60Hz)                                                                                                                              | f <sub>LN</sub>         | -               | 15.734  | -               | KHz   |
| Static Deviation                                                                                                                                   | $\Delta \mathbf{f}_{H}$ | -               | -       | 6.2             | %     |
| SUBCARRIER PLL                                                                                                                                     | <u> </u>                |                 |         |                 |       |
| Subcarrier Frequency (NTSC-M)                                                                                                                      | fsc                     | -               | 3579545 | -               | Hz    |
| Subcarrier Frequency (PAL-BDGHI)                                                                                                                   | f <sub>SC</sub>         | -               | 4433619 | -               | Hz    |
| Subcarrier Frequency (PAL-M)                                                                                                                       | fsc                     | -               | 3575612 | -               | Hz    |
| Subcarrier Frequency (PAL-N)                                                                                                                       | fsc                     | -               | 3582056 | -               | Hz    |
| Lock In Range                                                                                                                                      | $\Delta f_H$            | ±450            | -       | -               | Hz    |
| CRYSTAL SPEC                                                                                                                                       | I                       | 1 1             |         |                 |       |
| Nominal Frequency (Fundamental)                                                                                                                    |                         | -               | 27      | -               | MHz   |
| Deviation                                                                                                                                          |                         | -               | -       | ±50             | ppm   |
| Temperature Range                                                                                                                                  | Та                      | 0               | -       | 70              | °C    |
| Load Capacitance                                                                                                                                   | CL                      | -               | 20      | -               | pF    |

| PARAMETER       | SYMBOL | MIN<br>(NOTE 1) | TYPICAL | MAX<br>(NOTE 1) | UNITS |
|-----------------|--------|-----------------|---------|-----------------|-------|
| Series Resistor | RS     | -               | 80      | -               | Ω     |

Compliance to datasheet limits is assured by one or more methods: production test, characterization and/or design.

# **DDR Interface AC Characteristics**

TABLE 22. DDR INTERFACE AC CHARACTERISTICS

| SYMBOL               | PARAMETER                              | MIN<br>(NOTE 1)              | TYPICAL | MAX<br>(NOTE 1)             |
|----------------------|----------------------------------------|------------------------------|---------|-----------------------------|
| SLEWR                | Input Signal Minimum Rising Slew Rate  | 1.0 V/ns                     |         |                             |
| SLEW <sub>F</sub>    | Input Signal Minimum Falling Slew Rate | 1.0 V/ns                     |         |                             |
| V <sub>IH</sub> (ac) | Maximum AC Input Logic High            | VREFSSTL + 0.31V             |         |                             |
| V <sub>IH</sub> (dc) | Minimum DC Input Logic High            | V <sub>REFSSTL</sub> + 0.15V |         | V <sub>DDOSSTL</sub> + 0.3V |
| V <sub>IL</sub> (ac) | Minimum AC Input Logic Low             |                              |         | VREFSSTL - 0.31V            |
| V <sub>IL</sub> (dc) | Maximum DC Input Logic Low             | -0.3V                        |         | VREFSSTL - 0.15V            |
| Vswing               | Input Maximum Swing                    |                              |         | <b>1</b> .5V                |

# **DDR Interface AC Timing**

**TABLE 23. DDR INTERFACE AC TIMING** 

| SYMBOL                        | PARAMETER                                                    | MIN (ns)<br>(NOTE 1) | TYP (NS) | MAX (ns)<br>(NOTE 1)                   |
|-------------------------------|--------------------------------------------------------------|----------------------|----------|----------------------------------------|
| tac                           | Access Window of DQ Input from CK/CK#                        | -0.7                 |          | 0.7                                    |
| t <sub>DQSCK</sub>            | Access Window of DQS Input from CK/CK#                       | -0.6                 |          | 0.6                                    |
| t <sub>CK(avg)</sub> CL = 3.0 | Clock Cycle Time Measured at either Rising or Falling Edge   | 5                    |          | 7.5                                    |
| t <sub>сн</sub>               | Average Clock High Level Width                               | 0.45CK               |          | 0.55CK                                 |
| tcL                           | Average Clock Low Level Width                                | 0.45CK               |          | 0.55CK                                 |
| t <sub>PER_JIT (PK-PK)</sub>  | DDR Clock Period Jitter (Peak to Peak)                       |                      | 0.93     | 1.15                                   |
| the                           | Half Clock Period                                            | min(tCH,tCL)         |          | max(t <sub>CH</sub> ,t <sub>CL</sub> ) |
| togsq                         | DQS - DQ Skew, DQS to Last DQ Valid, Per Group               | 0                    |          | 0.6                                    |
| t <sub>QH</sub>               | DQS – DQ Hold, DQS to First DQ to go Non-valid, per<br>Group |                      |          | t <sub>HP (min)</sub> - 0.5            |
| t <sub>DQSS</sub>             | Write Command to DQS First Latching Transition               | 0.72CK               |          | 1.28CK                                 |
| toss                          | DQS Falling Edge to CK Rising Setup Time                     | 0.25CK               |          |                                        |
| tоsн                          | DQS Falling Edge from CK Rising Hold Time                    | 0.25CK               |          |                                        |
| t <sub>HZ</sub>               | Data Hi-Z Windows from CK/CK#                                |                      |          | 0.7                                    |
| tız                           | Data Low-Z windows from CK/CK#                               | -0.7                 |          |                                        |

| SYMBOL                | PARAMETER                                   | MIN (ns)<br>(NOTE 1) | TYP (NS) | MAX (ns)<br>(NOTE 1) |
|-----------------------|---------------------------------------------|----------------------|----------|----------------------|
| t <sub>WPRE</sub>     | DQS Write Preamble                          | 0.25CK               |          |                      |
| t <sub>WPST</sub>     | DQS Write Postamble                         | 0.4CK                |          | 0.6CK                |
| $t_{RPRE}$ $CL = 3.0$ | DQS Read Preamble                           | 0.9CK                |          | 1.1CK                |
| t <sub>RPST</sub>     | DQS Read Postamble                          | 0.4CK                |          | 0.6CK                |
| t <sub>DQSH</sub>     | DQS High Pulse Width                        | 0.35CK               |          |                      |
| t <sub>DQSL</sub>     | DQS Low Pulse Width                         | 0.35CK               |          |                      |
| t <sub>DS</sub>       | DQ and DM Output Setup Time Relative to DQS | 0.6                  |          |                      |
| t <sub>DH</sub>       | DQ and DM Output Hold Time Relative to DQS  | 0.6                  |          |                      |
| tıs                   | Address and Control Output Setup Time       | 0.8                  |          |                      |
| t <sub>IH</sub>       | Address and Control Output Hold Time        | 0.8                  |          |                      |

- 1. Compliance to datasheet limits is assured by one or more methods: production test, characterization and/or design.
- 2. The Vref on the evaluation is 1.25v. VDDQ is 2.5v.
- 3. CK: clock period
- 4. For all the timing, please refer to the figures below.



FIGURE 47. DDR INTERFACE OUTPUT TIMING



FIGURE 48. DDR INTERFACE INPUT TIMING (I)



FIGURE 49. DDR INTERFACE INPUT TIMING (II)

## **PCI Interface AC Timing**

**TABLE 24. PCI INTERFACE AC TIMING** 

|                       | PARAMETER                                         | 66 MHZ          |                 | 33 МНZ                   |                 |       |
|-----------------------|---------------------------------------------------|-----------------|-----------------|--------------------------|-----------------|-------|
| SYMBOL                |                                                   | MIN<br>(NOTE 1) | MAX<br>(NOTE 1) | MIN<br>(NOTE 1)          | MAX<br>(NOTE 1) | UNITS |
| tsu                   | Input Setup Time to PCI_CLK –<br>Bused Signals    | 3               | -               | 7                        | -               |       |
| t <sub>SU(PTP)</sub>  | Input Setup Time to PCI_CLK – Point-to-Point      | 5               | -               | 10,<br>12 <sup>(4)</sup> | -               |       |
| tн                    | Input Hold Time from PCI_CLK                      | 0               | -               | 0                        | -               |       |
| t <sub>VAL</sub>      | PCI_CLK to Signal Valid Delay –<br>Bused Signals  | 2               | 6               | 2                        | 11              |       |
| t <sub>VAL(PTP)</sub> | PCI_CLK to Signal Valid Delay –<br>Point-to-Point | 2               | 6               | 2                        | 12              |       |
| ton                   | Float to Active Delay                             | 2               | -               | 2                        | -               | ns    |
| t <sub>OFF</sub>      | Active to Float Delay                             | -               | 14              | -                        | 28              |       |
| tcycle                | PCI_CLK Cycle Time                                | 15              | 30              | 30                       |                 |       |
| tнісн                 | PCI_CLK High Time                                 | 6               | -               | 11                       |                 |       |
| t <sub>LOW</sub>      | PCI_CLK Low Time                                  | 6               | -               | 11                       |                 |       |
| t <sub>RST</sub>      | Reset Active Time After Power Stable              | 1               |                 | 1                        |                 | ms    |
| trst-clk              | Reset Active Time After PCI_CLK Stable            | 100             |                 | 100                      |                 | μs    |
| t <sub>RST-OFF</sub>  | Reset Active to Output Float                      |                 | 40              |                          | 40              | ns    |

- Compliance to datasheet limits is assured by one or more methods: production test, characterization and/or design.
- 2. See PCI Signal Timing Measurement Conditions.
- 3. All interface signals are synchronized to PCI\_CLK.
- 4. Point-to-point signals are PCI\_REQ\_N, PCI\_GNT\_N. Bused signals are PCI\_AD, PCI\_CBE\_N, PCI\_PAR, PCI\_PERR\_N, PCI\_SERR\_N, PCI\_STOP\_N, PCI\_FRAME\_N, PCI\_IRDY\_N, PCI\_TRDY\_N, PCI\_DEVSEL\_N, and PCI\_IDSFI
- 5. REQ\_N signals have a setup of 10 and GNT\_N signals have a setup of 12.



FIGURE 50. PCI INTERFACE TIMING CONDITION

## **Video Interface AC Timing**

**TABLE 25. VIDEO INTERFACE AC TIMING** 

| SYMBOL          | PARAMETER                        | MIN<br>(NOTE 5) | MAX<br>(NOTE 5) | UNITS |
|-----------------|----------------------------------|-----------------|-----------------|-------|
| t <sub>SU</sub> | VDx Input Setup Time to VD_CLKx  | 3               | -               |       |
| tн              | VDx Input Hold Time from VD_CLKx | 0               | -               | ns    |
| tdelay          | Delay from PV_CLKx to PV_DATAx   | 2               | 7               |       |

- VD\_CLKx VD\_CLK1, VD\_CLK2, VD\_CLK3
- VDx VD1 [7:0], VD2 [7:0], VD3 [7:0] 2.
- 3. PV\_CLKx PV\_CLK0, PV\_CLK1, PV\_CLK2, PV\_CLK3
  4. PV\_DATAx PV\_DATA0 [7:0], PV\_DATA1 [7:0], PV\_DATA2 [7:0], PV\_DATA
- Compliance to datasheet limits is assured by one or more methods: production test, characterization and/or design.

# **I2C Interface AC Timing**

**TABLE 26. I2C INTERFACE AC TIMING** 

| SYMBOL           | PARAMETER                            | MIN<br>(NOTE 1) | MAX<br>(NOTE 1) | UNITS |
|------------------|--------------------------------------|-----------------|-----------------|-------|
| t <sub>BF</sub>  | Bus Free Time Between STOP and START | 1.3             |                 |       |
| ts_sdat          | SDAT Setup Time                      | 100             |                 |       |
| th_sdat          | SDAT Hold Time                       |                 | 0.9             |       |
| ts_sta           | Setup Time for START Condition       | 0.6             |                 |       |
| th_sta           | Hold Time for START Condition        | 0.6             |                 | μs    |
| ts_sto           | Setup Time for STOP Condition        | 0.6             |                 |       |
| t <sub>R</sub>   | Rising Time for SDAT and SCLK        |                 | 300             |       |
| t <sub>F</sub>   | Falling Time for SDAT and SCLK       |                 | 300             |       |
| C <sub>BUS</sub> | Capacity Load for Each Bus Line      |                 | 400             | pF    |
| Fsclk            | SCLK Clock Frequency                 |                 | 400             | KHz   |



FIGURE 51. I2C INTERFACE TIMING CONDITION

Compliance to datasheet limits is assured by one or more methods: production test, characterization and/or design.

# **Package Outline Drawing**

#### V352.27x27

352 PLASTIC BALL GRID ARRAY PACKAGE

Rev 0, 3/11







#### NOTES

- 1. All dimensions and tolerances conform to ASME Y14.5-1994.
- 2. Dimensions are in millimeters.
- Dimension is measured at the maximum solder ball diameter, parallel to primary datum C.
- A Primary datum C and seating plane are defined by the spherical crowns of the solder balls.
- 5. This drawing confirms to the JEDEC registered outline MS-034 variation AAL-1.
- 6. Dimensions in ( ) are for reference only



# **Life Support Policy**

These products are not authorized for use as critical components in life support devices or systems.

# **Revision History**

| DATE             | REVISION | CHANGES NOTE                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|------------------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| January 3, 2012  | FN7961.1 | Corrected lead finish note in "Ordering Information" on page 6 to reflect e2 classification instead of e1. Changed from:                                                                                                                                                                                                                                                                                                                           |
|                  |          | "These Intersil Pb-free WLCSP and BGA packaged products employ special Pb-free material sets; molding compounds/die attach materials and SnAgCu - e1 solder ball terminals, which are RoHS compliant and compatible with both SnPb and Pb-free soldering operations. Intersil Pb-free WLCSP and BGA packaged products are MSL classified at Pb-free peak reflow temperatures that meet or exceed the Pb-free requirements of IPC/JEDEC J STD-020." |
|                  |          | to:                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|                  |          | "These Intersil Pb-free BGA packaged products employ special Pb-free material sets; molding compounds/die attach materials and SnAg –e2 solder ball terminals, which are RoHS compliant and compatible with both SnPb and Pb-free soldering operations. Intersil Pb-free BGA packaged products are MSL classified at Pb-free peak reflow temperatures that meet or exceed the Pb-free requirements of IPC/JEDEC J STD-020."                        |
| December 1, 2011 | FN7961.0 | Revised datasheet from rev A1 chip into rev B1                                                                                                                                                                                                                                                                                                                                                                                                     |
|                  |          | (1) Added 0xD0F0, 0xD0F8 register                                                                                                                                                                                                                                                                                                                                                                                                                  |
|                  |          | (2) Added bit 7 of 0x18004 register                                                                                                                                                                                                                                                                                                                                                                                                                |
|                  |          | (3) Added bit 7 of 0x1800C register                                                                                                                                                                                                                                                                                                                                                                                                                |
|                  |          | (4) Added 0x18050, 0x18060, 0x18064 registers                                                                                                                                                                                                                                                                                                                                                                                                      |
|                  |          | (5) Added 0x180C0 ~ 0x180DC registers                                                                                                                                                                                                                                                                                                                                                                                                              |
|                  |          | (6) Remove unused 0x0040 register                                                                                                                                                                                                                                                                                                                                                                                                                  |
|                  |          | (7) Added 0xB004 ~ 0xB018 registers                                                                                                                                                                                                                                                                                                                                                                                                                |
|                  |          | (8) Added missing description of 0x4018, 0x402C, x4048                                                                                                                                                                                                                                                                                                                                                                                             |
|                  |          | (9) Revise register description of 0xA000 ~ 0xA00C, 0xEE6 ~                                                                                                                                                                                                                                                                                                                                                                                        |
|                  |          | OXEEE                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|                  |          | (10) Added AC timing for various digital interfaces                                                                                                                                                                                                                                                                                                                                                                                                |
|                  |          | (11) Fixed cross reference errors                                                                                                                                                                                                                                                                                                                                                                                                                  |
|                  |          | Modified the ordering info from TW5864-BA1-GR to TW5864-BB1-CR. This datasheet is for bonding option A/B/C.                                                                                                                                                                                                                                                                                                                                        |

For additional products, see <a href="www.intersil.com/product-tree">www.intersil.com/product-tree</a>
Intersil products are manufactured, assembled and tested utilizing ISO9001 quality systems as noted in the quality certifications found at <a href="www.intersil.com/design/quality">www.intersil.com/design/quality</a>

Intersil products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design, software and/or specifications at any time without notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries.