

# Modularizing CPU Semantics for Virtualization

Paolo Giarrusso, Abhishek Anand, **Gregory Malecha**, Frantisek Farka, Hoang-Hai Dang

BedRock Systems Inc.

#### Virtualization

running arbitrary/malicious code.



#### Virtualization

Virtualization provides:

- Consolidation
- Runtime services
- Monitoring & remediation
- Management services

Highly privileged code softwar running arbitrary/malicious co

Vulnerabilities are common & severe.

**Goal** Prove a VMM correct.





### **Virtualization**

#### Virtualization provides:

- Consolidation
- Runtime services
- Monitoring & remediation
- Management services

Highly privileged code software running arbitrary/malicious code.

Vulnerabilities are common & severe.

**Goal** Prove a VMM correct.





# Outline

- 1. Hardware
- 2. The CPU Refinement
- 3. Decomposing CPU Semantics
- 4. Using the Decomposition



### A Modular VMM Proof



### **A Modular VMM Proof**



# Outline

- 1. Hardware
- 2. The CPU Refinement
- 3. Decomposing CPU Semantics
- 4. Using the Decomposition















## **Refactoring CPU Semantics**

Does not perfectly align with exception levels.

- Manually decompose the model along privilege boundaries.
  - Enables code reuse across instances.
- Exposes the abstractions in the semantics.
- Encapsulation allows precise reasoning about a single component while ignoring other components.
- Virtualization "works" parametrically in the unprivileged logic.

Unprivileged (S-ASL)

EL1+EL2

Concurrency Semantics Unprivileged (S-ASL)

EL1

Concurrency Semantics

Concurrency Semantics

Unprivileged

(S-ASL)

BEDROCK Systems Inc Physical
The future is built on BedRock.

**VCPU** 

**Host Ec** 





# Outline

- 1. Hardware
- 2. The CPU Refinement
- 3. Decomposing CPU Semantics
- 4. Using the Decomposition



# Simplified Example MRS <Xt>, TTBR0\_EL1

- Identify accesses to privileged state.
- Refactor privileged accesses to invoke security handlers.

```
// ASL (from ARM manual)
if PSTATE.EL == EL0 then
  UNDEFINED:
elsif PSTATE.EL == EL1 then
 if EL2Enabled() && HCR_EL2.TRVM == '1' then
    AArch64.SystemAccessTrap(EL2, 0x18);
 elsif EL2Enabled()
    && (!HaveEL(EL3) || SCR_EL3.FGTEn == '1')
    && HFGRTR_EL2.TTBR0_EL1 == '1' then
    AArch64.SystemAccessTrap(EL2, 0x18);
  elsif EL2Enabled()
     && HCR_EL2.<NV2,NV1,NV> == '111' then
    X[t, 64] = NVMem[0x200];
  else
   X[t, 64] = TTBR0_EL1;
-elsif PSTATE.EL == EL2 then
- if HCR_EL2.E2H == '1' then
   X[t, 64] = TTBR0_EL2;
  else
    X[t, 64] = TTBR0_EL1;
-elsif PSTATE.EL == EL3 then
- X[t, 64] = TTBR0\_EL1;
          The future is built on BedRock.
```



# Simplified Example MRS <Xt>, TTBR0\_EL1

- Identify accesses to privileged state.
  - o TTBR0\_EL1
- Refactor privileged accesses to invoke security handlers.

Access control checks use EL2 state. To enforce these, we must pull TTBR0\_EL1 into the privileged state.

```
// ASL (from ARM manual)
if PSTATE.EL == EL0 then
  UNDEFINED:
elsif PSTATE.EL == EL1 then
  if EL2Enabled() && HCR_EL2.TRVM == '1' then
    AArch64.SystemAccessTrap(EL2, 0x18);
  elsif EL2Enabled()
     && (!HaveEL(EL3) || SCR_EL3.FGTEn == '1')
     && HFGRTR_EL2.TTBR0_EL1 == '1' then
    AArch64.SystemAccessTrap(EL2, 0x18);
  elsif EL2Enabled()
      && HCR_EL2.<NV2,NV1,NV> == '111' then
    X[t, 64] = NVMem[0x200];
  else
    X[t, 64] = TTBR0_EL1;
-elsif PSTATE.EL == EL2 then
- if HCR_EL2.E2H == '1' then
    X[t, 64] = TTBR0_EL2;
  else
    X[t, 64] = TTBR0_EL1;
-elsif PSTATE.EL == EL3 then
- X[t, 64] = TTBR0\_EL1;
          The future is built on BedRock.
```



# Simplified Example MRS <Xt>, TTBR0\_EL1

- Identify accesses to privileged state.
  - o TTBR0\_EL1
- Refactor privileged accesses to invoke security handlers.

```
// ASL (from ARM manual)
                                                  // Unprivileged
if PSTATE.EL == EL0 then
                                                  if PSTATE.EL == EL0 then
  UNDEFINED:
                                                    UNDEFINED;
elsif PSTATE.EL == EL1 then
                                                  else // PSTATE.EL == EL1
  if EL2Enabled() && HCR_EL2.TRVM == '1' then
                                                    try:
   AArch64.SystemAccessTrap(EL2, 0x18);
                                                      X[t, 64] = el2.read_msr(TTBR0_EL1, true)
 elsif EL2Enabled()
                                                    except:
    && (!HaveEL(EL3) || SCR_EL3.FGTEn == '1')
                                                      AArch64.SystemAccessTrap(EL2, 0x18)
     && HFGRTR_EL2.TTBR0_EL1 == '1' then
                                                  // EL1 + EL2 handler
   AArch64.SystemAccessTrap(EL2, 0x18);
                                                  el2.read_msr(TTBR0_EL1, direct : bool)
  elsif EL2Enabled()
                                                    if direct:
      && HCR_EL2.<NV2,NV1,NV> == '111' then
                                                      if HCR_EL2.TRVM == '1' then
    X[t, 64] = NVMem[0x200];
                                                        throw
  else
                                                      elsif HFGRTR EL2.TTBR0 EL1 == '1' then
   X[t, 64] = TTBR0_EL1;
-elsif PSTATE.EL == EL2 then
                                                        throw
- if HCR_EL2.E2H == '1' then
                                                      else
                                                        return TTBR0 EL1
   X[t, 64] = TTBR0_EL2;
- else
                                                    else
                                                      return TTBR EL1
    X[t, 64] = TTBR0_EL1;
-elsif PSTATE.EL == EL3 then
- X[t, 64] = TTBR0_EL1;
          The future is built on BedRock.
```



# **Example**LDUR Xt,<Xn>

- Identify accesses to privileged state.
  - Memory
  - TTBR0\_EL1 (not shown)
- Refactor privileged accesses to invoke security handlers.

```
// ASL: LDUR Xt, <Xn>
integer scale = UInt(size);
bits(64) offset = SignExtend(imm9, 64);
integer n = UInt(Xn);
integer t = UInt(Xt);
integer regsize;
regsize = if size == '11' then 64 else 32;
integer datasize = 8 << scale;</pre>
boolean tag_checked = n != 31;
bits(64) address;
bits(datasize) data;
if HaveMTE2Ext() then
  SetTagCheckedInstruction(tag_checked);
if n == 31 then
  CheckSPAlignment();
                          Memory access:
  address = SP[]:

    splits accesses,

else

    address translation,

  address = X[n, 64];

    accesses memory

address = address + offset;
data = Mem[address, datasize DIV 8, NORMAL];
X[t, regsize] = ZeroExtend(data, regsize);
```

# **Example**LDUR Xt, <Xn>

- Identify accesses to privileged state.
  - Memory
  - TTBR0\_EL1 (not shown)
- Refactor privileged accesses to invoke security handlers.

```
// ASL: LDUR Xt, <Xn>
integer scale = UInt(size);
bits(64) offset = SignExtend(imm9, 64);
integer n = UInt(Xn);
integer t = UInt(Xt);
integer regsize;
regsize = if size == '11' then 64 else 32;
integer datasize = 8 << scale;</pre>
boolean tag_checked = n != 31;
bits(64) address;
bits(datasize) data;
if HaveMTE2Ext() then
  SetTagCheckedInstruction(tag_checked);
if n == 31 then
  CheckSPAlignment();
                          Memory access:
  address = SP[];

    splits accesses,

else

    address translation,

  address = X[n, 64];

    accesses memory

address = address + offset;
data = Mem[address, datasize DIV 8, NORMAL];
X[t, regsize] = ZeroExtend(data, regsize);
```

# **Example**LDUR Xt,<Xn>

- Identify accesses to privileged state.
  - Memory
  - TTBR0 EL1 (not shown)
- Refactor privileged accesses to invoke security handlers.

Privileged interface assumes unprivileged logic decomposes unaligned accesses.

```
try:
    // splitting for unaligned accesses
    [handle, perms] = el1.addr.translate(addr, datasize);
    data = el1.mem.read(handle, addr, datasize, NORMAL);
except:
    AArch64.SystemAccessTrap(En Handles abstract physics)
```

Handles abstract physical addresses. S-ASL never sees physical addresses.

```
integer scale = UInt(size);
bits(64) offset = SignExtend(imm9, 64);
integer n = UInt(Xn);
integer t = UInt(Xt);
integer regsize;
regsize = if size == '11' then 64 else 32;
integer datasize = 8 << scale;</pre>
boolean tag_checked = n != 31;
bits(64) address;
bits(datasize) data;
if HaveMTE2Ext() then
  SetTagCheckedInstruction(tag_checked);
if n == 31 then
  CheckSPAlignment();
                          Memory access:
  address = SP[];

    splits accesses,

else

    address translation,

  address = X[n, 64];

    accesses memory

address = address + offset;
data = Mem[address, datasize DIV 8, NORMAL];
X[t, regsize] = ZeroExtend(data, regsize);
```

// ASL: LDUR Xt, <Xn>



## The S-ASL Memory Interface

Separate address translation and access is necessary for multi-access instructions, e.g. STP.

#### [handle, perms] = el1.addr.translate(va)

- Perform address translation by consulting the page table.
- Returns a handle justifying the translation that can be checked for freshness.

#### [val] = el1.mem.read(handle, va, size, acc)

- Atomically validates the translation and performs permission checks.
- Performs a read on the system bus.

[] = el1.mem.write(handle, va, size, val, acc)

- Atomically validates the translation and performs permission checks.
- Performs a write on the system bus.

Permission checking occurs atomically with the access. Enables a much simpler model of accessibility.

Atomicity guaranteed by MMU semantics.



# Outline

- 1. Hardware
- 2. The CPU Refinement
- 3. Decomposing CPU Semantics
- 4. Using the Decomposition

















