Ben Linam Dylan Hall EEL4712L 28 Sept. 2018 Lab 4

# EEL4712L Lab 4 – ALU Processing Prelab

## **Preliminary Setup**

## **Overview**

For this lab, we will be designing an **ALU** (**Arithmetic Logic Unit**). A device which takes in an input and performs a specified operation on that input based on a user defined protocol. We will be using **Quartus Prime** to design the **ALU** and implement its logic. Then, we will be using our **Altera DE1-Soc FPGA** board to present our design and confirm its accuracy.

## **Materials**

- An Altera DE1-SoC kit
- A computer with Quartus Prime

## **Procedure**

We will be using **ENTITY** designs in this laboratory. We will be designing a **ALU**. Once designed, we will be using the **Pin Assignment** utility provided by **Quartus Prime** to determine the **Software**  $\rightarrow$  **Hardware** implementations.

Such that, we will be setting the logic inputs/outputs from our **VHDL** designs to physical pins on our **Altera DE1-SoC** boards to test and simulate the designs.

# **ALU** (Arithmetic Logic Unit)

For the purposes of this lab, we will be implementing a **4-bit ALU** which has access to a **3-bit op-code**. This means there will be **EIGHT** possible operations our **ALU** can perform.

## • Background:

#### **Description:**

An **ALU** performs many operations, such as **logical** operations, containing, but not limited to: **AND, OR, NAND, NOR, XNOR, NOT** and **BIT-SHIFTS.** As well as **arithmetic** operations, such as: **ADDITION, SUBTRACTION, DIVISION** and **MUTLIPLICATION**.

An **ALU** is a device used by a computer's **CPU** (**central processing unit**). The **ALU(s)** accessible by a **CPU** handle all its memory/task operations. When a command operation is tasked, the **ALU** will parse this data along with a **control bit(s)** to perform the necessary operation on the input data. A **control bit** is simply an input bit which holds encoded information for the **ALU** to decode into the appropriate operation. Because this **control bit** operates similarly to an **encoder**, this means that there is a relation to how many **control bit's** an **ALU** is designed to read, as well as how many operations the **ALU** can perform. Such that, if one implements a **n-bit** input **control bit**, one will only be able to implement **2**<sup>n</sup> operations.

Though, the expense, power consumption and heat dispersion of a **CPU** is directly proportional to the onboard **ALU's**. Therefore, as an **ALU** expands in complexity, as does the requirements and demands of the **CPU**.



From this image, one can see that this **ALU** takes in two integers (**A** and **B**), in which it will perform a specified operation on, to produce an output (**Y**). This operation is designated by the **Opcode** input bit. **Status** is just a general-purpose bit used to simplify scalability. i.e. cascading one **ALU** into another to perform larger operations on larger input data.

Figure 1. Basic ALU block

# - Logic/Truth Tables -

Below you will see the logic truth-table for a **4-bit ALU** with a **3-bit Op-code**.

The operations present in the truth table will be the ones being implemented in this laboratory.

## Key (Table 1):

- Rows this color are designed as valid inputs.
- Rows this color are designed as invalid inputs.
- Cells this color represents valid outputs

| 4-Bit ALU w/ 3-Bit Op-Code |         |   |   |             |       |      |        |   |           |   |        |
|----------------------------|---------|---|---|-------------|-------|------|--------|---|-----------|---|--------|
| Term                       | Op-Code |   |   |             | Input |      | Status |   |           |   | Output |
|                            | Code    |   |   | Description | Α     | В    | Ζ      | Ν | $C_{out}$ | V | R      |
| 0                          | 0       | 0 | 0 | AND         | 0000  | 1111 | 1      | 0 | 0         | 0 | 0000   |
| 1                          | 0       | 0 | 1 | OR          | 0001  | 1110 | 0      | 1 | 0         | 0 | 1111   |
| 2                          | 0       | 1 | 0 | COMPLIMENT  | 0010  | 1101 | 0      | 1 | 0         | 0 | 1101   |
| 3                          | 0       | 1 | 1 | ADDITION    | 0011  | 1100 | 0      | 1 | 0         | 0 | 1111   |
| 4                          | 1       | 0 | 0 | INCREMENT   | 0100  | 1011 | 0      | 0 | 0         | 0 | 0101   |
| 5                          | 1       | 0 | 1 | DECREMENT   | 0101  | 1010 | 0      | 0 | 0         | 0 | 0100   |
| 6                          | 1       | 1 | 0 | SUBTRACTION | 0110  | 1001 | 0      | 0 | 1         | 1 | 0011   |
| 7                          | 1       | 1 | 1 | NEGATATION  | 0111  | 1000 | 0      | 1 | 0         | 0 | 1000   |
|                            |         |   |   |             |       |      |        |   |           |   |        |
| 8                          | 0       | 0 | 0 | AND         | 1000  | 0111 | 1      | 0 | 0         | 0 | 0000   |
| 9                          | 0       | 0 | 1 | OR          | 1001  | 0110 | 0      | 1 | 0         | 0 | 1111   |
| 10                         | 0       | 1 | 0 | COMPLIMENT  | 1010  | 0101 | 0      | 0 | 0         | 0 | 0101   |
| 11                         | 0       | 1 | 1 | ADDITION    | 1011  | 0100 | 0      | 1 | 0         | 0 | 1111   |
| 12                         | 1       | 0 | 0 | INCREMENT   | 1100  | 0011 | 0      | 1 | 0         | 0 | 1101   |
| 13                         | 1       | 0 | 1 | DECREMENT   | 1101  | 0010 | 0      | 1 | 0         | 0 | 1100   |
| 14                         | 1       | 1 | 0 | SUBTRACTION | 1110  | 0001 | 0      | 1 | 1         | 1 | 1101   |
| 15                         | 1       | 1 | 1 | NEGATATION  | 1111  | 0000 | 1      | 0 | 0         | 0 | 0000   |

**Table 1.** Truth table for a **4-bit ALU** 

# - Logic/Truth Tables Cont. -

From above, the **FLAG** bits (**status**), function as follow;

- **Z** (zero flag): is only set to '1' whenever the output **R** is "0000."
- **N** (negative flag): is only set to '1' whenever the output **R** is **NEGATIVE** (MSB is a zero).
- C<sub>out</sub> (carry flag): is only set to '1' whenever an addition produces a carry-out or a subtraction produces a borrow-out.
- **V (overflow flag)**: is only set to **'1'** whenever there is an overflow.
  - Two positive numbers add to make a negative.
  - o Two negative numbers add to make a positive.
  - o A positive number is subtracted from a negative and the result is positive.
  - A negative number is subtracted from a positive number and the result is negative.

The output is based on the **two 4-bit** input vectors **A** and **B**, as well as the **3-bit** input vector **op-code**. Each row has a specific operation which is set to perform on the two vectors **A** and **B**. The vectors **A** and **B** were not randomly allocated, as noted, **A** counts in binary from **zero** to **fifteen**. Whilst **B** counts down in binary from **fifteen** to **zero**. This functionality for the truth table may be changed in the future to provide a better range of test vectors.

**Note:** these input vectors **WILL NOT** be the same ones tested in the simulation of our **ENTITY** design.

# - Realization/Simulation -

```
LIBRARY IEEE;
USE IEEE.STD_LOGIC_1164.ALL;
USE IEEE.STD_LOGIC_UNSIGNED.ALL;
   1 2 3 4 5 6 7 8 9
              □ ENTITY alu_4bit IS
□ GENERIC(
| NMEMB : INTEGER := 4;
| MSB : INTEGER := 3);
 10
11
12
13
                           -- Inputs
                                                      : IN STD_LOGIC;
: IN STD_LOGIC_VECTOR(NMEMB-1 DOWNTO 0);
: IN STD_LOGIC_VECTOR(NMEMB-2 DOWNTO 0);
                           clk,clr
                           A,B
14
15
              -- Outputs
Z,N,Cout,V: OUT STD_LOGIC;
R : OUT STD_LOGIC_VECTOR(NMEMB-1 DOWNTO 0));
END alu_4bit;
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
             DARCHITECTURE logic OF alu_4bit IS

SIGNAL F: STD_LOGIC_VECTOR(NMEMB DOWNTO 0); -- temp variable used to manipulate the output

BEGIN
PROCESS(F,C,clr,clk)
                        PROCESS(F,C,clr,clk)
BEGIN
IF(clr = '1') THEN

F <= (OTHERS => '0');
ELSIF(RISING_EDGE(clk)) THEN

CASE C IS

WHEN "000" =>

F <= '0' & A AND B;
WHEN "001" =>

F <= '0' & A OR B;
WHEN "010" =>

F <= '0' & NOT A;
WHEN "011" =>

F <= '0' & A + B;
WHEN "100" =>

F <= '0' & A + B;
WHEN "100" =>

F <= '0' & A - 1;
WHEN "100" =>

F <= '0' & A - 1;
WHEN "110" =>

F <= '0' & A - B;
WHEN "111" =>

F <= '0' & A - B;
WHEN "111" =>

F <= '0' & A - B;
WHEN "111" =>

F <= '0' & NOT A(MSB) & A(MSB-1 DOWNTO 0);
WHEN OTHERS =>

F <= (OTHERS => '0');
END CASE;
ND IF;
ND PROCESS;
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
57
58
                          END IF;
END PROCESS:
                         LEND logic;
```

Figure 2. Screen capture displaying the Quartus Prime logic design for the 4-Bit ALU design

## - Code Logic -

#### Following Figure 2.

The VHDL code follows the basic format. We include the libraries, we declare an ENTITY (alu\_4bit) then we declare that entities PORTS (in/out).

For the main functionality of the **ALU** we used separate case statements for each of the intended operations. Each case can be noted in **Table 1**. We used two **GENERICS**, **NMEMB** and **MSB**. **NMEMB** is used to represent the number of bits in each vector, where **MSB** is the most significant bit. This allows us to have quick and readable access to the most important bits of our input and output vectors. For our inputs, we used **clk** and **clr**, which are our asynchronous inputs for our process sensitivity list. Then we have input vectors **A**, **B** and **C**. The latter two are the actual **4-bit input** vectors used to perform the operation on, were the vector **C** is the **3-bit Op-Code** vector which designates the operation to perform on **A** and **B**. For determining the resulting output, we used a **N+1** vector, **F**. This was the easier way to determine if an operation creates a **carry-out**. Instead of creating some expression to determine if a **carry-out** is created, we can easily just check the **MSB** of the output vector, this is noted in  $C_{out}$ .

When determine the **FLAG (status) bits** we followed the expected output from the lab documentation **(See Page 4.)**.

Below you will see the simulated timing/waveform diagrams of each **Op-Code** selection from the **VHDL** design above.

## 1. AND Operation (C = "000")



Figure 3. Screen capture displaying the simulation timing diagram of the logic design for AND.

Below you will see the simulated timing/waveform diagrams of each **Op-Code** selection from the **VHDL** design above.

## 2. AND Operation (C = "001")



Figure 4. Screen capture displaying the simulation timing diagram of the logic design for OR.

Below you will see the simulated timing/waveform diagrams of each **Op-Code** selection from the **VHDL** design above.

## 3. AND Operation (C = "010")



Figure 5. Screen capture displaying the simulation timing diagram of the logic design for NOT.

Below you will see the simulated timing/waveform diagrams of each **Op-Code** selection from the **VHDL** design above.

## 4. AND Operation (C = "011")



Figure 6. Screen capture displaying the simulation timing diagram of the logic design for Addition.

Below you will see the simulated timing/waveform diagrams of each **Op-Code** selection from the **VHDL** design above.

#### 5. AND Operation (C = "100")



Figure 7. Screen capture displaying the simulation timing diagram of the logic design for Increment

#### 6. AND Operation (C = "101")



Figure 8. Screen capture displaying the simulation timing diagram of the logic design for Decrement

Below you will see the simulated timing/waveform diagrams of each **Op-Code** selection from the **VHDL** design above.

## 7. AND Operation (C = "110")



Figure 9. Screen capture displaying the simulation timing diagram of the logic design for Subtraction.

Below you will see the simulated timing/waveform diagrams of each **Op-Code** selection from the **VHDL** design above.

#### 8. AND Operation (C = "111")



Figure 10. Screen capture displaying the simulation timing diagram of the logic design for Negation.

## **Conclusion:**

In summation, this lab was another good introduction to both **VHDL** and the **DE1-SoC** board. IT was also very enjoyable to implement the logic behind components in which we have learned previously. Being able to programmatically replicate the logic behind these components is something of beauty. It was a really good refresher on some basic combinational logic and a good opportunity to review previous concepts.