## **Homework 3: Memory and Finite State Machines**

This assignment is to be submitted electronically via Gradescope. You must upload your answers as a PDF to Gradescope by Wednesday, 4/3/19 at 11:59pm.

1. Below is a D-flipflop with a Falling Edge Trigger. Modify it (or redraw the entire diagram) so that it become a D-flipflop with a RISING Edge Trigger. (5 points)



2. (10 points) Below is a high level diagram for a Register File. Assume there are N registers and each resiter is holding B bits of data.



Write register: Specifies which register's values gets updated by data on the "Write data" bus when a write operation occurs.

Read register number 1: Specifies which register's values is output via the "Read data 1" bus.

Read register number 2: Specifies which register's values is output via the "Read data 2" bus.

2a. If we wanted to have the ability to write a single value to 2 (or more) registers in the register file, how would the design shown in class have to change? (5 points)

Instead of having my register file account for one write register I would have to add a total of n write register ports where n is the total number of registers I have. That way I can decide which registers I want to write to.

2b. If we wanted to have the ability to write two different values to two different registers in the register file, how would the design shown in class have to change? (5 points)

I would have the register file account for two write registers and two write data. Since I need to account for two different values, I would also add two more read data (3 and 4) so that I could send different values to the ALU as well.

3. (15 points) Consider the following Finite State Machine.



Start State: S0

Output value is under the line below the State number. i.e.:

- S0 outputs a 0
- S1 outputs a 1
- S2 outputs a 0
- S3 outputs a 1
- 3a. What is output by the above FSM for the input of:  $1\ 0\ 1\ 1\ 0\ 0\ 1\ 1\ 0$

## 0101010110110

3b. Create th

| s p | 1 | p0 | b | У | p1(next) | p0(next) |
|-----|---|----|---|---|----------|----------|
| 0   |   | 0  | 0 | 0 | 1        | 1        |
| 0   |   | 0  | 1 | 0 | 0        | 1        |
| 0   |   | 1  | 0 | 1 | 0        | 0        |
| 0   |   | 1  | 1 | 1 | 1        | 0        |
| 1   |   | 0  | 0 | 0 | 0        | 1        |
| 1   |   | 0  | 1 | 0 | 1        | 0        |
| 1   |   | 1  | 0 | 1 | 1        | 0        |
| 1   |   | 1  | 1 | 1 | 0        | 1        |

4. (15 points) Consider the following Finite State Machine:



Start State: S0

Inputs are listed before the slash on each transition

Outputs are listed after the slash on each transistion

4a. What is output by the above FSM for the input of: 1 0 1 1 0 0 0 1 0 0 1 1

## 010110001001

4b. Create the truth table to the above FSM. Encode the states using 2 bit binary values:  $S0 \Rightarrow 0.0$ ,  $S1 \Rightarrow 0.1$ ,  $S2 \Rightarrow 1.0$ 

| p1 | p0 | b | У | p1(next) | p0(next) |
|----|----|---|---|----------|----------|
| 0  | 0  | 0 | 0 | 1        | 0        |
| 0  | 0  | 1 | 0 | 0        | 1        |
| 0  | 1  | 0 | 1 | 1        | 0        |
| 0  | 1  | 1 | 1 | 0        | 1        |
| 1  | 0  | 0 | 0 | 1        | 0        |
| 1  | 0  | 1 | 0 | 0        | 1        |
| 1  | 1  | 0 | d | 0        | 0        |
| 1  | 1  | 1 | d | 0        | 0        |

5. (15 points) Consider the following circuit:



5b. Draw the Finite State Machine that is represented by the circuit:

n0

6. (20 points) Consider the following Finite State Machine:



Start State: S0

У

Inputs are listed before the slash on each transistion arc

Outputs are listed after the slash on each transistion arc

n1

| S3 1/0                                                   | 0 | 0 | 0 | 0 | 0 | 1 |
|----------------------------------------------------------|---|---|---|---|---|---|
| 6a. Give the truth table for the                         |   | 0 | 1 | 0 | 0 | 0 |
| values: $S0 \Rightarrow 0 \ 0, S1 \Rightarrow 0 \ 1, S2$ | 0 | 1 | 0 | 0 | 0 | 1 |
|                                                          | 0 | 1 | 1 | 0 | 1 | 0 |
|                                                          | 1 | 0 | 0 | 0 | 0 | 1 |
|                                                          | 1 | 0 | 1 | 0 | 1 | 1 |
|                                                          | 1 | 1 | 0 | 1 | 0 | 1 |
|                                                          | 1 | 1 | 1 | 0 | 0 | 0 |

6b. Design a circuit with equivalent behavior. Use 2 D-flipflops for the memory (which can be shown like the "State Register" in Q. 5). You may use decoders, multiplexors, and/or other gates.

7. (20 points) Suppose we have a machine that takes in an infinite stream of bits, one bit at a time. On every input, the machine will output '0', unless the machine has seen the pattern '10001' in the last five inputs where it will instead output '1'. Below is an example of this behavior.

Input: 01000101000100011100010...
Output: 000001000010001000010...

7a. Design an FSM that exhibits the behavior described above.

7b. Design a circuit with equivalent behavior. Use D-flipflops for the memory (which can be shown similar to the "State Register" in Q. 5). You may use decoders, multiplexors, and/or other gates.