



Recirculating seems rather wasteful we need a 2:1 mux for each flop. Plus all the cap and gates inside the flops on the clock network will be toggling.

Wouldn't it be better to just gate the clock? Pretty much same functionality but should save area and power? Yes, but you have to do it right.



Something this simple does not work. Recall the enable function is probably coming from a SM. So it changes slightly after the rising edge of clock.





Have to use an enable low latch to latch the clock enable signal. This ensures the enable is setup and ready for the next high phase of clock

Have to balance from clock root to all leaf nodes of clock



- Work in groups of two
- On the website you will find two files:
  - mult\_accum.sv (design that uses recirculating flops)
  - mult\_accum.dc (synthesis script)
- Synthesize mult\_accum.sv using the provided script
  - Note the area, and the power estimate
  - Note whether or not it passes timing
- Now modify the design to use gated clocks instead of recirculating. i.e. copy mult\_accum.sv and make mult\_accum\_gated.sv
- Modify the synthesis script as needed (minor change to read in mult\_accum\_gated.sv instead of mult\_accum.sv)
- Again synthesize and remark on the difference in both area and power.
- Submit the area and dynamic power numbers for both designs to the dropbox for this exercise. (both people submit)



This is what we have to start













