# ECE 551 HW3

- Due Mon Oct 16<sup>th</sup> @ 11:55PM
- Work Individually
- Remember What You Learned From the Cummings SNUG paper
- Use descriptive signal names and comment your code

# HW3 Problem 1 (15pts) SM Design

Not Started as Exercise...you are on your own for this one.

A Single Slope A2D converter (capable of averaging 8 samples) was discussed in Lecture 1. The block diagram is shown below. On the course webpage under HW3 you will find files: ss\_A2D\_tb.v, ss\_A2D\_datapath.v, ss\_A2D\_SM\_shell.sv.



Flesh out ss\_A2D\_SM\_shell.sv to complete the control (state machine). Simulate your resulting design using the provided self checking test bench. Submit your verilog for the state machine (file should be called ss\_A2D\_SM.sv to the dropbox for HW3). Also submit proof that it worked.

Recall there is a video in week1 (SS A2D) that discusses this design.

## HW3 Problem 2 (10pts) PWM12

#### Started as Ex10 on Mon Oct 2nd

This problem has to do with the completion of **PWM12** used for motor drive.

See Exercise10 for complete specification.

#### Submit:

- PWM12.sv
- Waveforms showing you tested at various duty cycles.

### HW3 Problem 3 (25pts) Dterm & full PID

#### Started as Ex11 on Weds Oct 4th

This problem has to do with the completion of the PID.

You need to infer the logic to implement the Dterm of the PID and test it. (rudimentary self checking testbench).

Then you need to integrate the Pterm (Ex06), Iterm(Ex09), and Dterm together to form the full PID.

See Exercise11 for complete specification.

#### Submit:

- Dterm.sv & Dterm\_tb.sv (stand alone Dterm logic and testbench)
- PID.sv & proof (transcript window) it passed the provided testbench

# What is UART (RS-232)

- RS-232 signal phases
  - Idle
  - Start bit
  - Data (8-data for our project)
  - Parity (no parity for our project)
  - Stop bit channel returns to idle condition
  - Idle or Start next frame



- Receiver monitors for falling edge of Start bit. Counts off 1.5 bit times and starts shifting (right shifting since LSB is first) data into a register.
- Transmitter sits idle till told to transmit. Then will shift out a 9-bit (start bit appended) register at the baud rate interval.

### **UART** Receiver/Transmitter



A host computer will send commands to the Logic Analyzer via a UART serial peripheral

| Signal:   | Dir: | Description                                     |
|-----------|------|-------------------------------------------------|
| clk,rst_n | in   | 50MHz system clock & active low reset           |
| RX        | in   | Serial data carrying command from host computer |
| rdy       | out  | Asserted when a byte has been received          |
| cmd[7:0]  | out  | Byte received (serves as command to LA)         |
| clr_rdy   | in   | Asserted to knock down the <b>rdy</b> signal.   |



The follower sends responses back to the host computer. These responses are sent via a UART serial peripheral.

| Signal:      | Dir: | Description                                                                     |
|--------------|------|---------------------------------------------------------------------------------|
| clk,rst_n    | in   | 50MHz system clock & active low reset                                           |
| TX           | out  | Serial data output back to host                                                 |
| trmt         | in   | Asserted for 1 clock to initiate transmission                                   |
| tx_data[7:0] | in   | Byte to transmit (response from LA)                                             |
| tx_done      | out  | Asserted when byte is done transmitting. Stays high till next byte transmitted. |

# Possible Topology of UART\_tx



Started as Exercise12 on Mon Oct 9th

Implement a the UART Transmitter (**UART\_tx.sv**).

Make a simple test bench for it. This is one instance in which I would not spend too much time on the test bench. You can just instantiate your transmitter and send a few bytes. Verify the correct functionality (including baud rate) by staring at the green waveforms. You will make a more comprehensive test bench in the next problem.

Submit **UART tx.sv** to the dropbox for HW3.

Started as Exercise13 on Weds Oct 11th

Implement a the UART Receiver (**UART rx.sv**).

Since you have a transmitter too, it is now easy to make a self checking test bench. Architect the test bench as shown. Is does the 8-bit value you transmit match the value you receive when the transmission completes.

Submit **UART\_rx.sv** and your self-checking test bench (and **proof** it ran) to the dropbox for HW3.

