**AN 19.17** 

# **ULPI Design Guide**

#### 1.0 INTRODUCTION

The purpose of this document is to serve as a design and verification companion for anybody designing a system using a UTMI+ Low Pin Interface (ULPI). The intention here is to present hardware design guidelines and provide supplemental explanations of the ULPI protocol. While some sections of the ULPI specification are repeated for convenient reference, this document is a supplement to the ULPI Specification so that both documents can be used to enable successful product design.

The most common use of the ULPI interface is in systems that connect a Hi-Speed USB 2.0 transceiver to a Link.

#### 1.1 References

- UTMI+ Low Pin Interface (ULPI) Specification, Revision 1.1, October 20th, 2004
- Universal Serial Bus Specification, Revision 2.0, April 27, 2000
- On-The-Go Supplement to the USB 2.0 Specification, Revision 1.3, December 5, 2006
- USB 2.0 Transceiver Macrocell Interface (UTMI) Specification, Version 1.02, May 27, 2000
- UTMI+ Specification, Revision 1.05, February 25, 2004

# 1.2 Background

The Universal Serial Bus (USB) is a serial data interface that supports data exchange between a host computer and a device. ULPI defines an interface between the Link and USB Transceiver to enable a transceiver to Serial Interface Engine (SIE), or "Link", connection with only 12 pins. It is highly recommended that any designer become familiar with both the USB and ULPI Specifications. This application note serves as a convenient reference and design supplement to those specifications.

# 2.0 ULPI OVERVIEW

ULPI is a standards based interface designed to provide a high capacity point-to-point connection between an SoC or ASIC to a Hi-Speed USB Transceiver, as shown in Figure 2-1.

FIGURE 2-1: INTERFACE CONNECTING A LINK TO A TRANSCEIVER



ULPI is a reduced pincount encapsulation and extension of the USB Transceiver Macrocell Interface (UTMI) and UTMI+ Specification. The ULPI signals are summarized here in Table 2-1 and a sample system interconnect is shown in Figure 2-2.

TABLE 2-1: ULPI INTERFACE SIGNALS RELATIVE TO THE TRANSCEIVER

| Signal    | Direction | Description                                                                                                                                                                                                                                                                                                                                                                              |
|-----------|-----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CLK       | I/O       | 60MHz ULPI clock. All ULPI signals are driven synchronous to the rising edge of this clock.                                                                                                                                                                                                                                                                                              |
| DATA[7:0] | I/O       | 8-bit bi-directional data bus. Bus ownership is determined by DIR. The Link and transceiver initiate data transfers by driving a non-zero pattern onto the data bus. ULPI defines interface timing for a single-edge data transfers with respect to rising edge of the ULPI clock.                                                                                                       |
| DIR       | OUT       | Controls the direction of the data bus. When the transceiver has data to transfer to the Link, it drives DIR high to take ownership of the bus. When the transceiver has no data to transfer it drives DIR low and monitors the bus for commands from the Link. The transceiver will pull DIR high whenever the interface cannot accept data from the Link, such as during PLL start-up. |
| STP       | IN        | The Link asserts STP for one clock cycle to stop the data stream currently on the bus. If the Link is sending data to the transceiver, STP indicates the last byte of data was on the bus in the previous cycle.                                                                                                                                                                         |
| NXT       | OUT       | The transceiver asserts NXT to throttle the data coming from the Link. When the Link is sending data to the transceiver, NXT indicates when the current byte has been accepted by the transceiver. The Link places the next byte on the data bus in the clock cycle following the assertion of NXT.                                                                                      |

FIGURE 2-2: ULPI INTERFACE BETWEEN SOC AND USB TRANSCEIVER (OUTPUT CLOCK MODE)



# 3.0 ULPI HARDWARE DESIGN

This section covers general hardware design guidelines for a ULPI interface. For hardware guidelines relative to specific Microchip USB Transceiver products, Microchip provides application notes for each package type and product line. These application notes are available through your local Microchip FAE. It is highly recommended that design reference materials from the SoC/ASIC vendor be used in conjunction with technical documentation offered by Microchip.

# 3.1 Physical Interconnect

ULPI interface timing is defined in the ULPI specification and summarized in Section 5.1. To meet the ULPI timing specification and insure robust ULPI interface design, three key system elements that contribute to the ULPI timing budget must be considered:

- USB Transceiver
- · Printed Circuit Board Design
- SoC

The data sheet for each Microchip USB ULPI Transceiver specifies its ULPI Interface Timing. For all Microchip products, the ULPI timing of the transceiver meets or exceeds the requirements defined in the ULPI specification.

The Printed Circuit Board should be designed based on the SoC design guidelines provided by the SoC vendor. The main PCB considerations for all ULPI designs are:

- Controlled Impedance Traces (50-60 ohms)
- · Trace Length
- Trace-to-Trace Skew

A conservative rule for ULPI trace length is to limit each trace to a total length of less than 3 inches, but this parameter is totally dependent on the specific SoC being used. Even SoCs from the same vendor which use the same Link IP are subject to differences, such as pin routing and muxing, which affect ULPI timing. The CLK signal is the clock reference to which all ULPI signals and logic are referenced. Ideally, ULPI traces should be routed to within 0.5 inches of CLKOUT.

To increase confidence in the ULPI PCB design, signal integrity analysis should be performed with the goal of maximizing signal quality. Accurate simulation can expose signal integrity issues early in the design cycle, and reduce development time and expense.

A series termination resistor placed near the clock source has been shown to be beneficial in some ULPI applications, but this is best confirmed through simulation. If possible, it is recommended that designs include at least a zero ohm CLK source series termination resistor in the case that termination is found to be necessary after the PCB has been built up.

#### 3.2 Design for Test and Verification

When verifying timing or when trying to diagnose a problem on a USB interface, a logic analyzer is often required to quickly accomplish these tasks. To facilitate this effort, it is highly recommended that all ULPI signals be brought to a test point. Ideally, signals should be brought out to a Tektronix D-Max or Agilent Soft Touch low capacitance logic analyzer probe interface. However, for most applications, a more practical expectation is that all ULPI signals should simply be accessible through either a test point or a via accessible from the top or bottom side of the PCB.

#### 3.3 Other Design Considerations

As with all high-speed digital circuits, robust designs should isolate the ULPI signals from noise from adjacent signals and power supplies.

# 4.0 ULPI START-UP AND RESETS

# 4.1 Power-On Reset (POR)

Figure 4-1 shows the Microchip Transceiver start-up sequence from the time that the ULPI I/O power supply is stable (T0) to the time that the Transceiver completes its POR (T2). When the USB Transceiver is in reset, the DIR pin will be driven high until the 60 MHz output clock is stable. In the case of ULPI Input Clock Mode, DIR will stay high until the internal PLL is locked and stable. As soon as the Transceiver and the Link are both out of reset, the Transceiver sends an RXCMD to the Link.



FIGURE 4-1: POWER-ON RESET START-UP TIMING

# 4.2 Hardware Reset (RESETB)

RESETB denotes an active low hardware reset input to the USB Transceiver. Asserting RESETB will cause the 60 MHz Output Clock to stop and DIR to be driven high. Internally, the USB Transceiver will exit a hardware reset in the same way that it exits a POR, as shown in Figure 4-1. The PLL will re-lock and the ULPI registers are returned to their default states.

#### 4.3 Software Reset

The USB Transceiver can be reset by setting bit 5 of the Function Control Register. While the USB Transceiver is in reset, DIR will be driven high. Since the 60MHz clock from the PLL stays in lock during reset, the 60 MHz Output Clock (CLKOUT) will continue to run.

# 5.0 TIMING AND PROTOCOL

The ULPI specification defines the "Synchronous" mode, the Low Power "Asynchronous" Mode, and several other optional asynchronous modes. While Microchip USB transceivers support all asynchronous modes defined by the ULPI specification, this application note focuses on Synchronous mode. For more information about non-Synchronous modes, consult the product data sheet and the ULPI Specification.

The Synchronous ULPI interface references a 60MHz clock which can be sourced by the USB Transceiver or by the SoC. All ULPI transceivers must be capable of providing a 60MHz output clock and may optionally be able to accept an external 60MHz clock. All of the latest Microchip USB Transceivers support both the 60 MHz Output Clock Mode and Input Clock Mode, as defined by the ULPI Specification.

# 5.1 ULPI Timing

All ULPI data and control signals are referenced to the rising edge of a 60 MHz reference clock. Figure 5-1 and Table 5-1 are taken from the ULPI Specification and define the ULPI interface timing for the USB Transceiver. It is expected that any SoC that integrates a link meets the setup and hold times defined here for the USB Transceiver.

FIGURE 5-1: TIMING DIAGRAM FOR SYNCHRONOUS ULPI OPERATION.



TABLE 5-1: ULPI TIMING SPECIFICATION

| Parameter                                  | Symbol   | Min  | Max | Units |
|--------------------------------------------|----------|------|-----|-------|
| Output clock                               |          |      |     |       |
| Setup time (control in, 8-bit data in)     | Tsc, Tsd |      | 6.0 | ns    |
| Hold time (control in, 8-bit data in)      | THC, THD | 0.0  |     | ns    |
| Output delay (control out, 8-bit data out) | TDC, TDD |      | 9.0 | ns    |
| Setup time (4-bit data in) (optional)      | TSDD     |      | 3.0 | ns    |
| Hold time (4-bit data in) (optional)       | THDD     | -0.8 |     | ns    |
| Output delay (4-bit data out) (optional)   | TDDD     |      | 4.0 | ns    |
| Input clock (optional)                     |          |      |     |       |
| Setup time (control in, 8-bit data in)     | Tsc, Tsd |      | 3.0 | ns    |
| Hold time (control in, 8-bit data in)      | THC, THD | 1.5  |     | ns    |
| Output delay (control out, 8-bit data out) | TDC, TDD |      | 6.0 | ns    |
| Setup time (4-bit data in)                 | TSDD     |      | 2.5 | ns    |
| Hold time (4-bit data in)                  | THDD     | 0.8  |     | ns    |
| Output delay (4-bit data out)              | DOOT     |      | 3.5 | ns    |

# 5.1.1 ULPI OUTPUT CLOCK MODE

ULPI Output Clock Mode support is required by the ULPI specification and is the most common ULPI clock mode. In this mode, the USB Transceiver generates the 60MHz ULPI clock used by the Link, as shown in Figure 5-2.

FIGURE 5-2: ULPI OUTPUT CLOCK SYSTEM DIAGRAM



#### 5.1.2 ULPI INPUT CLOCK MODE

Most Microchip USB transceivers may also be used with a 60MHz clock source, as shown in Figure 5-3. When using ULPI Input Clock Mode, the Link must supply the 60MHz ULPI clock to the USB Transceiver.

Unlike some USB Transceiver vendors who advertise support for this mode, Microchip fully meets the timing parameters required by the ULPI Specification.

FIGURE 5-3: ULPI INPUT CLOCK SYSTEM DIAGRAM



# 5.2 ULPI Command Bytes

In addition to sending transmit and receive data across the data bus, ULPI defines Transmit Command byte that is originated by the Link and a Receive Command byte that is originated by the Transceiver.

#### 5.2.1 TRANSMIT COMMAND (TX CMD)

A command from the Link begins a ULPI transfer from the Link to the USB transceiver. The TX CMD byte informs the transceiver of the type of transaction that is being initiated by the link. Table 5-2 presents all of the valid TX CMDs defined by the ULPI specification as well as the associated Packet IDs (PIDs) that are defined by the USB specification.

TABLE 5-2: TX CMD ENCODING

| TX CMD            | CMD[7:6] | Payload[5:0] | Hex  | Comments                      |
|-------------------|----------|--------------|------|-------------------------------|
| IDLE              | 00b      | 00_000b      | 0x00 | Bus idle condition            |
| TX NO PID         | 01b      | 00_000b      | 0x40 | Next byte is data to transmit |
| TX PID OUT        | 01b      | 00_0001b     | 0x41 | Host-to-device transaction    |
| TX PID IN         | 01b      | 00_1001b     | 0x49 | Device-to-host transaction    |
| TX PID SOF        | 01b      | 00_0101b     | 0x45 | SOF Packet Marker             |
| TX PID SETUP      | 01b      | 00_1101b     | 0x4D | SETUP Token                   |
| TX PID DATA0      | 01b      | 00_0011b     | 0x43 | Data Packet Even              |
| TX PID DATA1      | 01b      | 00_1011b     | 0x4B | Data Packet Odd               |
| TX PID ISO        | 01b      | 00_0111b     | 0x47 | Data Packet HS Isochronous    |
| TX PID DATA SPLIT | 01b      | 00_1111b     | 0x4F | Data Packet HS Split          |
| TX PID ACK        | 01b      | 00_0010b     | 0x42 | ACK                           |
| TX PID NAK        | 01b      | 00_1010b     | 0x4A | NAK                           |

TABLE 5-2: TX CMD ENCODING (CONTINUED)

| TX CMD          | CMD[7:6] | Payload[5:0] | Hex  | Comments                                       |
|-----------------|----------|--------------|------|------------------------------------------------|
| TX PID STALL    | 01b      | 00_1110b     | 0x4E | STALL                                          |
| TX PID NYET     | 01b      | 00_0110b     | 0x46 | NYET                                           |
| TX PID PRE      | 01b      | 00_1100b     | 0x4C | PRE- Send Preamble to FS hub LS device         |
| TX PID HS SPLIT | 01b      | 00_1000b     | 0x48 | SPLIT - HS Split Transaction                   |
| TX PID HS PING  | 01b      | 00_0100b     | 0x44 | PING - HS Flow Control Probe                   |
| REGISTER WRITE  | 10b      | {reg_addr}   |      | Immediate Register Write                       |
| REGISTER READ   | 11b      | {reg_addr}   |      | Immediate Register Read                        |
| REGISTER WRITE  | 10b      | 10_1111b     |      | Extended Register Write. Address in next byte. |
| REGISTER READ   | 11b      | 10_1111b     |      | Extended Register Read. Address in next byte.  |

# 5.2.1.1 Write a Register

The Link initiates a write to an immediate register in the transceiver by first sending the TX CMD byte that is described in Table 5-2. Table 5-3 provides a description of the events represented in Figure 5-4.

TABLE 5-3: REGISTER WRITE TIME EVENTS

| Time Tick | Description                                                                        |
|-----------|------------------------------------------------------------------------------------|
| T1        | Link drives TX CMD (Immediate Register Write).                                     |
| T2        | Transceiver asserts NXT to indicate that TX CMDTX CMD has been latched by the PHY. |
| Т3        | Link drives the data to be written to the register.                                |
| T4        | Transceiver latches data.                                                          |
| T5        | Transceiver latches STP. This completes the transaction.                           |

FIGURE 5-4: LINK WRITES TO IMMEDIATE REGISTER



Figure 5-5 is a logic analyzer screen shot that shows a register write operation.

 $0x96 = 10\ 010110b$ 

CMD[7:6] = 10b (Immediate Register Write)

Payload[5:0] = 010110b (0x16h)

This transaction is an Immediate Register Write to address 0x16h (Scratch Register).

The DATA packet "D1" written to address 0x16h is value 0xAFh.



FIGURE 5-5: LOGIC ANALYZER - LINK WRITES TO IMMEDIATE REGISTER

# 5.2.1.2 Reading a Register

The Link initiates reading an immediate register by first sending the TX CMD byte that is described in Table 5-2. Table 5-4 provides a description of the events represented in Figure 5-6.

| TABLE 5-4: REGISTER READ TIME EVEN | <b>NTS</b> |
|------------------------------------|------------|
|------------------------------------|------------|

| Time Tick | Description                                                                  |
|-----------|------------------------------------------------------------------------------|
| T2        | Link drives TX CMD (Immediate Register Read).                                |
| Т3        | Transceiver asserts NXT to indicate that TX CMD has been latched by the PHY. |
| T4        | Link releases the bus and the transceiver drives DIR.                        |
| T5        | Transceiver drives the requested data.                                       |
| Т6        | Link latches the received data.                                              |

FIGURE 5-6: LINK READS IMMEDIATE REGISTER



Figure 5-7 is a logic analyzer screen shot that shows a register write operation.

 $0xD6 = 11\ 010110b$ 

CMD[7:6] = 11b (Immediate Register Read)

Payload[5:0] = 010110b (0x16h)

This transaction is an Immediate Register Read from address 0x16h (Scratch Register).

The DATA packet "Data" read from address 0x16h is value 0xBAh.

FIGURE 5-7: LOGIC ANALYZER - LINK READS IMMEDIATE REGISTER



#### 5.2.2 RECEIVE COMMAND (RXCMD)

The ULPI Specification defines the Receive Command Byte (RXCMD) to send status information to the Link. The RXCMD byte is defined as shown in Figure 5-8.

FIGURE 5-8: ULPI RXCMD BYTE DEFINITION

| Data | Name          | Description                            |                          |                |                  |          |
|------|---------------|----------------------------------------|--------------------------|----------------|------------------|----------|
| 1:0  | Linestate     | Data[0]<br>Data[1]                     | = Li<br> = Li            | nesta<br>nesta | ate[0]<br>ate[1] | DP<br>DM |
| 3:2  | Vbus State    |                                        |                          |                |                  |          |
|      |               | Value                                  | Sess End                 | Sess Valid     | Vbus Valid       |          |
|      |               | 00                                     | 1                        | 0              | 0                |          |
|      |               | 01                                     | 0                        | 0              | 0                |          |
|      |               | 10                                     | Х                        | 1              | 0                |          |
|      |               | 11                                     | Х                        | Х              | 1                |          |
| 5:4  | RxEvent       | Value                                  | Rxactive                 | RxError        | Host<br>Disc     |          |
|      |               | 00                                     | 0                        | 0              | 0                |          |
|      |               | 01                                     | 1                        | 0              | 0                |          |
|      |               | 11                                     | 1                        | 1              | 0                |          |
|      |               | 10                                     | Χ                        | Χ              | 1                |          |
|      | ID            |                                        | ID==0 Host, ID==1 Device |                |                  |          |
| 7    | Alt Interrupt | Synchronous Interrupt Bit, Active High |                          |                |                  |          |

An RXCMD will be sent when one of the following conditions changes:

- USB Receive Information (LineState, RxActive, RxError)
- Interrupt Events (Hostdisconnect, Vbus, IdGnd, Carkit interrupts, RID Converter Done)

A single RXCMD and sequential (back-to-back) RXCMDs are shown in Figure 5-9. An RXCMD has a lower priority than USB receive and transmit data, but has higher priority than Register Read and Write commands.



# FIGURE 5-9: ULPI RXCMD TIMING

# 5.3 USB Packets

Table 5-5 shows all of the valid Packet IDs (PIDs) that a USB packet can contain.

**TABLE 5-5: PID DEFINITIONS** 

| PID       | Name  | Byte | Description                                                |  |
|-----------|-------|------|------------------------------------------------------------|--|
| TOKEN     | OUT   | 0xE1 | Host Transfer to Endpoint                                  |  |
|           | IN    | 0x69 | Endpoint to Host Transfer                                  |  |
|           | SOF   | 0xA5 | Start of Frame (never ACK'd)                               |  |
|           | SETUP | 0x2D | Host to function setup of control pipe. (Cannot be NAK'd.) |  |
| DATA      | DATA0 | 0xC3 | Data Packet PID Even                                       |  |
|           | DATA1 | 0x4B | Data Packet PID Odd                                        |  |
|           | DATA2 | 0x87 | DATA Packet High Speed Isochronous                         |  |
|           | MDATA | 0x0F | Data Packet High Speed Split Isochronous                   |  |
| HANDSHAKE | ACK   | 0xD2 | Acknowledge; Receiver has accepted error-free packet       |  |
|           | NAK   | 0x5A | Receiver cannot accept data or Transmit cannot send data   |  |
|           | STALL | 0x1E | Endpoint has halted                                        |  |
|           | NYET  | 0x96 | No response yet from receiver                              |  |
| SPECIAL   | PRE   | 0x3C | Full speed hub pre-PID LS packet                           |  |
|           | ERR   | 0x3C | Split transaction error                                    |  |
|           | SPLIT | 0x78 | High Speed Split Transaction                               |  |
|           | PING  | 0xB4 | High Speed control probe for bulk/control                  |  |
|           | LPM   | 0xF0 | Link Power Management (formerly Reserved)                  |  |

#### 5.3.1 TRANSMIT PACKET

A TX CMD from the Link begins a ULPI transfer from the Link to the USB Transceiver. For a complete list of Transmit Packet IDs and how they are encoded on the ULPI bus, refer to Table 5-2.

For Transmit Packets, the TX CMD byte is followed by the data being sent, as shown in Figure 5-10.

FIGURE 5-10: TRANSMITTING A PACKET



#### 5.3.2 RECEIVE PACKET

The transceiver gains ownership of the data bus due to receive packet by asserting DIR when it is receiving data, as shown in Figure 5-11.

FIGURE 5-11: RECEIVING A PACKET



# 5.4 Entering and Exiting Suspend

It is important to note that a ULPI Suspend is not the same thing as a USB Suspend. A ULPI Suspend condition is defined in the ULPI specification and provides for a low power mode for the USB Transceiver. For more information about the USB Suspend condition, refer to the USB 2.0 Specification.

To enter suspend, the SuspendM bit must be cleared in the Function Control Register, as shown in Figure 5-12.

FIGURE 5-12: ENTERING LOW POWER MODE (SUSPEND)



TX CMD = 0x84 = 10 000100b

CMD[7:6] = 10b (Immediate Register Write)

Payload[5:0] = 000100b (Address 0x04h)

Data = 0x9 (SuspendM=0, Non-driving, Full Speed Transceiver enabled)

The USB Transceiver cannot wake itself from suspend. The Link must assert STP to wake up the USB Transceiver, as shown in Figure 5-13. Alternatively, the USB Transceiver may be woken up by receiving a hardware reset, as described in Section 4.2, "Hardware Reset (RESETB)".

# FIGURE 5-13: RESUMING FROM LOW POWER MODE (SUSPEND)



# 6.0 SOFTWARE DESIGN

Because of the standards-based nature of the USB Transceiver ULPI and USB interfaces, a common driver may be used for any USB Transceiver compliant with the ULPI specification. This is commonly delivered with the SoC Board Support Package (BSP) made available from your SoC vendor.

The registers used for USB operation are detailed in the ULPI specification. The software drivers should be written to use only the standard registers. This makes it possible to maintain software compatibility with ULPI transceivers from various manufacturers. The Microchip transceiver can be designed in with little or no change required to existing software.

"Vendor-specific" registers are provided in the ULPI specification for features unique to the vendor or product. For instance, Microchip USB Transceivers offer Transmit Boost and Receiver Sensitivity Enhancement features that are configured through these vendor-specific registers.

# 7.0 ULPI COMMUNICATIONS ISSUES

If problems are encountered during ULPI communication, this section offers suggestions on how to diagnose common problems.

TABLE 7-1: COMMON SYMPTOMS AND ISSUES

| Signal(s) to Measure<br>(Recommended Test<br>Equipment)            | Expected                                                                                                                                                          | If unexpected result, possible issues include:                                            |
|--------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------|
| CLKOUT<br>(Oscilloscope)                                           | 60 MHz                                                                                                                                                            | REFCLK not oscillating at correct frequency.                                              |
|                                                                    |                                                                                                                                                                   | 2. RESETB held low.                                                                       |
|                                                                    |                                                                                                                                                                   | 3. VDD18/VDDIO not powered.                                                               |
|                                                                    |                                                                                                                                                                   | 4. SuspendM bit cleared (HY in Suspend).                                                  |
| VDD18, VDDIO<br>(Volt Meter, Oscillo-<br>scope)                    | VDD18 = 1.8V (Typ)<br>VDDIO = 1.8V - 3.3V (Typ)                                                                                                                   | PHY digital core, ULPI interface not powered.                                             |
| RESETB<br>(Oscilloscope)                                           | RESETB = 1.6V - 3.3V for synchronous ULPI function.                                                                                                               | RESETB pin held low by logic external to PHY.                                             |
|                                                                    |                                                                                                                                                                   | 2. RESETB pin floating.                                                                   |
| Start-up: ULPI Bus at fall-<br>ing edge of STP<br>(Logic Analyzer) | STP held high until link comes out of reset. (See Figure 4-1) Link must not drive anything other than Idle (0x00h) prior to completing reset and driving STP low. | Link not operating per ULPI specification during start-<br>up/reset.                      |
| Start-up: ULPI Bus when CLKOUT begins oscillat-                    | CLKOUT starts oscillating, DIR transitions from high to low.                                                                                                      | RESETB being held low.                                                                    |
| ing<br>(Logic Analyzer)                                            | (See Figure 4-1)                                                                                                                                                  | 2. VDD18/VDDIO not powered.                                                               |
| Start-up: ULPI Bus at<br>Falling edge of DIR<br>(Logic Analyzer    | After PHY exits reset, and RXCMD should be sent from the PHY to the link.                                                                                         | RXCMD not sent. Verify RESETB=1, CLKOUT is active, and DIR.                               |
|                                                                    | (See Figure 4-1).                                                                                                                                                 | 2. RXCMD sent. Verify DATA[6] = 1 (B Device) or = 1 (A Device / Host).                    |
|                                                                    |                                                                                                                                                                   | Verify DATA[3:2] reflects the Vbus voltage state.                                         |
| Start-up: ULPI Bus at Falling edge of DIR                          | RXCMD following PHY POR is present, but the value of DATA[6]                                                                                                      | (Device) ID Pin pulled down or grounded.                                                  |
| (Logic Analyzer                                                    | does not = 1 (Device) or = 0 (Host).                                                                                                                              | 2. (Host) ID pin floating or pulled up.                                                   |
| Start-up: ULPI Bus at Falling edge of DIR                          | RXCMD following PHY POR is present, but the value of                                                                                                              | USB cable not connected.                                                                  |
| (Logic Analyzer                                                    | DATA[3:2] does not reflect correct voltage state of VBUS.                                                                                                         | (Host) VBUS resistor (RVBUS) too large. Refer to specific product data sheet for details. |
| VBUS at PHY pin (Oscilloscope)                                     |                                                                                                                                                                   | VbusValid/SessEnd comparators disabled.                                                   |
|                                                                    |                                                                                                                                                                   | 5. Vado valid/ Cocoletta comparatoro disabilea.                                           |

# APPENDIX A: APPLICATION NOTE REVISION HISTORY

# TABLE A-1: REVISION HISTORY

| Revision Level & Date  | Section/Figure/Entry                                                         | Correction |  |  |  |
|------------------------|------------------------------------------------------------------------------|------------|--|--|--|
| DS00002944A (01-30-19) | REV A replaces previous SMSC version Rev. 1.0 (11-26-12)                     |            |  |  |  |
| Rev. 1.0 (11-26-12)    | Document co-branded: Microchip logo added; modification to legal disclaimer. |            |  |  |  |
| Rev. 1.0 (05-07-09)    | Initial Release                                                              |            |  |  |  |

#### Note the following details of the code protection feature on Microchip devices:

- Microchip products meet the specification contained in their particular Microchip Data Sheet.
- Microchip believes that its family of products is one of the most secure families of its kind on the market today, when used in the
  intended manner and under normal conditions.
- There are dishonest and possibly illegal methods used to breach the code protection feature. All of these methods, to our knowledge, require using the Microchip products in a manner outside the operating specifications contained in Microchip's Data Sheets. Most likely, the person doing so is engaged in theft of intellectual property.
- Microchip is willing to work with the customer who is concerned about the integrity of their code.
- Neither Microchip nor any other semiconductor manufacturer can guarantee the security of their code. Code protection does not mean that we are guaranteeing the product as "unbreakable."

Code protection is constantly evolving. We at Microchip are committed to continuously improving the code protection features of our products. Attempts to break Microchip's code protection feature may be a violation of the Digital Millennium Copyright Act. If such acts allow unauthorized access to your software or other copyrighted work, you may have a right to sue for relief under that Act.

Information contained in this publication regarding device applications and the like is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. MICROCHIP MAKES NO REPRESENTATIONS OR WARRANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMATION, INCLUDING BUT NOT LIMITED TO ITS CONDITION, QUALITY, PERFORMANCE, MERCHANTABILITY OR FITNESS FOR PURPOSE. Microchip disclaims all liability arising from this information and its use. Use of Microchip devices in life support and/or safety applications is entirely at the buyer's risk, and the buyer agrees to defend, indemnify and hold harmless Microchip from any and all damages, claims, suits, or expenses resulting from such use. No licenses are conveyed, implicitly or otherwise, under any Microchip intellectual property rights unless otherwise stated.

#### **Trademarks**

The Microchip name and logo, the Microchip logo, AnyRate, AVR, AVR logo, AVR Freaks, BitCloud, chipKIT, chipKIT logo, CryptoMemory, CryptoRF, dsPIC, FlashFlex, flexPWR, Heldo, JukeBlox, KeeLoq, Kleer, LANCheck, LINK MD, maXStylus, maXTouch, MediaLB, megaAVR, MOST, MOST logo, MPLAB, OptoLyzer, PIC, picoPower, PICSTART, PIC32 logo, Prochip Designer, QTouch, SAM-BA, SpyNIC, SST, SST Logo, SuperFlash, tinyAVR, UNI/O, and XMEGA are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

ClockWorks, The Embedded Control Solutions Company, EtherSynch, Hyper Speed Control, HyperLight Load, IntelliMOS, mTouch, Precision Edge, and Quiet-Wire are registered trademarks of Microchip Technology Incorporated in the U.S.A.

Adjacent Key Suppression, AKS, Analog-for-the-Digital Age, Any Capacitor, Anyln, AnyOut, BodyCom, CodeGuard, CryptoAuthentication, CryptoAutomotive, CryptoCompanion, CryptoController, dsPICDEM, dsPICDEM.net, Dynamic Average Matching, DAM, ECAN, EtherGREEN, In-Circuit Serial Programming, ICSP, INICnet, Inter-Chip Connectivity, JitterBlocker, KleerNet, KleerNet logo, memBrain, Mindi, MiWi, motorBench, MPASM, MPF, MPLAB Certified logo, MPLIB, MPLINK, MultiTRAK, NetDetach, Omniscient Code Generation, PICDEM, PICDEM.net, PICkit, PICtail, PowerSmart, PureSilicon, QMatrix, REAL ICE, Ripple Blocker, SAM-ICE, Serial Quad I/O, SMART-I.S., SQI, SuperSwitcher, SuperSwitcher II, Total Endurance, TSHARC, USBCheck, VariSense, ViewSpan, WiperLock, Wireless DNA, and ZENA are trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

SQTP is a service mark of Microchip Technology Incorporated in the U.S.A.

Silicon Storage Technology is a registered trademark of Microchip Technology Inc. in other countries.

GestIC is a registered trademark of Microchip Technology Germany II GmbH & Co. KG, a subsidiary of Microchip Technology Inc., in other countries.

All other trademarks mentioned herein are property of their respective companies.

© 2009-2019, Microchip Technology Incorporated, All Rights Reserved.

ISBN: 9781522440987

# QUALITY MANAGEMENT SYSTEM CERTIFIED BY DNV = ISO/TS 16949=

Microchip received ISO/TS-16949:2009 certification for its worldwide headquarters, design and wafer fabrication facilities in Chandler and Tempe, Arizona; Gresham, Oregon and design centers in California and India. The Company's quality system processes and procedures are for its PIC® MCUs and dsPIC® DSCs, KEELOQ® code hopping devices, Serial EEPROMs, microperipherals, nonvolatile memory and analog products. In addition, Microchip's quality system for the design and manufacture of development systems is ISO 9001:2000 certified.



# Worldwide Sales and Service

#### **AMERICAS**

Corporate Office 2355 West Chandler Blvd. Chandler, AZ 85224-6199

Tel: 480-792-7200 Fax: 480-792-7277 Technical Support:

http://www.microchip.com/ support

Web Address:

www.microchip.com

Atlanta Duluth, GA

Tel: 678-957-9614 Fax: 678-957-1455

Austin, TX Tel: 512-257-3370

**Boston** 

Westborough, MA Tel: 774-760-0087 Fax: 774-760-0088

Chicago Itasca, IL

Tel: 630-285-0071 Fax: 630-285-0075

Dallas

Addison, TX Tel: 972-818-7423 Fax: 972-818-2924

**Detroit** Novi, MI

Tel: 248-848-4000

Houston, TX Tel: 281-894-5983

Tel: 281-894-5983 Indianapolis Noblesville, IN

Tel: 317-773-8323 Fax: 317-773-5453 Tel: 317-536-2380

Los Angeles

Mission Viejo, CA Tel: 949-462-9523 Fax: 949-462-9608 Tel: 951-273-7800

Raleigh, NC Tel: 919-844-7510

New York, NY Tel: 631-435-6000

**San Jose, CA** Tel: 408-735-9110 Tel: 408-436-4270

**Canada - Toronto** Tel: 905-695-1980 Fax: 905-695-2078

#### ASIA/PACIFIC

Australia - Sydney Tel: 61-2-9868-6733

China - Beijing Tel: 86-10-8569-7000

China - Chengdu Tel: 86-28-8665-5511

**China - Chongqing** Tel: 86-23-8980-9588

**China - Dongguan** Tel: 86-769-8702-9880

**China - Guangzhou** Tel: 86-20-8755-8029

China - Hangzhou Tel: 86-571-8792-8115

China - Hong Kong SAR Tel: 852-2943-5100

China - Nanjing Tel: 86-25-8473-2460

China - Qingdao Tel: 86-532-8502-7355

**China - Shanghai** Tel: 86-21-3326-8000

**China - Shenyang** Tel: 86-24-2334-2829

**China - Shenzhen** Tel: 86-755-8864-2200

China - Suzhou

Tel: 86-186-6233-1526 China - Wuhan

Tel: 86-27-5980-5300

China - Xian Tel: 86-29-8833-7252

China - Xiamen Tel: 86-592-2388138

**China - Zhuhai** Tel: 86-756-3210040

#### ASIA/PACIFIC

India - Bangalore Tel: 91-80-3090-4444

India - New Delhi Tel: 91-11-4160-8631

**India - Pune** Tel: 91-20-4121-0141

Japan - Osaka

Tel: 81-6-6152-7160

**Japan - Tokyo** Tel: 81-3-6880- 3770

Korea - Daegu Tel: 82-53-744-4301

Korea - Seoul Tel: 82-2-554-7200

Malaysia - Kuala Lumpur Tel: 60-3-7651-7906

Malaysia - Penang Tel: 60-4-227-8870

Philippines - Manila Tel: 63-2-634-9065

**Singapore** Tel: 65-6334-8870

**Taiwan - Hsin Chu** Tel: 886-3-577-8366

Taiwan - Kaohsiung Tel: 886-7-213-7830

**Taiwan - Taipei** Tel: 886-2-2508-8600

Thailand - Bangkok Tel: 66-2-694-1351

Vietnam - Ho Chi Minh Tel: 84-28-5448-2100

#### **EUROPE**

**Austria - Wels** Tel: 43-7242-2244-39

Fax: 43-7242-2244-393

Denmark - Copenhagen Tel: 45-4450-2828

Fax: 45-4485-2829 Finland - Espoo Tel: 358-9-4520-820

France - Paris

Tel: 33-1-69-53-63-20 Fax: 33-1-69-30-90-79

Germany - Garching Tel: 49-8931-9700

**Germany - Haan** Tel: 49-2129-3766400

**Germany - Heilbronn** Tel: 49-7131-67-3636

Germany - Karlsruhe Tel: 49-721-625370

**Germany - Munich** Tel: 49-89-627-144-0 Fax: 49-89-627-144-44

**Germany - Rosenheim** Tel: 49-8031-354-560

Israel - Ra'anana Tel: 972-9-744-7705

Italy - Milan

Tel: 39-0331-742611 Fax: 39-0331-466781

**Italy - Padova** Tel: 39-049-7625286

**Netherlands - Drunen** Tel: 31-416-690399 Fax: 31-416-690340

Norway - Trondheim Tel: 47-7288-4388

**Poland - Warsaw** Tel: 48-22-3325737

**Romania - Bucharest** Tel: 40-21-407-87-50

**Spain - Madrid** Tel: 34-91-708-08-90 Fax: 34-91-708-08-91

**Sweden - Gothenberg** Tel: 46-31-704-60-40

Sweden - Stockholm Tel: 46-8-5090-4654

**UK - Wokingham** Tel: 44-118-921-5800 Fax: 44-118-921-5820