| CS 2110 - | — Quiz 3 | 3, Group | A |
|-----------|----------|----------|---|
| February  | 2018     |          |   |

| Full name:   |                                         |
|--------------|-----------------------------------------|
| GT username: |                                         |
| This quiz    | is worth a total of <b>100 points</b> . |

You are allowed to use one sheet of scrap paper. Feel free to request scrap paper from your Teaching Assistants. Please make sure that all of your answers are contained within the answer boxes or the fill-in lines. Do not write your work in the answer boxes, keep all of your work on your scrap paper. You will NOT be given credit for showing work. Having anything except the answer inside the boxes or above the fill-in lines reduces autograder performance and might cause incorrect results. Make sure to write your name, username, and answers legibly. You will not receive credit for illegible answers.

## **State Machines**

1. Fill in the truth table for a binary encoded (reduced) state machine according to the state diagram. S1, S0 are the two bits representing the current state's number and N1, N0 are the ones representing the next state, where the bits denoted with 0 represent the least-significant bit.



| S1 | S0 | G | N1 | N0 |
|----|----|---|----|----|
| 0  | 0  | 0 |    |    |
| 0  | 0  | 1 |    |    |
| 0  | 1  | 0 |    |    |
| 0  | 1  | 1 |    |    |
| 1  | 0  | 0 |    |    |
| 1  | 0  | 1 |    |    |
| 1  | 1  | 0 |    |    |
| 1  | 1  | 1 |    |    |

2. Simplify the following K-map and write the simplified boolean expressions in the box. Only the expressions will be graded, and not the groupings drawn on the map. Write your answer in sum/product notation, for example AB + BC. Only the most efficient (the most simplified) expression will get full credit.

| CD AB | 11 | 10 | 00 | 01 |
|-------|----|----|----|----|
| 11    | 1  | 0  | 1  | X  |
| 10    | 0  | 1  | 0  | 0  |
| 00    | x  | 1  | 0  | x  |
| 01    | x  | 0  | 1  | 1  |

Write your simplified expression in this box:

16

14

## LC-3 Control Signals

4.

3. The control signals activated for each cycle of a particular LC3 instruction are listed below. Answer the questions based on these signals.

| The Fetch Phase Cycle 1: GatePC, LD.MAR, PCMUX=PC+1, LD.PC Cycle 2: MEM.EN, MDR.SRC.MUX=MEM, LD.MDR Cycle 3: GateMDR, LD.IR                                                                                                                                                                | The Decode Phase You do not need to worry about the decode phase.           | The Execute Phase Cycle 1: ADDR1MUX=BaseR, ADDR2MUX=offset6, MARMUX=ADDER, GateMARMUX, LD.MAR Cycle 2: ALUK=PASSA, GateALU, MDR.SRC.MUX=BUS, LD.MDR Cycle 3: MEM.EN, MEM.WE |    |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|
| . ,                                                                                                                                                                                                                                                                                        | boxes for the registers whose value<br>Tick GPR if the values of any of the |                                                                                                                                                                             | 30 |
| , ,                                                                                                                                                                                                                                                                                        | ○ MAR ○ MDR ○ CC (                                                          | ) PC () RAM () IR                                                                                                                                                           |    |
| Fetch Cycle 2: OGPR                                                                                                                                                                                                                                                                        | ○ MAR ○ MDR ○ CC (                                                          | PC O RAM O IR                                                                                                                                                               |    |
| Fetch Cycle 3: OGPR                                                                                                                                                                                                                                                                        | $\bigcirc$ MAR $\bigcirc$ MDR $\bigcirc$ CC $\bigcirc$                      | $\bigcirc$ PC $\bigcirc$ RAM $\bigcirc$ IR                                                                                                                                  |    |
| Execute Cycle 1: $\bigcirc$ GPR                                                                                                                                                                                                                                                            | $\bigcirc$ MAR $\bigcirc$ MDR $\bigcirc$ CC (                               | $\bigcirc$ PC $\bigcirc$ RAM $\bigcirc$ IR                                                                                                                                  |    |
| Execute Cycle 2: $\bigcirc$ GPR                                                                                                                                                                                                                                                            | $\bigcirc$ MAR $\bigcirc$ MDR $\bigcirc$ CC (                               | $\bigcirc$ PC $\bigcirc$ RAM $\bigcirc$ IR                                                                                                                                  |    |
| Execute Cycle 3: $\bigcirc$ GPR                                                                                                                                                                                                                                                            | $\bigcirc$ MAR $\bigcirc$ MDR $\bigcirc$ CC (                               | $\bigcirc$ PC $\bigcirc$ RAM $\bigcirc$ IR                                                                                                                                  |    |
| (b) What is the instruction being                                                                                                                                                                                                                                                          | executed here?  O LEA O ST O STR                                            | ) STI                                                                                                                                                                       | 10 |
| Fill in the control signals for each of You should <b>NOT</b> write the fetch / for SR / DR / etc.                                                                                                                                                                                         |                                                                             | <del>-</del>                                                                                                                                                                |    |
| Boolean signals:<br>LD.MAR, LD.MDR, LD.REG, LD.<br>MEM.WE                                                                                                                                                                                                                                  | CC, LD.PC, GatePC, GateMDR, G                                               | ateALU, GateMARMUX, MEM.EN,                                                                                                                                                 |    |
| $\begin{aligned} & \textbf{Multiplexer signals and possib} \\ & \textbf{PCMUX} \in \{ \textbf{PC+1}, \textbf{BUS}, \textbf{ADDER} \\ & \textbf{ADDR2MUX} \in \{ \textbf{ZERO}, \textbf{offset6}, \textbf{P} \\ & \textbf{MDR.SRC.MUX} \in \{ \textbf{BUS}, \textbf{MEM} \}, \end{aligned}$ | a}, ADDR1MUX ∈ {PC, BaseR}, PCoffset9, PCoffset11}, MARMUX                  |                                                                                                                                                                             |    |
| Cycle 2:                                                                                                                                                                                                                                                                                   |                                                                             |                                                                                                                                                                             | 20 |
| (b) BRnzp                                                                                                                                                                                                                                                                                  |                                                                             |                                                                                                                                                                             | 10 |