# HLS

CH4: Fundamentals of High Level Synthesis

### **Outline**

**Preliminary** 

Scheduling & Clock period

**Loop Pipelining** 

**Loop Unrolling** 

Loop with conditional bounds

Sequential Loop

Pipeline Feedback

### **Preliminary**

In our presentation, we will go through several concepts and examples in the textbook.

code architecture for demos with "MAIN\_LOOP" in text book :

tester.cpp: testbench

test.h: header file

test.cpp

- top(): main loop in text book
- test(): the target function to be tested

For simplicity, sub() is always set inline to top() in demo.

### **Scheduling**

Scheduling takes the operations described in the DFG and decides when (in which clock cycle) they are performed. It depends on the target device and the clock period.



Illustration 19: Scheduled Design

## Scheduling with different clock period time

higher clock period: No significant effect, but it is under the risk wasting time to wait for operations about clock edge such as load operations.

lower clock period: The operation is unable to finish in one clock cycle such as multiplication operations.

### Scheduling under different clock period time demo

```
#include "schedule.h"

void top(int a, int b, int c, int *dout){
   int t;
   t = a + b;
   *dout = t + c;
}
```

## Scheduling with different clock period time demo

### Clock period = 4



### Clock period = 8



### Clock period = 24



## **Loop Pipelining**

# #pragma HLS pipeline II=n

Loop Pipelining allows a new iteration of a loop to be started before the current iteration has finished.

II: how many cycles are taken before starting the next loop iteration

L: latency, from first input to the first ouput in clock cycles

TP: refers to how often in clock cycles a function call can complete

## **Loop without Pipelining**



Illustration 23: No Pipelining, L=3, TP=4

# **Loop Pipelining with II=3**



Illustration 24: Pipeline II=3, L=3, TP=3

## **Loop Pipelining with II=2**



Illustration 25: Pipeline II=2, L=3, TP=2

# **Loop Pipelining with II=1**



Illustration 26: Pipelining II = 1, L=3, TP=1

### **Loop Pipelining demo**

```
#include "pipeline.h"
                                                       #include "pipeline.h"
void sub(int a, int b, int c, int *dout){
                                                       void sub(int a, int b, int c, int *dout){
#pragma HLS inline
                                                       #pragma HLS inline
                                                           int t:
    int t;
   t = a + b;
                                                           t = a + b;
   *dout = t + c;
                                                           *dout = t + c;
void top(int a[N], int b[N], int c[N], int dout[N]){
                                                       void top(int a[N], int b[N], int c[N], int dout[N]){
    MAIN_LOOP: for(int i = 0; i < N; i++){
                                                           MAIN_LOOP: for(int i = 0; i < N; i++){
//#pragma HLS pipeline II=1
                                                       #pragma HLS pipeline II=1
        sub(a[i], b[i], c[i], &dout[i]);
                                                               sub(a[i], b[i], c[i], &dout[i]);
```

## **Loop Pipelining demo - latency**

### None

### - Loop

|             | Latency | (cycles) |                   | Initiation | Interval |            |           |
|-------------|---------|----------|-------------------|------------|----------|------------|-----------|
| Loop Name   | min     | max      | Iteration Latency | achieved   | target   | Trip Count | Pipelined |
| - MAIN_LOOP | 10      | 10       | 5                 | -          | -        | 2          | no        |

### ||=1

### Loop

|             | Latency | (cycles) |                   | Initiation | Interval |            |           |
|-------------|---------|----------|-------------------|------------|----------|------------|-----------|
| Loop Name   | min     | max      | Iteration Latency | achieved   | target   | Trip Count | Pipelined |
| - MAIN_LOOP | 5       | 5        | 5                 | 1          | 1        | 2          | yes       |

# **Loop Pipelining demo - resource**

### None

Register

| Name              | FF  | LUT | Bits | Const Bits |
|-------------------|-----|-----|------|------------|
| a_load_reg_158    | 32  | 0   | 32   | 0          |
| add_ln7_1_reg_163 | 32  | 0   | 32   | 0          |
| add_ln7_reg_168   | 32  | 0   | 32   | 0          |
| ap_CS_fsm         | 6   | 0   | 6    | 0          |
| b_load_reg_148    | 32  | 0   | 32   | 0          |
| c_load_reg_153    | 32  | 0   | 32   | 0          |
| i_0_reg_82        | 2   | 0   | 2    | 0          |
| i_reg_122         | 2   | 0   | 2    | 0          |
| zext_ln13_reg_127 | 2   | 0   | 64   | 62         |
| Total             | 172 | 0   | 234  | 62         |



Register

| Name                    | FF  | LUT | Bits | Const Bits |
|-------------------------|-----|-----|------|------------|
| a_load_reg_171          | 32  | 0   | 32   | 0          |
| add_ln7_1_reg_176       | 32  | 0   | 32   | 0          |
| add_ln7_reg_181         | 32  | 0   | 32   | 0          |
| ap_CS_fsm               | 3   | 0   | 3    | 0          |
| ap_enable_reg_pp0_iter0 | 1   | 0   | 1    | 0          |
| ap_enable_reg_pp0_iter1 | 1   | 0   | 1    | 0          |
| ap_enable_reg_pp0_iter2 | 1   | 0   | 1    | 0          |
| ap_enable_reg_pp0_iter3 | 1   | 0   | 1    | 0          |
| ap_enable_reg_pp0_iter4 | 1   | 0   | 1    | 0          |
| b_load_reg_161          | 32  | 0   | 32   | 0          |
| c_load_reg_166          | 32  | 0   | 32   | 0          |
| i_0_reg_94              | 2   | 0   | 2    | 0          |
| icmp_ln11_reg_131       | 1   | 0   | 1    | 0          |
| zext_ln13_reg_140       | 2   | 0   | 64   | 62         |
| icmp_ln11_reg_131       | 64  | 32  | 1    | 0          |
| zext_ln13_reg_140       | 64  | 32  | 64   | 62         |
| Total                   | 301 | 64  | 300  | 124        |

### **Loop Unrolling**

# #pragma HLS unroll factor=n

Loop unrolling is the primary mechanism to add parallelism into a design



Illustration 29: Schedule for Accumulate Unroll by 2

## Loop without unrolling

```
#include "unrolling.h"
void unrolling(int din[4], int *dout){
    int acc = 0;
    ACCU: for(int i = 0; i < 4; i++){}
        acc += din[i];
    *dout = acc;
```

### - Loop

|           | Latency | (cycles) |                   | Initiation | Interval |            |           |
|-----------|---------|----------|-------------------|------------|----------|------------|-----------|
| Loop Name | min     | max      | Iteration Latency | achieved   | target   | Trip Count | Pipelined |
| - ACCU    | 8       | 8        | 2                 | -          | -        | 4          | no        |

## **Loop Unrolling with factor=2**

```
manual
                                             pragma
#include "unrolling.h"
                                            #include "unrolling.h"
void unrolling(int din[4], int *dout){
                                            void unrolling(int din[4], int *dout){
    int acc = 0;
                                                int acc = 0;
    ACCU: for(int i = 0; i < 4; i += 2){
                                                ACCU: for(int i = 0; i < 4; i++){}
        acc += din[i];
                                            #pragma HLS unroll factor=2
        acc += din[i + 1];
                                                    acc += din[i];
   *dout = acc;
                                                *dout = acc;
```

| -  | LC | Ю | D |
|----|----|---|---|
|    |    |   |   |
| 70 |    |   |   |

|           | Latency | (cycles) |                   | Initiation | Interval |            |           |
|-----------|---------|----------|-------------------|------------|----------|------------|-----------|
| Loop Name | min     | max      | Iteration Latency | achieved   | target   | Trip Count | Pipelined |
| - ACCU    | 4       | 4        | 2                 | <u>-</u>   | _        | 2          | no        |

### **Loop Unrolling manual code with factor=4**

```
manual
                                                 pragma
#include "unrolling.h"
                                                #include "unrolling.h"
void unrolling(int din[4], int *dout){
                                                void unrolling(int din[4], int *dout){
    int acc = 0;
                                                    int acc = 0;
    acc += din[0];
    acc += din[1];
                                                    ACCU: for(int i = 0: i < 4; i++){
                                                  pragma HLS unroll factor=4
    acc += din[2];
    acc += din[3];
                                                        acc += din[i];
    *dout = acc;
                                                    *dout = acc;
```

Loop

N/A

### Loop with conditional bound

Sometimes loops are bounded with variable value which could have difficulties in calculating the latency.

```
#include "conditional.h"

void condition(int din[4], int *dout, int ctrl){
   int acc = 0;
   ACCUM: for(int i = 0; i < ctrl; i++){
      acc += din[i];
   }
   *dout = acc;
}</pre>
```

### Loops unbounded

```
#include "conditional.h"

void condition(int din[4], int *dout, int ctrl){
   int acc = 0;
   ACCUM: for(int i = 0; i < ctrl; i++){
      acc += din[i];
   }
   *dout = acc;
}</pre>
```

### - Loop

|           | Latency | (cycles) |                   | Initiation | Interval |            |           |
|-----------|---------|----------|-------------------|------------|----------|------------|-----------|
| Loop Name | min     | max      | Iteration Latency | achieved   | target   | Trip Count | Pipelined |
| - ACCUM   | ?       | ?        | 2                 | _          | _        | ?          | no        |

### Loops bounded

```
#include "conditional.h"

void condition(int din[4], int *dout, ap_int<3> ctrl){
   int acc = 0;
   ACCUM: for(int i = 0; i < ctrl; i++){
      acc += din[i];
   }
   *dout = acc;
}</pre>
bounded!
```

### Loop

|           | Latency | (cycles) |                   | Initiation | Interval |            |           |
|-----------|---------|----------|-------------------|------------|----------|------------|-----------|
| Loop Name | min     | max      | Iteration Latency | achieved   | target   | Trip Count | Pipelined |
| - ACCUM   | 0       | 6        | 2                 | _          | -        | 0 ~ 3      | no        |

```
#include "conditional.h"
void condition(int din[4], int *dout, int ctrl){
    int acc = 0;
    ACCUM: for(int i = 0; i < 4; i++){
        if(i >= ctrl){
            break:
        acc += din[i];
    *dout = acc;
```



| •                    |           |        |    |     |
|----------------------|-----------|--------|----|-----|
| Variable Name        | Operation | DSP48E | FF | LUT |
| acc_fu_118_p2        | +         | 0      | 0  | 39  |
| i_fu_102_p2          | +         | 0      | 0  | 12  |
| icmp_ln5_fu_96_p2    | icmp      | 0      | 0  | 9   |
| icmp_ln891_fu_108_p2 | icmp      | 0      | 0  | 9   |
| Total                | 4         | 0      | 0  | 69  |
|                      |           |        |    |     |

```
#include "conditional.h"
void condition(int din[4], int *dout, int ctrl){
    int acc = 0;
    ACCUM: for(int i = 0; i < 4; i++){
        acc += din[i];
       if(i >= ctrl - 1){
            break;
    *dout = acc;
```



### **Sequential Loop Merge**



Sometimes the loops are independent and they are feasible to be executed in parallel in hardware.

Caution: Data dependancy influence the degree of merging loops.

# Sequential Loop Merge without dependency

```
#include "sequential.h"
void sequential(int din0[4], int din1[4],int *dout0, int *dout1){
    int acc0 = 0;
    int acc1 = 0;
    ACCUM0: for(int i = 0; i < 4; i++){
#pragma HLS LOOP_MERGE
        acc0 += din0[i]:
    //acc1 = acc0;
    ACCUM1: for(int i = 0; i < 4; i++){
#pragma HLS LOOP MERGE
        acc1 += din1[i]:
                            - Loop
```

\*dout0 = acc0; \*dout1 = acc1;

|             | Latency | (cycles) |                   | Initiation | Interval |            |           |
|-------------|---------|----------|-------------------|------------|----------|------------|-----------|
| Loop Name   | min     | max      | Iteration Latency | achieved   | target   | Trip Count | Pipelined |
| - MAIN_LOOP | 20      | 20       | 10                |            | _        | 2          | no        |
| + ACCUMO    | 8       | 8        | 2                 | _          | _        | 4          | no        |

# **Sequential Loop Merge without dependency**



# Sequential Loop Merge with dependency

```
#include "sequential.h"
void sequential(int din0[4], int din1[4],int *dout0, int *dout1){
    int acc0 = 0;
    int acc1 = 0;
    ACCUM0: for(int i = 0; i < \frac{4}{4}; i++){
#pragma HLS LOOP_MERGE
        acc0 += din0[i]; dependency!
   acc1 = acc0;
    ACCUM1: for(int i = 0; i < 4; i++){
#pragma HLS LOOP_MERGE
        acc1 += din1[i];  - Loop
```

|  | 1 |  |
|--|---|--|
|  |   |  |

\*dout0 = acc0;\*dout1 = acc1;

| The state of the s |                  |     |                   |                     |        |            |           |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|-----|-------------------|---------------------|--------|------------|-----------|
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Latency (cycles) |     |                   | Initiation Interval |        |            |           |
| Loop Name                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | min              | max | Iteration Latency | achieved            | target | Trip Count | Pipelined |
| - MAIN_LOOP                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 38               | 38  | 19                | -                   | -      | 2          | no        |
| + ACCUM0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 8                | 8   | 2                 | -                   | -      | 4          | no        |
| + ACCUM1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 8                | 8   | 2                 |                     | -      | 4          | no        |

# Pipeline Feedback

Data Feedback

Control Feedback

### **Data Feedback**

Data feedback occurs when the input to a data path operation is dependent on a variable computed in the previous loop iteration. If the only loop in the design is the main loop the

### Data Feedback

```
include "feedback.h"
   void accumulate(int a, int b, int *dout) {
       static int acc = 0;
       int tmp = acc * a;
 6
       acc = tmp + b;
                                                                  Feedback
       *dout = acc;
                                                                  path
 8
       return;
10 }
                                                                  dout
                               a
                                                             acc
                                                         Reg
                               b
```

# 1. acc is computed in clock cycle 1



Can pipeline with II = 1

## 1. acc is computed in clock cycle 1

```
void accumulate(int a, int b, int *dout) {
#pragma HLS PIPELINE II=1

    static int acc = 0;
    int tmp = acc * a;
    acc = tmp + b;
    *dout = acc;

    return;
}
```

# 1. acc is computed in clock cycle 1



#### ■ Latency

#### Summary

| Latency (cycles) |     | Latency (absolute) |           | Interval (cycles) |     |      |  |
|------------------|-----|--------------------|-----------|-------------------|-----|------|--|
| min              | max | min                | max       | min               | max | Туре |  |
| 1                | 1   | 10.000 ns          | 10.000 ns | 1                 | 1   | none |  |

### Detail

- **■** Instance
- **⊥** Loop

### **Utilization Estimates**

### Summary

| Name            | BRAM_18K | DSP48E | FF     | LUT               | URAM |
|-----------------|----------|--------|--------|-------------------|------|
| DSP             | 50       | -      |        |                   | =    |
| Expression      | 2)       | 3      | 0      | 59                | -    |
| FIFO            | 50       | 8.     | 5      | 3.3               | - E  |
| Instance        | 2)       | -      | -      | 20                | -    |
| Memory          | 5.0      |        |        | - <del>-</del> 22 |      |
| Multiplexer     | 2)       | 2      |        | 15                | -    |
| Register        | 50       |        | 66     | 7.0               |      |
| Total           | 0        | 3      | 66     | 74                | 0    |
| Available       | 280      | 220    | 106400 | 53200             | 0    |
| Utilization (%) | 0        | 1      | ~0     | ~0                | 0    |

### Performance Estimates

□ Timing

Summary

|        |          | No.       |             |  |  |  |  |  |
|--------|----------|-----------|-------------|--|--|--|--|--|
| Clock  | Target   | Estimated | Uncertainty |  |  |  |  |  |
| ap clk | 10.00 ns | 8.510 ns  | 1.25 ns     |  |  |  |  |  |

### Latency

### Summary

| Latency (cycles) |     | Latency (absolute) |           | Interval (cycles) |     | j        |  |
|------------------|-----|--------------------|-----------|-------------------|-----|----------|--|
| min              | max | min                | max       | min               | max | Туре     |  |
| 1                | 1   | 10.000 ns          | 10.000 ns | 1                 | 1   | function |  |

pipeline

#### □ Detail

- **■** Instance
- + Loop

#### **Utilization Estimates**

### Summary

| Name            | BRAM_18K | DSP48E | FF     | LUT              | URAM               |
|-----------------|----------|--------|--------|------------------|--------------------|
| DSP             | 4.       | 2      | 20     |                  | 1020               |
| Expression      | (0)      | 3      | 0      | 63               | (i=)               |
| FIFO            | 15.51    | - 2    | 20     |                  | 1020               |
| Instance        | (-)      | -      |        |                  | 9 <del>+</del> 3   |
| Memory          | 15,91    | -      | 2)     | is <u>s</u> si i | 102                |
| Multiplexer     | (0.)     | -      |        | 9                | 50 <del>1</del> .0 |
| Register        | 15.51    | 2      | 98     | is <u>s</u> si [ | 1020               |
| Total           | 0        | 3      | 98     | 72               | 0                  |
| Available       | 280      | 220    | 106400 | 53200            | 0                  |
| Utilization (%) | 0        | 1      | ~0     | ~0               | 0                  |

# 2. acc computed in longer clock cycles (fast clock rate)



### 2. acc computed in longer clock cycles (fast clock rate)

調高 clock rate (減少clock period)



# Pipeline with II = 1



| Module Hierarch | ly .           |      |     |     |     |         |          | <b>0</b> ⊕ E  |
|-----------------|----------------|------|-----|-----|-----|---------|----------|---------------|
|                 | Negative Slack | BRAM | DSP | FF  | LUT | Latency | Interval | Pipeline type |
| accumulate      | 2.46           | 0    | 3   | 231 | 102 | 1       | 1        | function      |

# 最多 pipeline with II = 2

```
void accumulate(int a, int b, int *dout) {
#pragma HLS PIPELINE II=2

   static int acc = 0;
   int tmp = acc * a;
   acc = tmp + b;
   *dout = acc;

return;
}
```

| Performance Pro                | ofile 🛭 🗎 | Resour  | ce Profile        |                     |            |
|--------------------------------|-----------|---------|-------------------|---------------------|------------|
|                                | Pipelined | Latency | Iteration Latency | Initiation Interval | Trip count |
| <ul> <li>accumulate</li> </ul> | -         | 2       | 3                 | 2                   | 5          |

# Pipeline with II = 2

### Performance Estimates

□ Timing

no-pipeline

Summary

| Clock  | Target  | Estimated | Uncertainty |
|--------|---------|-----------|-------------|
| ap_clk | 8.00 ns | 6.912 ns  | 1.00 ns     |

### Latency

#### Summary

| Latency | (cycles) | Latency (absolute) |           | Latency (absolute) Interval (cycles) |     |      |
|---------|----------|--------------------|-----------|--------------------------------------|-----|------|
| min     | max      | min                | max       | min                                  | max | Туре |
| 2       | 2        | 16.000 ns          | 16.000 ns | 2                                    | 2   | none |

### Detail

**■** Instance

+ Loop

### **Utilization Estimates**

### Summary

| Name            | BRAM_18K | DSP48E | FF     | LUT   | URAM              |
|-----------------|----------|--------|--------|-------|-------------------|
| DSP             | - 12     | 32     | 29     |       | 325               |
| Expression      | (*)      | 33.53  | 0      | 39    | 99 <del>2</del> 9 |
| FIFO            | - 2      | 32     | 20     |       | 325               |
| Instance        |          | 3      | 165    | 50    | 8550              |
| Memory          | -        | 3-2    | 29     | 829   | 32                |
| Multiplexer     | 27.5     | 55-5   |        | 21    | 55 <del>.</del>   |
| Register        | -        | -      | 67     | 823   | 3325              |
| Total           | 0        | 3      | 232    | 110   | 0                 |
| Available       | 280      | 220    | 106400 | 53200 | 0                 |
| Utilization (%) | 0        | 1      | ~0     | ~0    | 0                 |

### Performance Estimates

**□** Timing

pipeline

### Summary

| Clock  | Target  | Estimated | Uncertainty |
|--------|---------|-----------|-------------|
| ap_clk | 8.00 ns | 6.912 ns  | 1.00 ns     |

### ■ Latency

### Summary

| Latency | Latency (cycles) Latency (ak |           | Latency (absolute) |     | (cycles) |          |
|---------|------------------------------|-----------|--------------------|-----|----------|----------|
| min     | max                          | min       | max                | min | max      | Type     |
| 2       | 2                            | 16.000 ns | 16.000 ns          | 2   | 2        | function |

### □ Detail

**■** Instance

**⊥** Loop

### **Utilization Estimates**

| Name            | BRAM_18K | DSP48E | FF     | LUT   | URAM |
|-----------------|----------|--------|--------|-------|------|
| DSP             | 5        | -      | 15     |       | 5    |
| Expression      | -        | -      | 0      | 43    | -    |
| FIFO            | 5        | -      | 15     |       | ं    |
| Instance        | -        | 3      | 165    | 50    | -    |
| Memory          | 5        | -      | 15     | 5)    | -    |
| Multiplexer     | -        | j =    |        | 42    | -    |
| Register        | 5        | -      | 100    | -To   | -    |
| Total           | 0        | 3      | 265    | 135   | 0    |
| Available       | 280      | 220    | 106400 | 53200 | 0    |
| Utilization (%) | 0        | 1      | ~0     | ~0    | 0    |

### 3. 硬要pipeline with II = 1 (fast clock rate)

```
#include "feedback.h"
       void accumulate(int a, int b, int *dout) {
           static int acc = 0;
           static int acc old0;
                                                                          Balanced delay on
     6
           static int acc old1;
                                                       acc_old1 acc_old0
                                                                          feedback path
           int tmp0 = acc old1 * a;
delay elements in the C++ along the feedback path. The functionality is different from the
original design, but there is no other way to pipeline with II=1 and have the RTL match the C++
exactly. Example 4-26 shows Example 4-25 rewritten to balance the delay along the feedback
           return;
                                                       Feed forward path →
```

# 3. 硬要pipeline with II = 1 (faster clock rate)



### 3. 硬要pipeline with II = 1 (faster clock rate)

#### Performance Estimates

### **■** Timing

#### □ Summary

| Clock  | Target  | Estimated | Uncertainty |
|--------|---------|-----------|-------------|
| ap_clk | 8.00 ns | 6.912 ns  | 1.00 ns     |

### ■ Latency

### ☐ Summary

| Latency | (cycles) | Latency (absolute) |           | Interval (cycles) |     |          |
|---------|----------|--------------------|-----------|-------------------|-----|----------|
| min     | max      | min                | max       | min               | max | Туре     |
| 2       | 2        | 16.000 ns          | 16.000 ns | 1                 | 1   | function |

### ■ Detail

- **∓** Instance
- ∓ Loop

### **Utilization Estimates**

| Name            | BRAM_18K | DSP48E | FF     | LUT   | URAM |
|-----------------|----------|--------|--------|-------|------|
| DSP             | 8        | -      | 15     | 51    |      |
| Expression      |          | ] =    | 0      | 43    | 2    |
| FIFO            | 5        | -      | 15     | 8     |      |
| Instance        |          | 3      | 165    | 50    | 2    |
| Memory          | 5        | -      | 15     | - 59  |      |
| Multiplexer     | -        | ] 2    | -      | 18    | 2    |
| Register        | 8        | -      | 163    |       | - 5  |
| Total           | 0        | 3      | 328    | 111   | 0    |
| Available       | 280      | 220    | 106400 | 53200 | 0    |
| Utilization (%) | 0        | 1      | ~0     | ~0    | 0    |



### **Control Feedback**

Pipelining failures due to feedback are also possible due to the loop control in a design. The deeper the nesting of loops in a design, the more complicated the control becomes, which in turn limits the clock frequency and ability to pipeline a design. Adhering to the recommended

### Control Feedback with bad coding style

```
1 #include "feedback.h"
2
3 void control(int din[8][8], int dout[8], int x_size, int y_size) {
4    int acc;
5    X: for (int x = 0; x < x_size; x++) {
6        acc = 0;
7        Y: for (int y = 0; y < y_size; y++) {
8            acc += din[x][y];
9            dout[x] = acc;
10        }
11    }
12
13    return;
14 }</pre>
```

Example 4-27, illustrates how "bad" coding style can lead to problems when trying to pipeline. This design does not only have larger area than needed, but also fails pipelining for high clock frequencies due to control feedback. The cause of this is due to the 32-bit interface variables being used for the loop upper bounds. The impact of writing the C++ this way was covered in

### Control Feedback with good coding style

```
#include "feedback.h"
   void control(int din[8][8], int dout[8], ap int<4> x size pap int<4> y size) {
       int acc;
       X: for (int x = 0; x < 8; x++) {
 6
            acc = 0;
           Y: for (int y = 0; y < 8; y++) {
 8
                acc += din[x][y];
9
                dout[x] = acc;
10
                if (y == y \text{ size } - 1)
11
                    break:
12
13
            if (x == x \text{ size } - 1)
14
                break;
15
16
17
       return;
```

### Control Feedback performance

### Performance Estimates □ Timing bad coding-style

### Summary

| Clock  | Target  | Estimated | Uncertainty |
|--------|---------|-----------|-------------|
| ap_clk | 5.00 ns | 3.254 ns  | 0.62 ns     |

■ Latency

### Summary

|      | Interval (cycles) |     | bsolute) | Latency (a | Latency (cycles) |     |  |
|------|-------------------|-----|----------|------------|------------------|-----|--|
| Туре | max               | min | max      | min        | max              | min |  |
| none | ?                 | ?   | ?        | ?          | ?                | ?   |  |

Detail

Instance

■ Loop

|           | Latency (cycles) |     |                   | Initiation | nterval |            |           |
|-----------|------------------|-----|-------------------|------------|---------|------------|-----------|
| Loop Name | min              | max | Iteration Latency | achieved   | target  | Trip Count | Pipelined |
| - X       | ?                | ?   | ?                 | -          | -       | ?          | no        |
| + Y       | ?                | ?   | 5                 | ā          | -       | ?          | no        |

### **Performance Estimates**

Timing

Summary

| Clock  | Target  | Estimated | Uncertainty |
|--------|---------|-----------|-------------|
| ap_clk | 5.00 ns | 3.254 ns  | 0.62 ns     |

Latency

Summary

| Latency (cycles) |     | cy (cycles) Latency (absolute) |          | Interval |     |      |
|------------------|-----|--------------------------------|----------|----------|-----|------|
| min              | max | min                            | max      | min      | max | Туре |
| 8                | 383 | 40.000 ns                      | 1.915 us | 8        | 383 | none |

Detail

**∓** Instance

**■** Loop

|           | Latency (cycles) |     |                   | Initiation Interval |        |            |           |
|-----------|------------------|-----|-------------------|---------------------|--------|------------|-----------|
| Loop Name | min              | max | Iteration Latency | achieved            | target | Trip Count | Pipelined |
| - X       | 7                | 381 | 7 ~ 47            | 2                   | 2      | 1~8        | no        |
| + Y       | 5                | 44  | 5                 | -                   | -      | 1~8        | no        |

good coding-style

### Control Feedback usage



#### **Utilization Estimates** good coding-style Summary BRAM 18K DSP48E FF LUT URAM Name DSP Expression **FIFO** Instance Memory Multiplexer 68 Register 147 Total 222 0 0 Available 280 220 106400 53200 Utilization (%) 0 0 ~0 ~0 0

# Control Feedback pipeline

```
void control(int din[8][8], int dout[8], int x size, int y size) {
 #pragma HLS PIPELINE
     int acc;
     X: for (int x = 0; x < x size; x++) {
                                                         bad coding-style
         acc = 0;
         Y: for (int y = 0; y < y_size; y++) {
             acc += din[x][y];
             dout[x] = acc;
     return;
woid control(int din[8][8], int dout[8], ap int<4> x size, ap int<4> y size) {
 #pragma HLS pipeline
     int acc;
     X: for (int x = 0; x < 8; x++) {
         acc = 0;
         Y: for (int y = 0; y < 8; y++) {
             acc += din[x][y];
                                                        good coding-style
             dout[x] = acc;
             if (y == y size - 1)
                 break:
         if (x == x \text{ size } - 1)
             break;
     return;
```

# Control Feedback -pipeline (bad coding-style)

#### Performance Estimates

= Timing

### Summary

| Clock  | Target  | Estimated | Uncertainty |
|--------|---------|-----------|-------------|
| ap clk | 5.00 ns | 3.254 ns  | 0.62 ns     |

#### Latency

#### Summary

|      | Interval (cycles) |     | bsolute) | Latency (a | Latency (cycles) |     |  |
|------|-------------------|-----|----------|------------|------------------|-----|--|
| Туре | max               | min | max      | min        | max              | min |  |
| none | ?                 | ?   | ?        | ?          | ?                | ?   |  |

#### □ Detail

#### **■** Instance

#### □ Loop

|           | Latency (cycles) |     |                   | Initiation | Initiation Interval |            |           |
|-----------|------------------|-----|-------------------|------------|---------------------|------------|-----------|
| Loop Name | min              | max | Iteration Latency | achieved   | target              | Trip Count | Pipelined |
| - X       | ?                | ?   | ?                 | -          | - 2                 | ?          | no        |
| + Y       | ?                | ?   | 5                 | (8.1       | ( <del>2</del> .2)  | ?          | no        |

#### **Utilization Estimates**

| Name            | BRAM_18K | DSP48E | FF     | LUT   | URAM |
|-----------------|----------|--------|--------|-------|------|
| DSP             | -        | -      | 15     | -     | -    |
| Expression      | -        | -      | 0      | 166   | -    |
| FIFO            | 5        | -      | -      | -     | -    |
| Instance        | -        | -      | -      | -     | -    |
| Memory          | 5        | -      |        | -50   | -    |
| Multiplexer     | -        | -      | -      | 68    | -    |
| Register        | -        |        | 243    | -     |      |
| Total           | 0        | 0      | 243    | 234   | 0    |
| Available       | 280      | 220    | 106400 | 53200 | 0    |
| Utilization (%) | 0        | 0      | ~0     | ~0    | 0    |



### Control Feedback -pipeline (good coding-style)



control

34

33

### Control Feedback -pipeline (good coding-style)

#### no pipeline **Utilization Estimates** Summary BRAM 18K DSP48E FF LUT URAM Name DSP Expression 166 FIFO Instance Memory Multiplexer 68 -Register 243 Total 243 0 234 Available 220 280 106400 53200

~0

~0

0

Utilization (%)

### **Utilization Estimates**

pipeline

| Name            | BRAM_18K   | DSP48E | FF     | LUT   | URAM |
|-----------------|------------|--------|--------|-------|------|
| DSP             | 5.0        | - a    |        | 2.0   | -    |
| Expression      | 2)         | 2      | 0      | 2099  | -    |
| FIFO            | 50         | ā      | -      | -     | 3    |
| Instance        | 2)         | -      | -      | 29    | -    |
| Memory          | <u>5</u> 0 | 8      | -      |       |      |
| Multiplexer     | 2)         | -      | -      | 839   | -    |
| Register        | <u>5</u> ) |        | 1917   | E.0   |      |
| Total           | 0          | 0      | 1917   | 2938  | 0    |
| Available       | 280        | 220    | 106400 | 53200 | 0    |
| Utilization (%) | 0          | 0      | 1      | 5     | 0    |

