

# Lab4 Caravel-FIR Hardware-Software Codesign

陳瀚坪 姜維 吳鎧帆

# Block Diagram

#### Datapath



## ECLAB

#### AXI read and write

assign wbs w ack = wready && wvalid;

assign wdata = wbs dat i;

//write data,把input wdata連到wbs dat i

//write ack

```
assign arvalid = fir_addr && wbs_cyc_i && wbs_stb_i && (!wbs_we_i);
   assign rready = fir addr && wbs cyc i && wbs stb i && (!wbs we i);
   assign araddr = wbs_adr_i;
   //read ack
   assign wbs_r_ack = rvalid && rready;
   //read data,從output rdata中把data存到wbs dat o
   assign wbs r dat = rdata;
assign awvalid = fir addr && wbs cyc i && wbs stb i && wbs we i && (!stream in) && (!stream out);
assign wdata = wbs dat i;
assign wvalid = fir addr && wbs cyc i && wbs stb i && wbs we i && (!stream in) && (!stream out);
assign awaddr = wbs_adr_i;
```

## ECLAB

#### stream in and out

```
assign ss tvalid = stream in && wbs cyc i && wbs stb i ;
assign ss tdata = wbs_dat_i;
//assign ss tlast = ;
assign wbs si ack = ss tready && ss tvalid;
//assign wbs si dat = ; dont care
 assign sm tready = stream out && wbs cyc i && wbs stb i ;
assign wbs so ack = sm tvalid && sm tready;
assign wbs so dat = sm tdata;
```

```
ECLAB
```

```
-----select output------
always@(*) begin
    if(fir_addr) begin
        if(wbs_we_i) begin
           if(wbs_adr_i[7:0] == 8'h80) begin
               temp1 = wbs si ack;
               temp2 = 32'd0;
            end
            else begin
               temp1 = wbs w ack;
               temp2 = 32'd0;
            end
        end
        else begin
            if(wbs adr i[7:0] == 8'h84) begin
               temp1 = wbs so ack;
               temp2 = wbs so dat;
           end
            else begin
               temp1 = wbs_r_ack;
               temp2 = wbs r dat;
            end
        end
   end
   //user project
   else begin
       temp1 = usr1;
        temp2 = usr2;
end
```

# Block Diagram

#### Exmem FIR

```
reg [ 3:0] delay cnt;
 80
        wire [ 3:0] bram_we
 81
                                  = wbs_sel_i & {4{wbs_we_i}};
                                  = wbs cyc i & wbs stb i & (wbs adr i[31:16] == 16'h3800);
 82
        wire
                       bram en
 83
        wire [31:0] bram di
                                  = wbs dat i:
        wire [31:0] bram do:
 84
        wire [31:0] bram_adr
 85
                                  = wbs adr i;
        assign
                      wbs dat o = bram do;
 86
                       wbs_ack_o = (delay_cnt == 10)? 1 : 0;
 87
         assign
 88
 89
         always@(posedge wb_clk_i or posedge wb_rst_i) begin
             if(wb rst i) delay cnt <= 0;</pre>
 90
             else if(bram en && delay cnt == 10) delay cnt <= 0;</pre>
 91
             else if(bram_en && delay_cnt < 10) delay_cnt <= delay_cnt + 1;</pre>
 92
 93
             else delay cnt <= 0;</pre>
                                                 input wb clk i,
 94
        end
                                                 input wb_rst_i,
 95
                                                 input wbs stb i,
                                                                       wbs_stb_i
 96
         bram user bram (
                                                                                      Delay = 10
                                                                       wbs_cyc_i
                                                 input wbs_cyc_i,
 97
              .CLK(wb_clk_i),
                                                                       wbs_we_i
                                                 input wbs_we_i,
             .WE0(bram_we),
 98
                                                                       wbs sel i
                                                 input [3:0] wbs sel i,
 99
              .ENO(bram_en),
                                                                       wbs dat i
                                                 input [31:0] wbs dat i,
                                                                       wbs_adr_i
100
              .DiO(bram di),
                                                 input [31:0] wbs adr i,
                                                                       wbs ack o
101
              .DoO(bram_do),
                                                 output wbs_ack_o,
                                                                      wbs_dat_o
                                                                                                             data
              .A0(bram adr)
102
                                                 output [31:0] wbs_dat_o,
103
                                                                                        Read BRAM
         );
```

#### Waveform

- Waveform (303T / per Y)
- 32' d10614 = 32'  $h2976 (76_h = 118_d)$

```
ubuntu@ubuntu2004: ~/caravel-soc_fpga-lab/lab-caravel_fir/testbench/counter_la_fir
ubuntu@ubuntu2004:~/caravel-soc_fpga-lab/lab-caravel_fir/testbench/counter_la_fir$
ubuntu@ubuntu2004:~/caravel-soc_fpga-lab/lab-caravel_fir/testbench/counter_la_fir$ ./run_sim
../../rtl/user/user_project_wrapper.v:298: warning: Port 6 (A) of bram11 expects 12 bits, got 32.
../../rtl/user/user_project_wrapper.v:298: : Pruning 20 high bits of the expression.
../../rtl/user/user_project_wrapper.v:307: warning: Port 6 (A) of bram11 expects 12 bits, got 32.
                                            : Pruning 20 high bits of the expression.
../../rtl/user/user_project_wrapper.v:307:
Reading counter la fir.hex
counter la fir.hex loaded into memory
Memory 5 bytes = 0x6f 0x00 0x00 0x0b 0x13
VCD info: dumpfile counter_la_fir.vcd opened for output.
----> Start check bits
----> Start FIR Test
Start latency-timer...
Final Y[7:0] = 118
Finish processing...
                 19401 cycles
----> Start check bits
----> Start FIR Test
Start latency-timer...
Final Y[7:0] = 118
Finish processing...
                 19401 cycles
·---> Start check bits
----> Start FIR Test
                                 3
Start latency-timer...
Final Y[7:0] = 118
Finish processing...
Executes in
                 19401 cycles
Total cycles:
                   58203 cycles
ubuntu@ubuntu2004:~/caravel-soc_fpga-lab/lab-caravel_fir/testbench/counter_la_fir$
```

# Waveform (Instruction Reorder)

- Waveform (243T / per Y)
- 36cycle(SS) + 67cycle(Fir.v) + 140cycle(SM)

```
ubuntu@ubuntu2004:~/caravel-soc_fpga-lab/lab-caravel_fir/testbench/counter_la_fir$ ./run_sim
../../rtl/user/user_project_wrapper.v:320: warning: Port 6 (A) of bram11 expects 12 bits, got 32.
../../rtl/user/user_project_wrapper.v:320: : Pruning 20 high bits of the expression.
../../rtl/user/user_project_wrapper.v:331: warning: Port 6 (A) of bram11 expects 12 bits, got 32.
../../rtl/user/user_project_wrapper.v:331: : Pruning 20 high bits of the expression.
Reading counter la fir.hex
counter_la_fir.hex loaded into memory
Memory 5 bytes = 0x6f 0x00 0x00 0x0b 0x13
VCD info: dumpfile counter_la_fir.vcd opened for output.
----> Start check bits
----> Start FIR Test
Start latency-timer...
Final Y[7:0] = 118
Finish processing...
                 16034 cycles
Executes in
----> Start check bits
----> Start FIR Test
Start latency-timer...
Final Y[7:0] = 118
Finish processing...
Executes in 16034 cycles
----> Start check bits
----> Start FIR Test
Start latency-timer...
Final Y[7:0] = 118
Finish processing...
Executes in
                 16034 cycles
Total cycles: 48102 cycles
```

# Waveform (Instruction Reorder & -O2)

- Waveform (23T / per Y)
- 9cycle(SS) + 14cycle(Fir.v)

```
ubuntu@ubuntu2004:~/caravel-soc_fpga-lab/lab-caravel_fir/testbench/counter_la_fir$ ./run_sim
../../rtl/user/user project wrapper.v:320: warning: Port 6 (A) of bram11 expects 12 bits, got 32.
                                           : Pruning 20 high bits of the expression.
../../rtl/user/user project wrapper.v:320:
../../rtl/user/user_project_wrapper.v:331: warning: Port 6 (A) of bram11 expects 12 bits, got 32.
                                            : Pruning 20 high bits of the expression.
../../rtl/user/user_project_wrapper.v:331:
Reading counter la fir.hex
counter la fir.hex loaded into memory
Memory 5 bytes = 0x6f 0x00 0x00 0x0b 0x13
VCD info: dumpfile counter la fir.vcd opened for output.
----> Start check bits
----> Start FIR Test
Start latency-timer...
Final Y[7:0] = 118
Finish processing...
Executes in
                  1700 cycles
----> Start check bits
----> Start FIR Test
Start latency-timer...
Final Y[7:0] = 118
Finish processing...
Executes in
                  1700 cycles
----> Start check bits
----> Start FIR Test
Start latency-timer...
Final Y[7:0] = 118
Finish processing...
Executes in
                   1700 cycles
Total cycles:
                  5100 cycles
```

# Waveform (Instruction Reorder 2 & -O2)

- Waveform (16T / per Y)
- 2cycle(SS) + 14cycle(Fir.v)

```
ubuntu@ubuntu2004:~/caravel-soc_fpga-lab/lab-caravel_fir/testbench/counter_la_fir$ ./run_sim
../../rtl/user/user project wrapper.v:320: warning: Port 6 (A) of bram11 expects 12 bits, got 32.
../../rtl/user/user project wrapper.v:320:
                                               : Pruning 20 high bits of the expression.
../../rtl/user/user_project_wrapper.v:331: warning: Port 6 (A) of bram11 expects 12 bits, got 32.
../../rtl/user/user project wrapper.v:331:
                                              : Pruning 20 high bits of the expression.
Reading counter la fir.hex
counter la fir.hex loaded into memory
Memory 5 bytes = 0x6f 0x00 0x00 0x0b 0x13
VCD info: dumpfile counter_la_fir.vcd opened for output.
----> Start check bits
----> Start FIR Test
Start latency-timer...
Final Y[7:0] = 118
Finish processing...
Executes in
                   1370 cycles
----> Start check bits
----> Start FIR Test
Start latency-timer...
Final Y[7:0] = 118
Finish processing...
Executes in
                  1370 cycles
----> Start check bits
----> Start FIR Test
Start latency-timer...
Final Y[7:0] = 118
Finish processing...
Executes in
                  1370 cycles
Total cycles:
                     4110 cycles
```

# Improve FIR

### Improve FIR



#### full - ss\_tready

ss\_tready = !latch\_full

pe result latch , latch full <= 1

sm\_tvalid &sm\_tready & latch\_full , latch full <= 0



next ss\_tdata need to wait current sm\_tvalid





#### full - ss\_tready

have 2 depth fifo can pass next ss\_tdata ready before current sm\_tdata valid.

So, it can do that, change the next x input before the current y output.

#### Fir.c

```
wb_write(reg_fir_x_in, t);
25
                                                                        wb write(reg fir x in, t);
26
         for (uint8 t t = 1; t < N; t++) {
                                                               26
                                                                        for (uint8 t t = 1; t < N; t++) {
27
             temp = wb read(reg fir y out);
                                                               27
                                                                            wb_write(reg_fir_x in, t);
28
             wb write(reg fir x in, t);
                                                               28
                                                                            temp = wb read(reg fir y out);
29
             outputsignal[t - 1] = temp;
                                                               29
                                                                            outputsignal[t - 1] = temp;
30
                                                               30
```



# Why it can reduce cycle?

#### Why it can reduce cycle?

| ss_tready | 1 | <br>0   | 0 | 1 |
|-----------|---|---------|---|---|
| sm_tvalid | 0 | <br>1 4 | 0 | 0 |

next x need wait y valid .



### Waveform

#### Waveform



# Waveform (Optimization)



# Waveform (Optimization 2)



# Fir.c (Optimization)

```
15 int* attribute ( ( section ( ".mprjram" ) ) ) fir excute() {
 1 #include "fir.h"
                                                                        1 #include "fir.h"
                                                                                                                                          16
 2 #include <stdint.h>
                                                                        2 #include <stdint.h>
                                                                                                                                          17
                                                                                                                                                    // StartMark
                                                                                                                                                    reg_mprj_datal = 0x00A50000;
                                                                                                                                          18
                                                                       4 void attribute ( ( section ( ".mprjram" ) ) ) initfir() {
 4 void attribute ( ( section ( ".mprjram" ) ) ) initfir() {
                                                                                                                                          19
                                                                                                                                          20
                                                                                 // program data length
                                                                                                                                                    // ap start
          // program data length
                                                                                                                                                    reg_fir_ap_ctrl = 1;
                                                                                 reg_fir_len = data_length;
                                                                                                                                          21
          reg fir len = data length;
                                                                                                                                          22
                                                                                 // program coefficient
                                                                                                                                          23
                                                                                                                                                     uint8_t register t = 0;
                                                                       10
                                                                                 for (uint32 t i = 0; i < 11; i++) {
                                                                                                                                          24
                                                                                                                                                    uint8_t register tmp = 0;
          // program coefficient
                                                                       11
                                                                                        wb_write(reg_fir_coeff + 4*i , taps[i]);
                                                                                                                                          25
          for (uint32_t i = 0; i < 11; i++) {</pre>
10
                                                                       12
                                                                                                                                          26
                                                                                                                                                    //while (t < data_length) {</pre>
                   wb write(reg fir coeff + 4*i , taps[i]);
11
                                                                       13 }
                                                                                                                                                             reg fir x in = t;
                                                                                                                                          27
12
                                                                       14
                                                                                                                                                              outputsignal[t] = reg fir y out;
                                                                                                                                                    //
                                                                       15 int* __attribute__ ( ( section ( ".mprjram" ) ) ) fir_excute() {
13 }
                                                                                                                                                    //
                                                                                                                                                              t = t + 1;
                                                                       16
14
                                                                                                                                                    //}
                                                                                                                                          30
                                                                       17
                                                                                 // StartMark
15 int* __attribute__ ( ( section ( ".mprjram" ) ) ) fir_excute()
                                                                                                                                          31
                                                                     18
                                                                                 reg_mprj_datal = 0x00A50000;
                                                                                                                                          32
                                                                                                                                                    //reg fir x in = t;
16
                                                                       19
                                                                                                                                          33
                                                                                                                                                    //while (t < data length - 1) {</pre>
17
                                                                       20
                                                                                 // ap start
          // StartMark
                                                                                                                                          34
                                                                                                                                                              outputsignal[t] = reg fir y out;
                                                                       21
                                                                                 reg fir ap ctrl = 1;
          reg mprj datal = 0x00A50000;
18
                                                                                                                                          35
                                                                                                                                                     //
                                                                                                                                                              t = t + 1;
                                                                       22
19
                                                                                                                                                    //
                                                                                                                                          36
                                                                       23
                                                                                 uint8 t register t = 0;
                                                                                                                                                              reg_fir_x_in = t;
20
           // ap start
                                                                                                                                                    //}
                                                                       24
                                                                                                                                          37
           reg fir ap ctrl = 1;
21
                                                                       25
                                                                                 //while (t < data length) {
                                                                                                                                                    //outputsignal[t] = reg fir y out;
                                                                                                                                          38
                                                                       26
                                                                                         reg fir x in = t:
22
                                                                                                                                          39
                                                                       27
                                                                                           outputsignal[t] = reg fir y out;
                                                                                                                                          40
23
           uint8_t register t = 0;
                                                                                                                                                    reg fir x in = t;
                                                                       28
                                                                                 11
                                                                                           t = t + 1:
                                                                                                                                                    while (t < data length - 1) {
                                                                                                                                          41
24
                                                                       29
                                                                                 1/}
                                                                                                                                          42
                                                                                                                                                             tmp = reg fir y out;
25
           while (t < data length) {</pre>
                                                                       30
                                                                                                                                          43
                                                                                                                                                             t = t + 1;
26
                   reg fir x in = t;
                                                                       31
                                                                                 reg fir x in = t;
                                                                                                                                          44
                                                                                                                                                             req fir x in = t;
                                                                       32
                                                                                 while (t < data length - 1) {
27
                   outputsignal[t] = reg fir y out;
                                                                                                                                          45
                                                                                                                                                             outputsignal[t - 1] = tmp;
                                                                       33
                                                                                         outputsignal[t] = reg_fir_y_out;
28
                   t = t + 1;
                                                                                                                                          46
                                                                       34
                                                                                         t = t + 1:
29
                                                                                                                                          47
                                                                       35
                                                                                         reg_fir_x_in = t;
30
                                                                                                                                          48
                                                                                                                                                    outputsignal[t] = reg fir y out;
                                                                       36
                                                                                                                                          49
31
           // check the final Y by using MPRJ[31:24]
                                                                       37
                                                                                 outputsignal[t] = reg fir y out;
                                                                                                                                          50
                                                                                                                                                    // check the final Y by using MPRJ[31:24]
32
           // send the EndMark 5A signal at MPRJ[23:16]
                                                                       38
                                                                                 // check the final Y by using MPRJ[31:24]
                                                                                                                                          51
                                                                                                                                                    // send the EndMark 5A signal at MPRJ[23:16]
                                                                       39
                                                                                 // send the EndMark 5A signal at MPRJ[23:16]
33
           reg fir ap ctrl; // check ap done
                                                                                                                                          52
                                                                                                                                                    reg fir ap ctrl; // check ap done
                                                                       40
                                                                                 reg_fir_ap_ctrl; // check ap_done
           checkbits = outputsignal[N-1] << 24 | 0x005A0000;</pre>
34
                                                                                 checkbits = outputsignal[N-1] << 24 | 0x005A0000;</pre>
                                                                                                                                          53
                                                                                                                                                    checkbits = outputsignal[N-1] << 24 | 0x005A0000;</pre>
                                                                       41
35
                                                                       42
                                                                                                                                          54
36
          return outputsignal;
                                                                       43
                                                                                 return outputsignal;
                                                                                                                                          55
                                                                                                                                                    return outputsignal;
                                                                                                                                                                                               17
37 }
                                                                       44 }
                                                                                                                                          56 }
```

#### Fir.h

```
1 #ifndef FIR H
 2 #define FIR H
 4 #define reg fir ap ctrl (*(volatile uint32 t*)0x30000000) // ap control
 5 #define reg fir ss ready (*(volatile uint32 t*)0x30000004)
 6 #define reg fir sm valid (*(volatile uint32 t*)0x30000008)
                           (*(volatile uint32 t*)0x30000010) // data length
 8 #define reg fir len
 9 #define reg fir coeff
                           0x30000040
                                                             // Load into TapRAM
                           (*(volatile uint32 t*)0x30000080) // Load X into DataRAM
10 #define reg fir x in
11 #define reg fir y out
                           (*(volatile uint32 t*)0x30000084) // Take the output Y
12
13 #define checkbits
                           (*(volatile uint32 t*)0x2600000C) // MPRJ I/O
                           (*(volatile uint32 t*)0x26000000)
14 #define reg mprj xfer
15 #define reg mprj datal
                          (*(volatile uint32 t*)0x2600000c)
16
17 #define N 64
18 #define data length N
19
20 int taps[11] = {0,-10,-9,23,56,63,56,23,-9,-10,0};
21 int outputsignal[N];
22
23 #define adr_ofst(target, offset) (target + offset)
24 #define wb_write(target, data) (*(volatile uint32_t*)(target)) = data // wishbone write
25 #define wb read(target)
                                  (*(volatile uint32 t*)(target))
                                                                         // wishbone read
26
27
28 #endif
```

## Fir\_control.c

```
defs.h
 1 #include <defs.h>
                                                                                                                2 #include <stub.c>
                                                                                                               18 #ifndef DEF H
                                                                                                               19 #define _DEF_H_
                                                                                                               21 #include <stdint.h>
 4 extern int* initfir():
                                                                                                               22 #include <stdbool.h>
 5 extern int* fir excute();
                                                                                                               24 #include <csr.h>
                                                                                                               25 #include <caravel.h>
 7 void attribute ( ( section ( ".mprjram" ) ) ) main()
                                                                                                               27 // a pointer to this is a null pointer, but the compiler does not
                                                                                                               28 // know that because "sram" is a linker symbol from sections.lds.
                                                                                                               29 extern uint32 t sram:
 9
                                                                                                               31 // Pointer to firmware flash routines
                                                                                                               32 extern uint32_t flashio_worker_begin;
               // Step 1. Initialization code
10
                                                                                                               33 extern uint32_t flashio_worker_end;
11
               reg_mprj_io_31 = GPIO_MODE_MGMT_STD_OUTPUT;
                                                                                                               35 // Storage area (MGMT: 0x0100 0000, User: 0x0200 0000)
                                                                                                               36 #define reg rw block0 (*(volatile uint32 t*)0x01000000)
12
               reg mprj io 30 = GPIO MODE MGMT STD OUTPUT;
                                                                                                               37 #define reg_rw_block1 (*(volatile uint32_t*)0x01100000)
                                                                                                               38 #define reg_ro_block0 (*(volatile uint32_t*)0x02000000)
               reg mprj io 29 = GPIO MODE MGMT STD OUTPUT;
13
               reg mprj io 28 = GPIO MODE MGMT STD OUTPUT;
                                                                                                               40 // UART (0x2000_0000)
14
                                                                                                               41 //#define reg_uart_clkdiv (*(volatile uint32_t*)0x20000000)
15
               reg mprj io 27 = GPIO MODE MGMT STD OUTPUT;
                                                                                                               42 #define reg_uart_data (*(volatile uint32_t*) CSR_UART_RXTX_ADDR)
                                                                                                               43 #define req uart txfull (*(volatile uint32 t*) CSR UART TXFULL ADDR)
16
               reg mprj io 26 = GPIO MODE MGMT STD OUTPUT;
                                                                                                               44 #define reg_uart_enable (*(volatile uint32_t*) CSR_UART_ENABLED_OUT_ADDR)
                                                                                                               45 #define reg uart irg en (*(volatile uint32 t*) CSR UART EV ENABLE ADDR)
17
               reg mprj io 25 = GPIO MODE MGMT STD OUTPUT;
                                                                                                               47 // DEBUG (0x2000 0000)
18
               reg_mprj_io_24 = GPIO_MODE_MGMT_STD_OUTPUT;
                                                                                                               48 //#define reg uart clkdiv (*(volatile uint32 t*)0x20000000)
                                                                                                               49 #define reg reset (*(volatile uint32 t*) CSR CTRL RESET ADDR)
19
               reg mprj io 23 = GPIO MODE MGMT STD OUTPUT;
                                                                                                               50 #define reg_debug_data (*(volatile uint32_t*) CSR_DEBUG_RXTX_ADDR)
                                                                                                               51 #define reg_debug_txfull (*(volatile uint32_t*) CSR_DEBUG_TXFULL_ADDR)
20
               reg mprj io 22 = GPIO MODE MGMT STD OUTPUT;
                                                                                                               52 #define reg_debug_irq_en (*(volatile uint32_t*) CSR_USER_IRQ_3_EV_ENABLE_ADDR)
                                                                                                               53 //#define reg_debug_enable (*(volatile uint32_t*) CSR_UART_ENABLED_OUT_ADDR)
21
               reg mprj io 21 = GPIO MODE MGMT STD OUTPUT;
                                                                                                                                                                                            stub.c
                                                                                                                22
               reg mprj io 20 = GPIO MODE MGMT STD OUTPUT;
23
               reg mprj io 19 = GPIO MODE MGMT STD OUTPUT;
                                                                                                               2 * SPDX-FileCopyrightText: 2020 Efabless Corporation
24
               reg mprj io 18 = GPIO MODE MGMT STD OUTPUT;
                                                                                                               4 * Licensed under the Apache License, Version 2.0 (the "License");
25
               reg mprj io 17 = GPIO MODE MGMT STD OUTPUT;
                                                                                                               5 * you may not use this file except in compliance with the License.
                                                                                                               6 * You may obtain a copy of the License at
26
               reg mprj io 16 = GPIO MODE MGMT STD OUTPUT;
                                                                                                                       http://www.apache.org/licenses/LICENSE-2.0
27
                                                                                                               10 * Unless required by applicable law or agreed to in writing, software
28
               // After setting MPRJ I/O, apply the configuration
                                                                                                               11 * distributed under the License is distributed on an "AS IS" BASIS,
                                                                                                               12 * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
29
               req mprj xfer = 1;
                                                                                                               13 * See the License for the specific language governing permissions and
                                                                                                               14 * limitations under the License.
               while (reg mprj xfer == 1);
30
                                                                                                               15 * SPDX-License-Identifier: Apache-2.0
                                                                                                               16 */
31
                                                                                                               18 void putchar(char c)
32
              initfir();
33
                                                                                                                            putchar('\r'):
              for (int i = 0; i < 3; i++) {
34
                                                                                                                    while (reg_uart_txfull == 1);
                                                                                                                      reg_uart_data = c;
35
                         fir_excute();
                                                                                                               24 }
36
                                                                                                               26 void print(const char *p)
                                                                                                                                                                                                    19
37
                                                                                                                       while (*p)
                                                                                                               29
                                                                                                                            putchar(*(p++));
38 }
                                                                                                               30 }
```