# **Final Project Report**

Group 7 R12943006 謝郡軒 R12943012 蔡東翰 R12943031 李允恩

## **Block Diagram**



- In this project, we implemented FIR, QS, MM hardware, and we also added DMA and arbiter to accelerate the calculation, so that hardware can directly communicate with SDRAM.
- Steps
  - CPU sends coefficients to FIR.
  - FIR, QS, and MM start simultaneously.
  - CPU sends address and length of data and answer to DMA.
  - DMA starts reading SDRAM through the arbiter and saves data into data BRAM.
  - When DMA finishes reading data, it can start sending data to hardware, and then hardware starts calculating.
  - Hardware sends answers to DMA, and DMA saves data into answer BRAM.
  - After DMA gets all answers, DMA sends answers back to SDRAM through the arbiter.

#### **FIR**

## Block diagram



- Use only <u>1 multiplier</u> and <u>1 adder</u>.
- CPU first sends coefficients, and FIR saves coefficients in BRAM. After that, DMA sends input data.
- FIR receives new data when the previous answer is outputted.
- FIR produces 1 data per 12 cycles.
- If DMA is fast enough to send and receive the input/output data, the FIR process in our design totally costs about <u>132 cycles</u> (excluding coef receiving time).

## **Matmul**



- Use only 1 multiplier and 1 adder.
- After we read the 4\*4 A matrix, we read the elements in B matrix one by one and calculate all the results related to the current B element before asking for the next B element, we don't need to save the whole B matrix in our design so therefore we can save about 14 registers.

 If DMA is fast enough to send and receive the input/output data, the matrix multiplication process in our design totally costs about 16 (receiving A) + 64 (receiving B and calculating C) + 16 (returning C) = 96 cycles.

## **Quick Sort**



- Use only <u>1 comparator</u>.
- Although quicksort may be more efficient and powerful in C++, however, in this project, we use verilog code for coding and the input sequence comes in serial, so we think using <u>insertion sort</u> will be more suitable.
- Because insertion sort is also <u>in-place</u>, we can use about only 12 registers to sort 10 elements (2 more for buffering).
- If DMA is fast enough to send and receive the input/output data, the insertion sort process in our design totally costs about <u>53 cycles</u>.

## **UART**

## Block diagram



- We <u>add buffers at both rx and tx sides</u>, so that (1) we don't need to enter ISR
  as soon as one interrupt happens, and (2) we can send another data to be
  transmitted without waiting for the previous one to finish its transmission.
- Besides, to prevent unsettled interrupts, we have a count-down counter to check if the rx buffer is empty periodically.
- Therefore, we can set two parameters n and m, which the UART generates an irq signal if there has been total <u>n unsettled interrupts</u> or <u>m cycles since the last time entering ISR</u>.

## **Direct Memory Access**

## Block diagram



- There are 3 DMAs for FIR, MM, and QS respectively.
- Each of them will receive five data through axi-lite protocol from CPU, including information of data\_len, data\_addr, ans\_len, ans\_addr, ap\_start, and DMAs have to return the ap\_done signal back to CPU when necessary.
- After receiving all data above, DMAs will ask for input data for FIR/MM/QS engines through wishbone protocol from SDRAM controller according to the given data addr and data len, and save them into DATA BRAM in order.
- However, we need an arbiter between DMAs and SDRAM controller to avoid collision of data requests.
- After saving all input data into DATA BRAM, DMAs will start sending input data into FIR/MM/QS engines through axi-stream protocol with a view to activating the corresponding computations.
- When FIR/MM/QS engines finish the operations, they will send the answers back to DMAs through axi-stream protocol, which will be saved in ANS BRAM in order by DMAs.
- After saving all answer data into ANS BRAM, DMAs will start sending answer data to arbiter through wishbone protocol. Eventually, arbiter and SDRAM controller will save those data into SDRAM properly.

## **Arbiter**

#### Block diagram



- Arbiter collects the wishbone signals of DRAM access from 3 DMAs and CPU together, putting them in a <u>FIFO</u>, and then arbiter will access the DRAM according the output of FIFO and send back the corresponding wishbone signals to DMA.
- Since wishbone signals cannot be pipelined, arbiter will receive a new request from one source only when the last request from the same source has been fulfilled. Therefore, we only need a FIFO of size 4 to accommodate all the requests from 4 different sources.
- To accelerate the whole process, if two requests comes in at the same time, the priority will be <u>CPU > FIR > matmul > sort</u>

### **SDRAM Controller**

### Block diagram



#### **FSM** (our different part)



#### Schedule



- We observe that if this cycle CPU is accessing address "x" then the next cycle CPU will likely access address "x+4".
- Since it costs 3 cycles from we send a request to SDRAM to we get the data, we need to have at least 2 caches to store the prefetch datas.
- Therefore, we use 2 caches where cache n (n = 0, 1) saves the data whose addr[2] == n, and every time we send back a data of address "x" to arbiter we will immediately go prefetch the data of address "x+8" and save it in the corresponding cache.
- At the best situation (we've guessed the prefetch address correctly), the latency of accessing a data from SDRAM will be shortened to <u>2 CYCLES</u>.

#### Simulation Result

Compile optimization: O3

```
LA Test uart started
                                       LA Test qsort started
tx data bit index 0: 1
                                       correct answer: 0028
tx data bit index 1: 1
                                       correct answer: 037d
tx data bit index 2: 1
                                       correct answer: 09ed
tx data bit index 3: 1
                                       correct answer: 0a6d
tx data bit index 4: 0
                                       correct answer: 0ca1
tx data bit index 5: 0
                                       correct answer: 10ab
tx data bit index 6: 0
                                       correct answer: 120e
tx data bit index 7: 0
                                       correct answer: 1631
tx complete 1
                                       correct answer: 1787
Calculation start, Time = 1.46244 ms
                                       correct answer: 2371
Calculation finish, Time = 1.53484 ms
                                       LA Test 2 passed
LA Test fir started
                                       tx data bit index 0: 1
correct answer: 0000
                                       tx data bit index 1: 0
correct answer: fff6
                                       tx data bit index 2: 1
correct answer: ffe3
                                       tx data bit index 3: 1
correct answer: ffe7
                                       tx data bit index 4: 1
correct answer: 0023
correct answer: 009e
                                       tx data bit index 5: 1
correct answer: 0151
                                       tx data bit index 6: 0
correct answer: 021b
                                       tx data bit index 7: 0
correct answer: 02dc
                                       tx complete 2
correct answer: 0393
                                       rx data bit index 0: 1
correct answer: 044a
                                       rx data bit index 1: 1
LA Test mm started
                                       rx data bit index 2: 1
correct answer: 003e
                                       rx data bit index 3: 1
correct answer: 0044
                                       rx data bit index 4: 0
correct answer: 004a
                                       rx data bit index 5: 0
correct answer: 0050
                                       rx data bit index 6: 0
correct answer: 003e
                                       rx data bit index 7: 0
correct answer: 0044
                                       recevied word
correct answer: 004a
                                       rx data bit index 0: 1
correct answer: 0050
                                       rx data bit index 1: 0
correct answer: 003e
                                       rx data bit index 2: 1
correct answer: 0044
                                       rx data bit index 3: 1
correct answer: 004a
                                       rx data bit index 4: 1
correct answer: 0050
                                       rx data bit index 5: 1
correct answer: 003e
                                       rx data bit index 6: 0
correct answer: 0044
correct answer: 004a
                                       rx data bit index 7: 0
correct answer: 0050
                                       recevied word
                                                      61
```

## **Hardware Result**

Original (Lab6)

o Setup: 2.93 ms

 $\circ$  Calculation: 4.81(fir) - 0.98(uart) + 2.95(mm) - 0.97(uart) + 0.77(qs) = 6.58ms

• Check answer: 0.68(fir) + 0.24(mm) + 0.62(qs) = 1.54

Our work

Setup: 1.46 ms

o Calculation: 0.07 ms = 2800 cycles

o Check answer: 0.12 ms

Calculation improvement: 9300%Calculation cycle: 2800 cycles

## **UART Result**

Original

interrupts to trigger ISR: 1

o time spent in one ISR: 0.9 (ms) = 36000 (cycles)

Our work

o interrupts to trigger ISR : n

o time spent in one ISR :

| n | time      | cycle | cycle / interrupt |
|---|-----------|-------|-------------------|
| 2 | 0.48 (ms) | 19200 | 9600              |
| 3 | 0.60 (ms) | 24000 | 8000              |
| 4 | 0.72 (ms) | 28800 | 7200              |
| 5 | 0.85 (ms) | 34000 | 6800              |



## **Utilization**

 $design\_1\_caravel\_ps\_0\_0\_utilization\_synth.rpt$ 

|   | L                     |      |       |            |           |       |
|---|-----------------------|------|-------|------------|-----------|-------|
| Ì | Site Type             | Used | Fixed | Prohibited | Available | Util% |
| Ī | Slice LUTs*           | 119  | 0     | 0          | 53200     | 0.22  |
|   | LUT as Logic          | 119  | 0     | 0          | 53200     | 0.22  |
|   | LUT as Memory         | 0    | 0     | 0          | 17400     | 0.00  |
|   | Slice Registers       | 158  | 0     | 0          | 106400    | 0.15  |
|   | Register as Flip Flop | 158  | 0     | 0          | 106400    | 0.15  |
|   | Register as Latch     | 0    | 0     | 0          | 106400    | 0.00  |
|   | F7 Muxes              | 0    | 0     | 0          | 26600     | 0.00  |
|   | F8 Muxes              | 0    | 0     | 0          | 13300     | 0.00  |
|   |                       |      |       |            |           |       |

|                                                                  |                           | L                                                                   |
|------------------------------------------------------------------|---------------------------|---------------------------------------------------------------------|
| Ref Name                                                         | Used                      | Functional Category                                                 |
| FDRE<br>  LUT3<br>  LUT6<br>  LUT2<br>  LUT4<br>  LUT5<br>  LUT1 | 158   79   46   8   4   1 | Flop & Latch  <br>  LUT  <br>  LUT  <br>  LUT  <br>  LUT  <br>  LUT |
| +                                                                |                           | ++                                                                  |

design\_1\_axi\_uartlite\_0\_0\_utilization\_synth.rpt

1. Slice Logic

| Site Type                                                                                                                                                            | Used                                                        | Fixed                                   | Prohibited | Available                                                      | Util%                                                            |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------|-----------------------------------------|------------|----------------------------------------------------------------|------------------------------------------------------------------|
| Slice LUTs*   LUT as Logic   LUT as Memory   LUT as Distributed RAM   LUT as Shift Register   Slice Registers   Register as Flip Flop   Register as Latch   F7 Muxes | 104<br>  86<br>  18<br>  0<br>  18<br>  113<br>  113<br>  0 | 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 | 0 0 0      | 53200<br>53200<br>17400<br>106400<br>106400<br>106400<br>26600 | 0.20  <br>  0.16  <br>  0.10  <br>  0.11  <br>  0.11  <br>  0.00 |
| F8 Muxes                                                                                                                                                             | 0                                                           | 0                                       | 0          | 13300                                                          | 0.00                                                             |

-----

| +                                                                                                   |                                              |                                                                                                                |
|-----------------------------------------------------------------------------------------------------|----------------------------------------------|----------------------------------------------------------------------------------------------------------------|
| Ref Name                                                                                            | Used                                         | Functional Category                                                                                            |
| + FDRE<br>  LUT6<br>  LUT5<br>  LUT4<br>  SRL16E<br>  FDSE<br>  LUT2<br>  LUT3<br>  LUT1<br>  MUXF7 | 95   29   27   27   18   18   14   9   2   1 | Flop & Latch  <br>LUT  <br>LUT  <br>LUT  <br>Distributed Memory  <br>Flop & Latch  <br>LUT  <br>LUT  <br>MuxFx |
|                                                                                                     |                                              |                                                                                                                |

## design\_1\_blk\_mem\_gen\_0\_0\_utilization\_synth.rpt

## 1. Slice Logic

.....

| 4                      | +    |       | <b></b>    | <b></b>   | ++    |
|------------------------|------|-------|------------|-----------|-------|
| Site Type              | Used | Fixed | Prohibited | Available | Util% |
| Slice LUTs*            | 10   | 0     | 0          | 53200     | 0.02  |
| LUT as Logic           | 8    | 0     | 0          | 53200     | 0.02  |
| LUT as Memory          | 2    | 0     | 0          | 17400     | 0.01  |
| LUT as Distributed RAM | 0    | 0     |            |           |       |
| LUT as Shift Register  | 2    | 0     |            |           |       |
| Slice Registers        | 12   | 0     | 0          | 106400    | 0.01  |
| Register as Flip Flop  | 12   | 0     | 0          | 106400    | 0.01  |
| Register as Latch      | 0    | 0     | 0          | 106400    | 0.00  |
| F7 Muxes               | 0    | 0     | 0          | 26600     | 0.00  |
| F8 Muxes               | 0    | 0     | 0          | 13300     | 0.00  |
| +                      | +    |       |            |           | ++    |

#### Memory

|                |                        |       |            |            |                      | _ |
|----------------|------------------------|-------|------------|------------|----------------------|---|
| Site Type      |                        | Fixed | Prohibited | Available  | Util%                | İ |
| 1 51 1 500 711 | 2<br>  2<br>  2<br>  0 | 0 0   |            | 140<br>140 | 1.43<br>1.43<br>0.00 |   |
| +              | +                      | +     | +          |            | +                    | t |

------

| Ref Name                                           | Used                   | Functional Category         |
|----------------------------------------------------|------------------------|-----------------------------|
| FDRE<br>  LUT2<br>  SRL16E<br>  RAMB36E1<br>  LUT4 | 12<br>6<br>2<br>2<br>2 | LUT  <br>Distributed Memory |

## design\_1\_output\_pin\_0\_0\_utilization\_synth.rpt

#### 1. Slice Logic

. . . . . . . . . . . . . . .

| Site Type                                                                                                               | Used                                     | Fixed | Prohibited            | Available                                                      | ++<br>  Util%                                                    |
|-------------------------------------------------------------------------------------------------------------------------|------------------------------------------|-------|-----------------------|----------------------------------------------------------------|------------------------------------------------------------------|
| Slice LUTs*<br>  LUT as Logic<br>  LUT as Memory<br>  Slice Registers<br>  Register as Flip Flop<br>  Register as Latch | 10<br>  10<br>  0<br>  12<br>  12<br>  0 |       | 0<br>0<br>0<br>0<br>0 | 53200<br>53200<br>17400<br>106400<br>106400<br>106400<br>26600 | 0.02  <br>  0.02  <br>  0.00  <br>  0.01  <br>  0.01  <br>  0.00 |
| F8 Muxes                                                                                                                | 0                                        | 0     | 0                     | 13300                                                          | 0.00                                                             |

#### 7. Primitives

-----

| Ref Name                                               | Used                                  | Functional Category                                       |
|--------------------------------------------------------|---------------------------------------|-----------------------------------------------------------|
| FDRE<br>  LUT5<br>  LUT4<br>  LUT6<br>  LUT2<br>  LUT1 | 12  <br>4  <br>4  <br>1  <br>1  <br>1 | Flop & Latch  <br>LUT  <br>LUT  <br>LUT  <br>LUT  <br>LUT |
| +                                                      | +                                     |                                                           |

## design\_1\_caravel\_0\_0\_utilization\_synth.rpt

| 4 |                                                                                                                                             | +                                                |       | <b>.</b>                             | +         | ++                                                                             |
|---|---------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------|-------|--------------------------------------|-----------|--------------------------------------------------------------------------------|
| į | Site Type                                                                                                                                   | Used                                             | Fixed | Prohibited                           | Available | Util%                                                                          |
| + | Slice LUTs* LUT as Logic LUT as Memory LUT as Distributed RAM LUT as Shift Register Slice Registers Register as Flip Flop Register as Latch | 7052<br>6774<br>278<br>240<br>38<br>7608<br>7608 | 0 0 0 | 0<br>  0<br>  0<br>  1<br>  0<br>  0 | 53200     | 13.26  <br>  12.73  <br>  1.60  <br>       <br>       <br>    7.15  <br>  0.00 |
| i | F7 Muxes                                                                                                                                    | 298                                              | 0     | 0                                    | 26600     | 1.12                                                                           |
|   | F8 Muxes                                                                                                                                    | 79                                               | 0     | 0                                    | 13300     | 0.59                                                                           |
|   |                                                                                                                                             |                                                  |       |                                      |           |                                                                                |

## 2. Memory

+-----| Site Type | Used | Fixed | Prohibited | Available | Util% | +-----

+-----

3. DSP

+----+ | Site Type | Used | Fixed | Prohibited | Available | Util% | +-----+-----

#### 7. Primitives

-----

| +        |      | ++                  |
|----------|------|---------------------|
| Ref Name | Used | Functional Category |
| +        |      | ++                  |
| FDCE     | 4207 | Flop & Latch        |
| LUT6     | 3040 | LUT                 |
| FDRE     | 3029 | Flop & Latch        |
| LUT4     | 1542 | LUT                 |
| LUT5     | 1452 | LUT                 |
| LUT2     | 627  | LUT                 |
| LUT3     | 586  | LUT                 |
| LUT1     | 424  | LUT                 |
| CARRY4   | 419  | CarryLogic          |
| MUXF7    | 298  | MuxFx               |
| FDPE     | 283  | Flop & Latch        |
| RAMS32   | 232  | Distributed Memory  |
| FDSE     | 89   | Flop & Latch        |
| MUXF8    | 79   | MuxFx               |
| SRL16E   | 38   | Distributed Memory  |
| RAMD32   | 24   | Distributed Memory  |
| RAMB18E1 | 6    | Block Memory        |
| RAMB36E1 | 4    | Block Memory        |
| DSP48E1  | 4    | Block Arithmetic    |
| +        | +    | ++                  |

design\_1\_auto\_us\_0\_utilization\_synth.rpt

## Slice Logic

-----

| 4                                          |              | L        | L          |                    |       |
|--------------------------------------------|--------------|----------|------------|--------------------|-------|
| Site Type                                  | Used         | Fixed    | Prohibited | Available          | Util% |
| Slice LUTs*<br>  LUT as Logic              | 192<br>  168 | 0<br>  0 | 0<br>  0   | 53200<br>53200     | 0.36  |
| LUT as Memory<br>  LUT as Distributed RAM  | 24           | 0        | 0          | 17400              | 0.14  |
| LUT as Shift Register                      | 24           | 0        |            |                    |       |
| Slice Registers<br>  Register as Flip Flop | 343<br>  343 | 0<br>  0 | 0<br>  0   | 106400<br>  106400 | 0.32  |
| Register as Latch                          | 0            | 0        | 0          | 106400             | 0.00  |
| F7 Muxes<br>  F8 Muxes                     | 0            | 0        | 0          | 26600<br>13300     | 0.00  |
| 1                                          | L            | L        | L          | L                  | L L   |

#### 7. Primitives

-----

| L Dof Nome | Lucad |                     |
|------------|-------|---------------------|
| +          |       | Functional Category |
| FDRE       | 341   | Flop & Latch        |
| LUT3       | 84    | LUT                 |
| LUT6       | 81    | LUT                 |
| LUT5       | 28    | LUT                 |
| SRLC32E    | 24    | Distributed Memory  |
| LUT4       | 19    | LUT                 |
| LUT2       | 12    | LUT                 |
| LUT1       | 4     | LUT                 |
| FDSE       | 2     | Flop & Latch        |
| +          | +     | +                   |

## $design\_1\_rst\_ps7\_0\_10M\_0\_utilization\_synth.rp$

#### 1. Slice Logic

| Site Type              | Used | Fixed | Prohibited | Available | Util% |
|------------------------|------|-------|------------|-----------|-------|
| Slice LUTs*            | 19   | 0     | 0          | 53200     | 0.04  |
| LUT as Logic           | 18   | 0     | 0          | 53200     | 0.03  |
| LUT as Memory          | 1    | 0     | 0          | 17400     | <0.01 |
| LUT as Distributed RAM | 0    | 0     |            |           |       |
| LUT as Shift Register  | 1    | 0     |            |           |       |
| Slice Registers        | 40   | 0     | 0          | 106400    | 0.04  |
| Register as Flip Flop  | 40   | 0     | 0          | 106400    | 0.04  |
| Register as Latch      | 0    | 0     | 0          | 106400    | 0.00  |
| F7 Muxes               | 0    | 0     | 0          | 26600     | 0.00  |
| F8 Muxes               | 0    | 0     | 0          | 13300     | 0.00  |
| +                      | +    |       | +          | +         | ++    |

| Ref Name | Used | Functional Category |

| Ret Name | usea | Functional Category |
|----------|------|---------------------|
| +        |      | +                   |
| FDRE     | 36   | Flop & Latch        |
| LUT2     | 9    | LUT                 |
| LUT4     | 6    | LUT                 |
| LUT1     | 5    | LUT                 |
| FDSE     | 4    | Flop & Latch        |
| LUT5     | 3    | LUT                 |
| SRL16E   | 1    | Distributed Memory  |
| LUT6     | 1    | LUT                 |
| LUT3     | 1    | LUT                 |
| +        |      | +                   |

## design\_1\_read\_romcode\_0\_0\_utilization\_synth.rpt

#### 1. Slice Logic

| Used | Fixed                                                   | Prohibited                                                            | Available                                                                                   | Util%                                                                                                                                                              |
|------|---------------------------------------------------------|-----------------------------------------------------------------------|---------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 739  | 0                                                       | 0                                                                     | 53200                                                                                       | 1.39                                                                                                                                                               |
| 664  | 0                                                       | 0                                                                     | 53200                                                                                       | 1.25                                                                                                                                                               |
| 75   | 0                                                       | 0                                                                     | 17400                                                                                       | 0.43                                                                                                                                                               |
| 0    | 0                                                       |                                                                       |                                                                                             |                                                                                                                                                                    |
| 75   | 0                                                       |                                                                       |                                                                                             |                                                                                                                                                                    |
| 1100 | 0                                                       | 0                                                                     | 106400                                                                                      | 1.03                                                                                                                                                               |
| 1100 | 0                                                       | 0                                                                     | 106400                                                                                      | 1.03                                                                                                                                                               |
| 0    | 0                                                       | 0                                                                     | 106400                                                                                      | 0.00                                                                                                                                                               |
| 0    | 0                                                       | 0                                                                     | 26600                                                                                       | 0.00                                                                                                                                                               |
| 0    | 0                                                       | 0                                                                     | 13300                                                                                       | 0.00                                                                                                                                                               |
| _    | 739  <br>664  <br>75  <br>0  <br>75  <br>1100  <br>1100 | 739   0  <br>664   0  <br>75   0  <br>0   0  <br>75   0  <br>1100   0 | 739   0   0  <br>664   0   0  <br>75   0   0  <br>0   0  <br>1100   0   0  <br>1100   0   0 | 739   0   0   53200<br>664   0   0   53200<br>75   0   0   17400<br>0   0    <br>75   0    <br>1100   0   0   106400<br>1100   0   0   106400<br>0   0   0   26600 |

#### Memory

| •                                                               | Used | Fixed                | Prohibited  | Available      | Util%                      |
|-----------------------------------------------------------------|------|----------------------|-------------|----------------|----------------------------|
| Block RAM Tile<br>  RAMB36/FIFO*<br>  RAMB36E1 only<br>  RAMB18 | 1 1  | 0<br>  0<br> <br>  0 | 0<br>0<br>1 | 140  <br>  140 | 0.71  <br>0.71  <br>  0.71 |

-----

| 4                                                                                                                | <b></b>                                                                         | L <del>-</del>                                                                                                                                 |
|------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------|
| Ref Name                                                                                                         | Used                                                                            | Functional Category                                                                                                                            |
| FDRE<br>  LUT3<br>  LUT6<br>  LUT4<br>  LUT2<br>  SRL16E<br>  LUT5<br>  CARRY4<br>  LUT1<br>  FDSE<br>  RAMB36E1 | 1097<br>  261<br>  212<br>  158<br>  132<br>  75<br>  68<br>  63<br>  22<br>  3 | Flop & Latch  <br>LUT  <br>LUT  <br>LUT  <br>LUT  <br>Distributed Memory  <br>LUT  <br>CarryLogic  <br>LUT  <br>Flop & Latch  <br>Block Memory |
|                                                                                                                  |                                                                                 | '                                                                                                                                              |

## design\_1\_spiflash\_0\_0\_utilization\_synth.rpt

#### 1. Slice Logic

.....

| Site Type             | Used | Fixed | Prohibited | Available | ++<br>  Util% |
|-----------------------|------|-------|------------|-----------|---------------|
| Slice LUTs*           | 44   | 0     | 0          | 53200     | 0.08          |
| LUT as Logic          | 44   | 0     | 0          | 53200     | 0.08          |
| LUT as Memory         | 0    | 0     | 0          | 17400     | 0.00          |
| Slice Registers       | 63   | 0     | 0          | 106400    | 0.06          |
| Register as Flip Flop | 63   | 0     | 0          | 106400    | 0.06          |
| Register as Latch     | 0    | 0     | 0          | 106400    | 0.00          |
| F7 Muxes              | 0    | 0     | 0          | 26600     | 0.00          |
| F8 Muxes              | 0    | 0     | 0          | 13300     | 0.00          |
| +                     |      |       |            | L         | ++            |

#### 7. Primitives

-----

| Ref Name                                                                               | Used                                                                  | Functional Category                                                                         |
|----------------------------------------------------------------------------------------|-----------------------------------------------------------------------|---------------------------------------------------------------------------------------------|
| FDRE<br>  FDCE<br>  LUT3<br>  LUT6<br>  CARRY4<br>  LUT4<br>  LUT5<br>  LUT1<br>  LUT1 | 32  <br>  31  <br>  26  <br>  21  <br>  10  <br>  5  <br>  4  <br>  2 | Flop & Latch  <br>Flop & Latch  <br>LUT  <br>LUT  <br>CarryLogic  <br>LUT  <br>LUT  <br>LUT |

design\_1\_auto\_pc\_0\_utilization\_synth.rpt

## Slice Logic

-----

| +- |                        |      |       | <b></b>    | <b></b>   |       |
|----|------------------------|------|-------|------------|-----------|-------|
| į  | Site Type              | Used | Fixed | Prohibited | Available | Util% |
| Ţ  | Slice LUTs*            | 210  | 0     | 0          | 53200     | 0.39  |
|    | LUT as Logic           | 208  | 0     | 0          | 53200     | 0.39  |
|    | LUT as Memory          | 2    | 0     | 0          | 17400     | 0.01  |
|    | LUT as Distributed RAM | 2    | 0     |            |           |       |
|    | LUT as Shift Register  | 0    | 0     |            |           |       |
|    | Slice Registers        | 230  | 0     | 0          | 106400    | 0.22  |
|    | Register as Flip Flop  | 230  | 0     | 0          | 106400    | 0.22  |
|    | Register as Latch      | 0    | 0     | 0          | 106400    | 0.00  |
|    | F7 Muxes               | 0    | 0     | 0          | 26600     | 0.00  |
|    | F8 Muxes               | 0    | 0     | 0          | 13300     | 0.00  |
|    |                        |      | L     |            |           |       |

#### 7. Primitives

. . . . . . . . . . . . .

| Ref Name                                                   | Used                                                  | Functional Category                                                                          |
|------------------------------------------------------------|-------------------------------------------------------|----------------------------------------------------------------------------------------------|
| FDRE LUT5 LUT6 FDCE LUT4 LUT3 LUT2 LUT1 CARRY4 FDPE RAMD32 | 196   131   25   23   22   21   20   16   16   11   2 | Flop & Latch LUT LUT Flop & Latch LUT LUT LUT LUT CarryLogic Flop & Latch Distributed Memory |

## design\_1\_auto\_pc\_1\_utilization\_synth.rpt

#### 1. Slice Logic

| Site Type                                                                                                                                                 | Used                                                         | Fixed                                   | Prohibited | Available                                                      | Util%                                                            |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------|-----------------------------------------|------------|----------------------------------------------------------------|------------------------------------------------------------------|
| Slice LUTs*   LUT as Logic   LUT as Memory   LUT as Distributed RAM   LUT as Shift Register   Slice Registers   Register as Flip Flop   Register as Latch | 421<br>  356<br>  65<br>  0<br>  65<br>  562<br>  562<br>  0 | 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 | 0 0        | 53200<br>53200<br>17400<br>106400<br>106400<br>106400<br>26600 | 0.79  <br>0.67  <br>0.37  <br>0.37  <br>0.53  <br>0.53  <br>0.00 |
| F8 Muxes                                                                                                                                                  | 0                                                            | 0                                       | 0          | 13300                                                          | 0.00                                                             |

-----

| +        | +    |                     |
|----------|------|---------------------|
| Ref Name | Used | Functional Category |
| +        | +    | +                   |
| FDRE     | 546  | Flop & Latch        |
| LUT3     | 236  | LUT                 |
| LUT6     | 130  | LUT                 |
| LUT5     | 53   | LUT                 |
| SRLC32E  | 47   | Distributed Memory  |
| LUT4     | 43   | LUT                 |
| LUT2     | 19   | LUT                 |
| SRL16E   | 18   | Distributed Memory  |
| CARRY4   | 18   | CarryLogic          |
| FDSE     | 16   | Flop & Latch        |
| LUT1     | 5    | LUT                 |
| +        | +    | +                   |

## design\_1\_axi\_intc\_0\_0\_utilization\_synth.rpt

## 1. Slice Logic

.....

|   |                                                                                                                  |                                      |                       | L                          |                                                                         | L L                                                                          |  |
|---|------------------------------------------------------------------------------------------------------------------|--------------------------------------|-----------------------|----------------------------|-------------------------------------------------------------------------|------------------------------------------------------------------------------|--|
|   | Site Type                                                                                                        | Used                                 | Fixed                 | Prohibited                 | Available                                                               | Util%                                                                        |  |
|   | Slice LUTs* LUT as Logic LUT as Memory Slice Registers Register as Flip Flop Register as Latch F7 Muxes F8 Muxes | 70<br>70<br>0<br>65<br>65<br>65<br>0 | 0<br>0<br>0<br>0<br>0 | 0<br>0<br>0<br>0<br>0<br>0 | 53200<br>53200<br>17400<br>106400<br>106400<br>106400<br>26600<br>13300 | 0.13  <br>  0.13  <br>  0.00  <br>  0.06  <br>  0.06  <br>  0.00  <br>  0.00 |  |
| + |                                                                                                                  | +                                    |                       |                            |                                                                         | ++                                                                           |  |

#### 7. Primitives

------

| +                                                                |                                                   |                                                           |
|------------------------------------------------------------------|---------------------------------------------------|-----------------------------------------------------------|
| Ref Name                                                         | Used                                              | Functional Category                                       |
| FDRE<br>  LUT3<br>  LUT6<br>  LUT5<br>  LUT4<br>  LUT2<br>  LUT1 | 63  <br>29  <br>24  <br>12  <br>11  <br>11  <br>2 | Flop & Latch  <br>LUT  <br>LUT  <br>LUT  <br>LUT  <br>LUT |
| FDSE                                                             | 2                                                 | Flop & Latch                                              |

design\_1\_processing\_system7\_0\_0\_utilization\_synth.rpt

#### 1. Slice Logic

-----

| Slice LUTs* | Site Type                                                                                                            | Used                           | Fixed | Prohibited | Available                                                       | Util%                                                  |
|-------------|----------------------------------------------------------------------------------------------------------------------|--------------------------------|-------|------------|-----------------------------------------------------------------|--------------------------------------------------------|
| F8 Muxes    | LUT as Logic<br>  LUT as Memory<br>  Slice Registers<br>  Register as Flip Flop<br>  Register as Latch<br>  F7 Muxes | 24<br>  0<br>  0<br>  0<br>  0 | 0 0 0 | 0 0 0      | 53200<br>  17400<br>  106400<br>  106400<br>  106400<br>  26600 | 0.05  <br>0.00  <br>0.00  <br>0.00  <br>0.00  <br>0.00 |

## 4. IO and GT Specific

-----

| +                           | +    |       | +          |           | +      |
|-----------------------------|------|-------|------------|-----------|--------|
| Site Type                   | Used | Fixed | Prohibited | Available | Util%  |
| Bonded IOB                  | 0    | 0     | 0          | 125       | 0.00   |
| Bonded IPADs                | 0    | 0     | 0          | 2         | 0.00   |
| Bonded IOPADs               | 130  | 0     | 0          | 130       | 100.00 |
| PHY_CONTROL                 | 0    | 0     | 0          | 4         | 0.00   |
| PHASER_REF                  | 0    | 0     | 0          | 4         | 0.00   |
| OUT_FIFO                    | 0    | 0     | 0          | 16        | 0.00   |
| IN_FIFO                     | 0    | 0     | 0          | 16        | 0.00   |
| IDELAYCTRL                  | 0    | 0     | 0          | 4         | 0.00   |
| IBUFDS                      | 0    | 0     | 0          | 121       | 0.00   |
| PHASER_OUT/PHASER_OUT_PHY   | 0    | 0     | 0          | 16        | 0.00   |
| PHASER_IN/PHASER_IN_PHY     | 0    | 0     | 0          | 16        | 0.00   |
| IDELAYE2/IDELAYE2_FINEDELAY | 0    | 0     | 0          | 200       | 0.00   |
| ILOGIC                      | 0    | 0     | 0          | 125       | 0.00   |
| OLOGIC                      | 0    | 0     | 0          | 125       | 0.00   |
| +                           | +    |       | +          |           |        |

#### 5. Clocking

| _ |                                                         |                               |                 | <b></b>    |                               |       |
|---|---------------------------------------------------------|-------------------------------|-----------------|------------|-------------------------------|-------|
| į | Site Type                                               |                               | Fixed           | Prohibited | Available                     | Util% |
|   | BUFGCTRL BUFIO MMCME2_ADV PLLE2_ADV BUFMRCE BUFHCE BUFR | 1<br>  0<br>  0<br>  0<br>  0 | 0<br>  0<br>  0 | 0 0        | 32<br>16<br>4<br>4<br>8<br>72 | 3.13  |
| + |                                                         | +                             |                 |            |                               | ++    |

. . . . . . . . . . . . .

| Ref Name | Used | Functional Category  |
|----------|------|----------------------|
| BIBUF    | 130  | IO                   |
| LUT1     | 24   | LUT                  |
| PS7      | 1    | Specialized Resource |
| BUFG     | 1    | Clock                |

## design\_1\_xbar\_0\_utilization\_synth.rpt

1. Slice Logic

. . . . . . . . . . . . . .

| Site Type                                                                                        | Used                                          | Fixed            | Prohibited  | Available                                   | Util%                                    |
|--------------------------------------------------------------------------------------------------|-----------------------------------------------|------------------|-------------|---------------------------------------------|------------------------------------------|
| Slice LUTs*<br>  LUT as Logic<br>  LUT as Memory<br>  Slice Registers<br>  Register as Flip Flop | 220  <br>  220  <br>  0  <br>  134  <br>  134 |                  | 0           | 53200<br>53200<br>17400<br>106400<br>106400 | 0.41  <br>  0.41  <br>  0.00  <br>  0.13 |
| Register as Latch<br>  F7 Muxes<br>  F8 Muxes                                                    | 0<br>  0<br>  0                               | 0<br>0<br>0<br>0 | 0<br>0<br>0 | 106400<br>26600<br>13300                    | 0.00   0.00   0.00                       |

#### 7. Primitives

| 4        |      |                     |
|----------|------|---------------------|
| Ref Name | Used | Functional Category |
| +        |      |                     |
| FDRE     | 134  | Flop & Latch        |
| LUT6     | 124  | LUT                 |
| LUT4     | 62   | LUT                 |
| LUT5     | 33   | LUТ                 |
| LUT3     | 13   | LUТ                 |
| LUT2     | 11   | LUТ                 |
| LUT1     | 1    | LUT                 |
| +        |      |                     |