## SOC Design

### Lab-3 FIR

#### 110590022 陳冠晰

## Function specification

• 
$$y[t] = \Sigma (h[i] * x[t - i])$$

In signal processing, a finite-impulse-response, or finite impulse response models are generally linear dynamic models characterized by finite-order moving average representations, implying that their responses to impulse inputs go to zero after a finite number of time steps, equal to the model's memory length.

FIR filters can be discrete-time or continuous-time, and digital or analog.

$$egin{align} y[n] &= b_0 x[n] + b_1 x[n-1] + \dots + b_N x[n-N] \ &= \sum_{i=0}^N b_i \cdot x[n-i], \end{split}$$

#### Where:

- x[n] is the input signal,
- . y[n] is the output signal,
- . N is the filter order; an  $N_{th}$ -order filter has N+1 terms on the right-hand side
- .  $b_i$  is the value of the impulse response at the ith instant for  $0 \le I \le N$  of an Nth-order FIR filter. If the filter is a direct form FIR filter, then  $b_i$  is also a coefficient of the filter.

## Block Diagram



# Tap\_RAM / Data\_RAM



Tape RAM:

8,610000000

Tape address: 0x80 - 0xFF

EN = (AW[3]:8]==0)|(AR[3]:8]==0)&(AW[1]|AR[1])

Check if read/write address belongs to TapeRAM

WE = (AWvalid & & Wvalid == 1)? 4'b1111: 4'b0000; Check if address/data write is valid

A = AW[5:0] AW will >72, 4-bit left, still can represent the address of 11 tapes

Di = Wdata Data-in equals to wdata of AXI-Lite (hti] flow through TogetAM by avilite)

Awready = 1 (中M 尚有空間)

wready = 1 (Puta Proffer 前有 space)

## Data RAM:

EN = 55\_tvalid (55\_tlast = 0)

WE = (55\_tready & 55\_idle)? 4'b 1111: 4'b 0000; (Ready to write New volue" & not finish)

A = (ap\_ctrl [2] && init\_addr < 6'd44)? init\_addr: data\_A\_tmp;

If ap\_idle == 1, initialize the value in dataRAM.

Pi = 55\_tdata

FSM for ap\_ctrl: (apstart, ap\_done, ap\_idle)



- 1. 左上角的 FSM 是用來給 ap\_start, ap\_done, ap\_idle 的,一開始處在 INIT state,ap\_ctrl = {ap\_idle, ap\_done, ap\_start} = 3'b100,當我們 Host 端 (testbench) program ap\_start,代表 FIR 開始運作,ap\_idle 降下,進到 IDLE state,ap\_ctrl = {ap\_idle, ap\_done, ap\_start} = 3'b000。當我們完成最後一個 Y 的計算,傳出去給 testbench 比對,同時拉高 sm\_tlast,就代表 FIR 做完運算,進到 DONE state,ap\_ctrl = {ap\_idle, ap\_done, ap\_start} = 3'b010。由於 testbench 需要讀取 ap\_done 的訊號,所以要等到 read address == 0x00 讀取到 ap\_done 過後再回到 initial 的 state。
- 2. 左下角的 FSM 專門產生 ss\_idle 的訊號拿去 data\_RAM 當成 write enable,在 還未收到 ss\_tlast 的期間,都會是 1,等到收到 ss\_tlast,才會進到 SS\_DONE state, ss\_idle = 0,代表不能再寫了。
- 3. 右邊的 FSM 是在產生 sm\_tlast,當最後一個 Y 計算完,counter 數到 data length,就進到 SM DONE state, sm tlast 拉高一個 cycle。

## Operation



sm\_tvalid 拉高,代表計算出的 Y 被拿去 testbench 做比對。 上圖最下面是做完 operation pipeline 後呈現出的 timing waveform,可以看到中間圖片中,X stream-in 和 Y stream-out 間變化。

## Resource usage

| Slice LUTs*   190   0   0   53200   0.36   LUT as Logic   190   0   0   53200   0.36   LUT as Memory   0   0   0   17400   0.00   Slice Registers   224   0   0   106400   0.21   Register as Flip Flop   224   0   0   106400   0.21   Register as Latch   0   0   0   106400   0.00   F7 Muxes   0   0   0   13300   0.00   13300   0.00   13300   0.00   13300   0.00   13300   0.00   13300   0.00   13300   0.00   13300   0.00   13300   0.00   13300   0.00   13300   0.00   13300   0.00   13300   0.00   13300   0.00   13300   0.00   13300   0.00   13300   0.00   0.00   13300   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0.00   0 | Site Type                                                                                              | Used                        | Fixed            | Prohibited | Available                                    | ++<br>  Util%                                |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------|-----------------------------|------------------|------------|----------------------------------------------|----------------------------------------------|
| Fo makes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | LUT as Logic<br>  LUT as Memory<br>  Slice Registers<br>  Register as Flip Flop<br>  Register as Latch | 190<br>0<br>224<br>224<br>0 | 0<br>0<br>0<br>0 | 0 0 0      | 53200<br>17400<br>106400<br>106400<br>106400 | 0.36  <br>0.00  <br>0.21  <br>0.21  <br>0.00 |

| Site Type                                    | U    | sed         |      | Fixed           | Prohibited  |                          |
|----------------------------------------------|------|-------------|------|-----------------|-------------|--------------------------|
| Block RAM Tile<br>  RAMB36/FIFO*<br>  RAMB18 | <br> | 0<br>0<br>0 | <br> | 0  <br>0  <br>0 | 0<br>0<br>0 | 140   0.00<br>140   0.00 |

## Timing report







#### Simulation waveforms

#### Coefficient



#### X-in / Y-out



#### RAM access control



可以看到一開始 tap Di 在 load in coefficients,再來是 data 的 stream in。