# Pipelined AES128 Rijndael with AMBA AXI

Version 0 Revision 0

June 12, 2018 (Jun 12, 2018)

Future Design Systems, Inc. <a href="https://www.future-ds.com/contact@future-ds.com/">www.future-ds.com/</a> / <a href="mailto:contact@future-ds.com/">contact@future-ds.com/</a>

## Copyright © 2018 Future Design Systems, Inc.

#### **Abstract**

This document addresses an implementation of parallel version of AES128 Rijndael.

#### **Table of Contents**

| Copyright © 2018 Future Design Systems, Inc | . 1 |
|---------------------------------------------|-----|
| Abstract                                    | 1   |
| Table of Contents                           | 1   |
| 1 Overview                                  | 2   |
| 1.1 AES operation                           | 2   |
| 2 AES128 core with AMBA AXI interface       |     |
| 2.1 AES128 AXI interface                    | 4   |
| 2.2 AES128 CSR                              |     |
| 2.2.1 Operations                            | 4   |
| 2.3 AES128 FIFO controller                  | 5   |
| 2.4 AES128 core                             | 5   |
| 3 Verification                              | 6   |
| 3.1 Simulation                              | 6   |
| 3.2 FPGA verification                       |     |
| 4 Summary and future work                   |     |
| 5 References                                | 7   |
| Wish list                                   | 7   |
| Revision history                            | 7   |

| Future Design Systems | FDS-TD-2018-06-001 |
|-----------------------|--------------------|
|                       |                    |

#### 1 Overview

The Advanced Encryption Standard (AES) is formal encryption method adopted by the National Institute of Standards and Technology of the US Government, and is accepted worldwide. AES is a symmetric block cipher. Symmetric means that it uses the same key for both encryption and decryption. A block cipher is a method of encrypting text (to produce ciphertext) in which a cryptographic key and algorithm are applied to a block of data.

The Rijndael algorithm, one of AES implementations allows the block and key size of 128, 160, 192, 224, 256 bits. However, the AES standard states that the algorithm can only accept a block size of 128 bits and a choice of three keys - 128,192,256 bits.

Figure 1 shows overall environment to test AES128<sup>1</sup> core using Future Design Systems CON-FMC, in which AES128 core is implemented in the FPGA and it is controlled by the C program through USB 3.0 channel.



Figure 1: Overall setup

#### 1.1 AES operation

The algorithm begins with an Add round key stage followed by 9 rounds of four stages and a tenth round of three stages. This applies for both encryption and decryption with the exception that each stage of a round the decryption algorithm is the inverse of its counterpart in the encryption algorithm. The four stages are as follows:

- 1. Substitute bytes
- 2. Shift rows

AES128 - 2 -

<sup>&</sup>lt;sup>1</sup> AES128 only uses 128-bit key and 128-bit data in ECB (electronic code book) mode.

| Future Design Systems | FDS-TD-2018-06-001 |
|-----------------------|--------------------|
|                       |                    |

- 3. Mix Columns
- 4. Add Round Key

The tenth round simply leaves out the Mix Columns stage. The first nine rounds of the decryption algorithm consist of the following:

- 1. Inverse Shift rows
- 2. Inverse Substitute bytes
- 3. Inverse Add Round Key



Figure 2: AES128 operation

#### 2 AES128 core with AMBA AXI interface

AES128 AXI provides AMBA AXI interface as shown in Figure 3.



Figure 3: AES128 AXI block diagram

AES128 - 3 -

| Future Design Systems | FDS-TD-2018-06-001 |
|-----------------------|--------------------|
|                       |                    |

#### 2.1 AES128 AXI interface

It takes care of AMBA AXI interface.

#### 2.2 AES128 CSR

It provides CSR (Control and Status register) as shown in Figure 4. All registers are little-endian register.



Figure 4: SHA\_256\_AXI CSR

As AES128 core uses big-endian style byte mapping, key and data to/from AES128 core are swapped as shown in Figure 5.



Figure 5: Byte mapping

#### 2.2.1 Operations

There are three distinct operations: key scheduling, data pushing, and data popping.

AES128 - 4 -

| Future Design Systems | FDS-TD-2018-06-001 |
|-----------------------|--------------------|
|                       |                    |

#### // key scheduling

dataW = (enc\_dec&0x1)<<1) | 0x1; // initialization

AXI\_WRITE(CSR\_CONTROL, dataW);

AXI\_WRITE\_BURST(CSR\_KEY0, key, 4); // key update

dataW = (0x1<<2) | (enc\_dec&0x1)<<1) | 0x0; // de-assert init

do { AXI\_READ(CSR\_CONTROL, dataR);

} while ((dataR&0x80000000)==0); // wait until ready

#### // data pushing - say (wnum/4) encryptions

do { AXI\_READ(CSR\_STATUS, dataR);

} while ((dataR&0xFFFF)<wnum); // wait for sufficient rooms

AXI\_WRITE\_BURST(CSR\_DATAIN0, plain, wnum); // use fixed-address mode

#### // data popping

do { AXI\_READ(CSR\_STATUS, dataR);

} while ((dataR>>16)<wnum); // wait for results

AXI\_READ\_BURST(CSR\_DATAOUT0, cyper, wnum); // use fixed-address mode

#### 2.3 AES128 FIFO controller

Since AES128 core requires 128-bit data at a time, 32-bit AXI interface uses 32-bit to 128-bit asymmetric FIFO between interface and the core. The FIFO uses the first word fall-through feature.

#### 2.4 AES128 core

'aes\_init' causes key scheduling, which ends with 'aes\_ready'. This key scheduling takes 260 cycles as shown in Figure 6.



Figure 6: key scheduling timing

Each 128-bit block takes 10-cycles to produce result and this AES128 can take contiguous data stream.

AES128 - 5 -

| Future Design Systems | FDS-TD-2018-06-001 |
|-----------------------|--------------------|
|                       |                    |



Figure 7: AES128 timing

## 3 Verification

#### 3.1 Simulation



Figure 8: Verification using HDL simulation

#### 3.2 FPGA verification



Figure 9: FPGA verification

AES128 - 6 -

| Future Design Systems | FDS-TD-2018-06-001 |
|-----------------------|--------------------|
|                       |                    |

# 4 Summary and future work

This document addresses an implementation of AES128 Rijndael algorithm.

### **5 References**

[1]

[2]

# Wish list

# **Revision history**

□ 2018.06.12: Started by Ando Ki (adki@future-ds.com)

- End of document -

AES128 - 7