

# Parallel Applications Workshop, Alternatives to MPI+X

Held in conjunction with SC22:

The International Conference for High Performance Computing, Networking, Storage, and Analysis



## Introduction to StarPU, Legion, PaRSEC

**Technologies for Developers of Parallel Applications** 

Olivier AUMAGE
Team STORM, Inria & LaBRI lab. at the University of Bordeaux, France — olivier.aumage@inria.fr













# High-Performance Computing

#### **Supercomputers Hardware Evolution**

- Fast paced
  - Short lifetime: 5 10 years
- Increasing complexity
  - ORNL Frontier: ~9M cores
- Increasing heterogeneity
  - Accelerators devices, FPGA, processing offload
- Increasingly diverse purposes and designs
  - Graph / Green / Top 500, ...
- Porting applications is difficult
  - Must be successful in a short time

| Top 10 positions of the 59th TOP500 in June 2022 <sup>[30]</sup> |          |                           |                                                                                  |                                        |                        |                 |
|------------------------------------------------------------------|----------|---------------------------|----------------------------------------------------------------------------------|----------------------------------------|------------------------|-----------------|
| Rmax Rpeak \$ (PetaFLOPS)                                        | Name +   | Model \$                  | CPU cores ÷                                                                      | Accelerator<br>(e.g. GPU) \$<br>cores  | Interconnect ÷         | Manufacturer \$ |
| 1,102.00<br>1,685.65                                             | Frontier | HPE Cray EX235a           | 591,872<br>(9,248 × 64-core<br>Optimized 3rd<br>Generation EPYC 64C<br>@2.0 GHz) | 36,992 × 220<br>AMD Instinct<br>MI250X | Slingshot-11           | HPE             |
| 442.010<br>537.212                                               | Fugaku   | Supercomputer<br>Fugaku   | 7,630,848<br>(158,976 × 48-core<br>Fujitsu A64FX<br>@2.2 GHz)                    | 0                                      | Tofu<br>interconnect D | Fujitsu         |
| 151.90<br>214.35                                                 | LUMI     | HPE Cray EX235a           | 75,264<br>(1,176 × 64-core<br>Optimized 3rd<br>Generation EPYC 64C<br>@2.0 GHz)  | 4,704 × 220<br>AMD Instinct<br>MI250X  | Slingshot-11           | HPE             |
| 148.600<br>200.795                                               | Summit   | IBM Power System<br>AC922 | 202,752<br>(9,216 × 22-core IBM<br>POWER9 @3.07 GHz)                             | 27,648 × 80<br>Nvidia Tesla<br>V100    | InfiniBand EDR         | IBM             |

Wikipedia.org: Top500 highest ranking supercomputers (June 2022)

Applications should be expressed in a way that facilitates performance portability



# Proposal

#### **Programming for performance portability**

- Focus on expressing work instead of managing workers
  - Rely on abstractions instead of hardware dependent work divisions
- Confine adaptation effort to select kernel routines
  - Tasks
- Easier / safer / more efficient application development
  - for human programmers
- Easier / safer / more effective application analysis and optimization
  - for tools









# Task-based Parallel Programming

### **Principles**

- Separate multiple concerns
  - General application algorithmics
  - Low-level task kernel optimization
  - Resource management and work assignment
- Mostly fixed application structure
  - Long term stability
- Device-specific routines == Tasks
  - Short term, localized optimization effort
- Model maturity
  - Cilk (Blumofe et al, 1995), OpenMP 3.0 standard (2008)
- Active research ecosystem

- StarPU
  - > Inria / LaBRI, Bordeaux
- PaRSEC
  - >ICL / UTK
- Regent / Legion
  - > Stanford
- DuctTeip / SuperGlue
  - > University of Uppsala
- HPX
  - > Louisiana State University
- IRIS
  - >ORNL
- OCR
  - >Intel+Rice University
  - > University of Vienna
- OmpSs
  - >BSC
- . . . and many others . . .



# The StarPU runtime system

#### Inria & LaBRI lab. at the University of Bordeaux

### Task scheduling on heterogeneous nodes

General purpose cores: CPU

Specialized accelerators: GPU

Reconfigurable devices: FPGA

## Usage

- Direct programming from application
  - C, C++, Fortran
- Compiler / Language
  - OpenMP, Julia, Python
- Parallel numerical libraries





# StarPU — Fundamentals

## **Tasks + data dependencies**

- Tasks
  - Annotated kernels
  - → Potential parallelism
- Data dependencies
  - Set of constraints
    - Input needed
    - Output produced
  - → Degrees of freedom



Task == kernel + data dependencies



# StarPU – Sequential Task Flow

### **StarPU programming model**

- Tasks submitted sequentially
  - Deferred execution
- Dependence graph built incrementally
  - Vertex == task
  - Edge == data dependence

Flow of task submissions



**Dependence graph** 



# StarPU — Work Mapping

#### StarPU execution model

- Programmable scheduling engine
  - Anticipative (== planning)
  - Reactive (== work stealing)
- Distributed Shared Memory (DSM) engine
  - Data management
  - Data replication and consistency
- Performance modeling engine
  - Task execution time inference
  - Data transfer time inference



Heterogeneous computing node



Mapping a task graph on hardware resources

# StarPU — Heterogeneous Task Scheduling

### **Dynamically planned execution**

- Kernel performance estimation
  - Per input size
  - Per routine variant
  - Per device
- Task execution time inference
  - History-based
  - Custom cost function
- Data transfer time inference
  - Bus sampling



# Legion

### Stanford, SLAC, LANL, NVIDIA

- Recursive task model for heterogeneous architectures
  - Data-centric task parallelism
  - Application-controlled mapping
- Usage
  - Direct programming through C++ & Fortran API
  - Domain specific languages & libraries
  - Regent programming language and compiler



**Legion architecture (credit: Legion)** 



# Legion — Fundamentals

### **Notion of Logical Region**

- Abstraction for data description
  - Relationships
  - Privileges, coherence
- Two logical data spaces
  - Rows == Index space
  - Columns == Field space
- Operations
  - Partitioning into sub-regions, on index space
  - Slicing on field space

```
1 const Domain domain(DomainPoint(0), DomainPoint(1023));
2 IndexSpace is = runtime->create_index_space(ctx, domain);
3 FieldSpace fs = runtime->create_field_space(ctx);
4
5 FieldAllocator allocator = runtime->create_field_allocator(ctx, fs);
6 FieldID fida = allocator.allocate_field(sizeof(double), FID_FIELD_A);
7 FieldID fidb = allocator.allocate_field(sizeof(int), FID_FIELD_B);
8
9 LogicalRegion lr = runtime->create_logical_region(ctx, is, fs);
10
```

#### **Logical region with 2 fields**



Field space



# Legion — Recursive Task Parallelism

#### **Tree of Tasks**

- Recursive spawn
  - Top-level task
  - Sub-tasks
- Task Data relationship
  - Partitioning & slicing== data independence
  - Privileges & coherence
    - == data access mode
      - READ\_ONLY, READ\_WRITE, WRITE, ...
      - EXCLUSIVE, SIMULTANEOUS, ...



# Legion — Tasks

#### **Pure Functions**

- Constrained side effects
  - Data access
  - Field access
  - Index space domain
- Orthogonality
  - Work mapping
  - Correctness

**Example Legion Task (credit: Legion)** 



# Legion — Execution model

### **Application Mapping onto Target Hardware**

- Mapper
  - Default + custom
- Tasks
  - Instantiation properties
    - inlining, stealing, locality, ...
    - target kind, target unit, ...
  - Index space distribution
- Logical regions
  - Physical instances
  - Memory areas selection from machine topology





## **PaRSEC**

### ICL, UTK

- Task scheduling for heterogeneous architectures
  - Dynamic Task Discovery (DTD) model
     ≈≈ Sequential Task Flow (STF)
  - Parameterized Task Graph (PTG) model
     == compact, parametric graph representation

#### Usage

- Direct programming: C/C++ & Fortran
- JDF language (PTG model) + compiler
- DPLASMA linear algebra library



## PaRSEC — Fundamentals

### **Dynamic Task Discovery vs Parameterized Task Graph**

### Dynamic Task Discovery (DTD)

- Instantiation time relation inference
- Problem-shape independence
- Native language API

### Parameterized Task Graph (PTG)

- Compile time relation inference
- Problem-size independence
- Custom graph description language
  - JDF == Job Data Flow language

```
1 int task_hello_world( ... ) {
2    /* ... */
3    printf("Hello World my rank is: %d\n", this_task->taskpo
4    /* ... */
5 }
6
7 int main(int argc, char ** argv) {
8    /* ... */
9    parsec_dtd_insert_task(dtd_tp, task_hello_world, ... );
10    /* ... */
11 }
DTD Hello World (credit: PaRSEC)
```

```
1 extern "C" %{
2 #include "parsec.h"
3 %}
4
5 HelloWorld(k)
6 k = 0 .. 0
7 : taskdist( k )
8 READ A <- NULL
9 BODY
10 {
11     printf("HelloWorld %d\n", k);
12 }
13 END
14
15 extern "C" %{
16 /* ... */
17 %}</pre>
PTG Hello World
(credit: PaRSEC)
```



# PaRSEC — Job DataFlow (JDF) Language

#### **Compact Task Graph Representation**

- Capture all task's relationships
  - State machine
  - Notion of flows == edges



```
[ type="int" ]
Task(k)
k = 0 ... NB
: taskdist( k )
RW A \leftarrow (k == 0) ? NEW : A Task( k-1 ) 
 \rightarrow (k < NB) ? A Task( k+1 )
BODY
    int *Aint = (int*)A;
    if (k == 0) {
          *Aint = 0;
    } else {
          *Aint += 1;
    printf("I am element %d in the chain\n", *Aint );
END
                                               PTG Chain (credit: PaRSEC
```

# PaRSEC — Example: Cholesky Decomposition

### **Tiled DTD algorithm (Sequential Task Flow)**

```
for (k=0; k<NT; k++) {
   POTRF( A[k][k] );
   for (m=k+1; m<NT; m++)
        TRSM( A[k][k], A[m][k] );
   for (n=k+1; n<NT; n++) {
        SYRK( A[n][k], A[n][n] );
        for (m=n+1; m<NT; m++)
            GEMM( A[m][k], A[n][k], A[m][n] );
   }
}</pre>
```

**Sequential Task Flow Cholesky** 



**Resulting Task Graph** 



# PaRSEC — Example: Cholesky Decomposition

### Tiled PTG algorithm: TRSM task

```
TRSM(k, m)
// Execution space
k = 0 .. NT-1
                                                           for (k=0; k<N; k++) {
m = k+1 \dots NT-1
                                                             POTRF(RW, A[k][k]);
                                                             for (m=k+1; m<N; m++)
// Partitioning
                                                                TRSM(R, A[k][k],
: dataA(m, k)
                                                                     RW, A[m][k]);
                                                             for (n=k+1; n<N; n++) {
// Flows & their dependencies
                                                               SYRK(R, A[n][k],
READ A <- A POTRF(k)
                                                                     RW, A[n][n]);
      C \leftarrow (k == 0) ? dataA(m, k)
                                                               for (m=n+1; m<N; m++)
        <- (k != 0) ? C GEMM(k-1, m, k)
                                                                  GEMM(R, A[m][k],
        -> A SYRK(k, m)
                                                                       R, A[n][k],
        \rightarrow A GEMM(k, m, k+1..m-1)
                                                                       RW, A[m][n]);
        \rightarrow B GEMM(k, m+1..NT-1, m)
        -> dataA(m, k)
BODY
  trsm(A, C);
                   PTG Cholesky (credit: PaRSEC)
END
```



## Conclusion

#### **Task-based Parallel Programming for Performance Portability**

- Easier / safer / more efficient application development
  - for human programmers
- Easier / safer / more effective application analysis and optimization
  - for tools
- **StarPU** https:// starpu.gitlabpages.inria.fr
- **Legion** https://legion.stanford.edu
- **PaRSEC** https://icl.utk.edu/parsec









# Thanks!

- **StarPU** https:// starpu.gitlabpages.inria.fr
- **Legion** https://legion.stanford.edu
- PaRSEC https://icl.utk.edu/parsec







