

# AI ASIC: Design and Practice (ADaP) Fall 2023

**HDL Simulators & Logic Synthesis** 

燕博南





- Verilog HDL Simulators
- Logic Synthesis A instrumentalism Perspective
  - How to synthesis RTL code to logic gates?

RTL: Register Transfer Level



# Part 1

Open-source simulators for HDL

# **Verilog Simulator Workflow**





Runnable commend lines:

- iverilog -o wave testbench.v
- 2 vvp -n wave -lxt2
- 3 gtkwave wave.vcd -S plot.tcl



## **Verilog Simulator Workflow**



`include "design.v"
Module testbench;
...
design u1 (...);
endmodule

testbench.v

#### plot.tcl

No need to drag outputs every time after running

set added [ gtkwave::addSignalsFromList \$sigs ]

#### Runnable command lines:

- iverilog -o wave testbench.v
- vvp -n wave -lxt2
- 3 gtkwave wave.vcd -S plot.tcl

#### A good tutorial:

全平台轻量开源verilog仿真工具iverilog+GTKWave使用教程

gtkwave

set sigs [list]

lappend sigs " bug marker "

lappend sigs "testbench.CLK\[0\]"
lappend sigs "testbench.A\[11:0\]"





- Verilator
- PyRTL
- VCS
- Incisive
- Modelsim

•

What are their differences?



# Part 2

Logic Synthesis

# Why synthesis



- Definition: Synthesize logic circuits into gates (gate-level netlist)
- Quick (re)design time
- Separate functionality, technology-dependent parameters, and design constraints
- Fast timing/area/power estimates

Why "synthesis" works? Why can we synthesize logic?



Figure 23. Circuit for realizing  $S_2(X_1, X_2, X_3)$ 

A Symbolic Analysis of Relay and Switching Circuits

By CLAUDE E. SHANNON
ENROLLED STUDENT AIEE



Figure 24. Simplification of figure 23



# How to do logic synthesis?







# Outputs of logic synthesis?



- Timing/Area/Power reports
- Gate-level netlist (.vg) & timing info. In standard delay format (.sdf) for timing-aware simulation
- Pre-syn (RTL) sim needs: testbench.v, design.v
- Post-syn sim needs: testbench.v, design.vg, design.sdf, stdlib\_cells.v

#### e.g. Assign C=A+B

|   | RTL sim | Post-syn sim   |
|---|---------|----------------|
| Α | 100 101 | A 100 101      |
| В | 011 001 | B 011 001      |
| С | 111 110 | C 111 110      |
|   |         | Glitch & Delay |



# Synthesis Tool: Synopsys Design Compiler



- dc\_shell-t or dc\_shell-xg-t
- Command line approach (no gui)
- Other synthesis tools also work fine:
  - Cadence Genus
  - Open Road: yosys



# Script Example (.tcl file)



```
remove_design -all
                                                    1. Setup technology library
    source ./SET CON/T40GP LibSetup.tcl
    lappend search path ./HDL ./SYN
    analyze -format verilog Adder.v
    set PROCESS T40GP
                                                    2. Read RTL deign & do architecture mapping
    set DESIGN NAME ADD
     elaborate $DESIGN NAME
    link
    set_operating_conditions -min ff1p16vn40c -max ss0p95v125c
    set wire load selection group "predcaps"
10
     set TCLK 1.9
11
                                                                   3. Add constraints
    set TCU 0.1
12
    source ./SET CON/T40GP VarSetup.tcl
    set_false_path -from [get_ports ACLR_]
    uniquify
15
    compile -only design rule
16
    compile ultra -no autoungroup
                                                                         4. Compile design
    compile -inc -only hold time
18
    set_fix_multiple_port_nets -all -buffer_constants [get_designs *]
19
    remove unconnected ports -blast buses [get cells -hier]
20
     report_timing -path full -delay min -max_paths 10 > $LOGPATH$TOPLEVEL$PROCESS.holdtiming
21
     report_timing -path full -delay max -max_paths 10 > $LOGPATH$TOPLEVEL$PROCESS.setuptiming
                                                                                                 5. Get reports
     report_area -hierarchy > $LOGPATH$TOPLEVEL$PROCESS.area
     report power -hier -hier level 2 > $LOGPATH$TOPLEVEL$PROCESS.power
24
```





- 1. RTL coding
- 2. Technology lib setup
- 3. Constraints
- 4. Major synthesis commands
- 5. Gate-level simulation





# 1. RTL coding

- 2. Technology lib setup
- 3. Constraints
- 4. Major synthesis commands
- 5. Gate-level simulation



#### Write Good HDL



 Different coding styles that are functionally eqvl. may be mapped into HWs having different timing/area









- 1. RTL coding
- 2. Technology lib setup
- 3. Constraints
- 4. Major synthesis commands
- 5. Gate-level simulation



# Technology Lib about



- Process
- Operating Condition (ss/tt/ff design corner, temperature, VDD voltage)
- Cell Name
- Area
- Functionality
- Pin Capacitance
- Leakage Power
- 7x7 Look-up Tables (LUT) for Dynamic Power & Propagation Delay of all i/o Paths
- (idx1: input transition time; idx2: o/p capacitance)
- •





```
set search_path "$search_path \
/w/apps2/public.2/tech/synopsys/32-28nm/SAED32_EDK/lib/stdcell_rvt/db_nldm"
set target_library "saed32rvt_ff1p16vn40c.db saed32rvt_ss0p95v125c.db"
set link_library "* saed32rvt_ff1p16vn40c.db saed32rvt_ss0p95v125c.db dw_foundation.sldb"
set synthetic_library "dw_foundation.sldb"

# Define work path (note: The work path must exist, so you need to create a folder WORK first)
define_design_lib WORK -path ./WORK
set alib_library_analysis_path "./alib-52/"
```

- DC follows search\_path to find libraries you specify
- DC uses cells in target library for logic optimization (so we need to do set\_target\_library first)
- Remember: Use backslash \ before changing lines to avoid compilation errors.





- 1. RTL coding
- 2. Technology lib setup
- 3. Constraints
- 4. Major synthesis commands
- 5. Gate-level simulation



# Synthesis is Constraint-driven





- You set the goals (through design constraints)
- DC optimizes the design to meet your goals



# Timing Analysis for VLSI





"set\_input\_delay": affects input logic

"create\_clock": affects internal logic

"set\_output\_delay": affects output logic

**Input delay**: Arrival of an external path w.r.t. the clock edge **Output delay**: timing from an output port of the current design to a register input port of other modules



#### **Describe Constraints**



- Clocks
  - Period, latency, uncertainty
- Design rules
  - Maximum transition
  - Maximum capacitance
  - Maximum fanout
- Input-related
  - Driving cells, Input delay
- Output-related
  - Load, Output delay
- Exception paths
  - False paths, multi-cycle paths
- Optimization goal
  - Maximum area/power

# Accurate constraints (not too tight/loose):
Good integ. results



## **Clock Description**



create\_clock: define clock's waveform (e.g. period)

```
create_clock -name "sysclk" -period 2.0 [get_ports "CLK"]
```

set\_fix\_hold: respect the hold time requirement of all clocked flip-flops

set\_dont\_touch\_network: do not buffer clock network

```
set_dont_touch_network [get_clocks "sysclk"]
```

• Specify uncertainty (skew + jitter) of clock network

```
set_clock_uncertainty 0.1 [get_clocks "sysclk"]
```

Sets the max\_transition attribute to a specified value on specified clocks group, ports or designs



# Constraints: Max transitions, fanout & output loads



Sets the max\_transition, fanout load & output load attribute :









# **Constraints: Driving Cells**



• Sets attributes on input or inout ports of the current design, specifying that a library cell or output pin of a library cell drives specified ports:

```
set_driving_cell [-library lib] [-lib_cell lib_cell_name] [-pin pin_name]
```





 Removes timing constraints from particular paths, but still needs to satisfy design rule (transition, capacitance, fanout):

```
set_false_path -from [from_list]
```

```
set_false_path -from [get_ports "TEST_OUT1"]
```



# **Constraints: Maximum Area/Power**



• Optimization goals for your design (DC will do it best to satisfy them, w/o violating the three design

```
rules):

set_max_area 0.0

um²

set_max_total_power 0.0

uW

desired power
```

```
set_max_area 10000
set_max_total_power 100
```



# **Constraints: Operating Condition**



• Defines the operating conditions for the current design:



set\_operating\_conditions -min ff1p16vn40c -max ss0p95v125c



#### Constraints: Wire-load Models and Modes



 Specify a selection group to use for determining a wire load model to be assigned to designs and cells or to a specified cluster:

```
set_wire_load_selection_group group_name [-max] [-min]
```

```
set_wire_load_selection_group group_name "predcaps"
```

DC will select proper model based on synthesis area (again, lookup this name in .lib file)





- 1. RTL coding
- 2. Technology lib setup
- 3. Constraints
- 4. Major synthesis commands
- 5. Gate-level simulation





- Not all commands introduced are necessarily needed
- Things MUST do

Analyze, elaborate, and link design Compile design

Things can do based on your needs

Ungroup; Uniquify
Clock gating creation
Remove unconnected ports

**Suggestion**: Learn by playing w/ different commands and observing the differences





Analyzes the HDL files and stores the intermediate format in the specified library.

```
analyze [-format vhdl | verilog | sverilog] file_list
```

```
analyze -format Verilog {adder.v}
elaborate
```

Or

```
read_verilog adder.v
```





• Builds a design from the intermediate format of a Verilog module, a VHDL entity and architecture, or a VHDL configuration:

set design\_name adder
elaborate \$design\_name

or

link





Removes a level of hierarchy:

```
ungroup cell_list | -all [-flatten]

ungroup -flatten -all
```

• Removes multiple-instantiated hierarchy in the current design by creating a unique design for each of the cell instances:

uniquify





Performs logic-level and gate-level synthesis and optimization on the current design:

```
compile [-no_design_rule | -only_design_rule | -only_hold_time] [-
map_effort medium | high] [-boundary_optimization]
```

compile -map\_effort high

compile\_ultra



#### Remove Unconnected Ports



• Removes unconnected ports or pins from cells, references, and sub-designs

remove\_unconnected\_ports -blast\_buses [get\_cells -hier]





report\_timing -path full -delay min -max\_paths 10 -nworst 2 > Design.holdtiming
report\_timing -path full -delay max -max\_paths 10 -nworst 2 > Design.setuptiming
report\_area -hierarchy > Design.area
report\_power -hier -hier\_level 2 > Design.power
report\_resources > Design.resources
report\_constraint -verbose > Design.constraint
check\_design > Design.check\_design
check\_timing > Design.check\_timing





- 1. RTL coding
- 2. Technology lib setup
- 3. Constraints
- 4. Major synthesis commands
- 5. Gate-level simulation



# Slight Modification of Original Testbench.v



- RTL simulation: design.v + testbench.v
- Gate-level simulation:
  - design.vg
  - design.sdf (from DC)
  - testbench.v (w/ slight modification)

```
`include "design.v"
Module Testbench;
• • • •
Design u1 (...);
endmodule
```



```
`include "design.vg"

`include "stdlib_cells.v"
Module Testbench;
....

initial $sdf_annotate("design.sdf", u2);

Design u2 (...);
...

endmodule
```





- If you meet any questions about some commands
- Use

- Or
- Search on Baidu/Bing/Google/...







- Synthesis tool makes VLSI design a lot easier
  - Easy to use: .v files + .tcl files
  - Easy to switch designs to any technology by changing associated libraries
  - Easy to have accurate area/timing/power estimate
  - Easy to match the best archit. with design constraints
- But... not a substitue for thinking
  - Mind your coding styles
  - Handmade optimization (e.g. using shift-and-add for variables' multiplication) still needed