

# AI ASIC: Design and Practice (ADaP) Fall 2024 Two Examples for AI Chip

燕博南





- 1. Closely-Coupled Accelerators
- 2. Loosely-Coupled Accelerators





- 1. Closely-Coupled Accelerators
- 2. Loosely-Coupled Accelerators



### Hardware/Software Interface





```
C/C++
```

```
int main() {
  int a, b, c;
    a = 0;
    b = 1;
    c = a+b;
```

#### assembly

```
main:
  PUSH %BP
  MOV %SP, %BP
@main_body:
  SUB %SP, $4, %SP
  SUB %SP, $4, %SP
  SUB %SP, $4, %SP
  MOV $0, -4(%BP)
  MOV $1, -8(%BP)
  ADD -4(\%BP), -8(\%BP),
%0
  MOV %0, -12(%BP)
@main_exit:
  MOV %BP, %SP
  POP %BP
  RET
```

#### binaries



## Pipelined Execution



#### Single-Stage Execution



| add r0,r1,#5 | fetch | decode | exec add |       |        |          |       |        |          |
|--------------|-------|--------|----------|-------|--------|----------|-------|--------|----------|
|              |       |        |          |       |        |          |       |        |          |
| sub r2,r3,r6 |       |        |          | fetch | decode | exec cmp |       |        |          |
|              |       |        |          |       |        |          |       |        |          |
| cmp r2,#3    |       |        |          |       |        |          | fetch | decode | exec sub |
|              |       |        |          |       |        |          |       |        |          |
|              |       |        |          |       |        |          |       |        |          |

Time

#### Pipeline







#### Pipeline A Branch?





Use "flush" to retry obtaining next PC that should point to

#### **Hardware View of Single-Stage CPU**





#### **Hardware View of 2-Stage CPU**









- Revised from DarkRISCV
- Remove "3-stage", "hardware threads", "flex bit-width" features





- 1) Look at the ports
- 2) Get familiar with RISC-V assembly, especially RV32I base
- 3) Read 2 "always" block
- 4) Check pipeline





- 1) Look at the ports
- 2) Get familiar with RISC-V assembly, especially RV32I base
- 3) Read 2 "always" block
- 4) Check pipeline

#### Top Module









- 1) Look at the ports
- 2) Get familiar with RISC-V assembly, especially RV32I base
- 3) Read 2 "always" block
- 4) Check pipeline



| 31 | 27       | 26   | 25   | 24         |       | 20    | 19    | 15 | 14  | 12  | 11  | 7                   | 6   | 0                     |        |
|----|----------|------|------|------------|-------|-------|-------|----|-----|-----|-----|---------------------|-----|-----------------------|--------|
|    | funct7   |      |      |            | rs2   |       | rs    | :1 | fun | ct3 |     | $\operatorname{rd}$ | opo | $\operatorname{code}$ | R-type |
|    | ir       | nm[  | 11:0 | )]         |       |       | rs    | 1  | fun | ct3 |     | $\operatorname{rd}$ | opo | code                  | I-type |
| i  | nm[11:   | 5]   |      |            | rs2   |       | rs    | 1  | fun | ct3 | im  | m[4:0]              | opo | code                  | S-type |
| im | m[12 10] | ):5] |      |            | rs2   |       | rs    | 1  | fun | ct3 | imm | [4:1 11]            | opo | code                  | B-type |
|    |          |      | •    | $_{ m im}$ | m[31] | :12]  |       |    |     |     |     | $\operatorname{rd}$ | opo | $\operatorname{code}$ | U-type |
|    |          |      | imn  | n[20]      | 10:1  | 11 19 | 9:12] |    |     |     |     | $\operatorname{rd}$ | opo | code                  | J-type |

#### RV32I Base Instruction Set

|              | imm[31:12]       | $_{ m rd}$          | 0110111 | LUI                 |         |      |
|--------------|------------------|---------------------|---------|---------------------|---------|------|
|              | imm[31:12]       | $\operatorname{rd}$ | 0010111 | AUIPC               |         |      |
| imr          | n[20 10:1 11 19] | 9:12]               |         | $\operatorname{rd}$ | 1101111 | JAL  |
| imm[11:0     | 0]               | rs1                 | 000     | rd                  | 1100111 | JALR |
| imm[12 10:5] | rs2              | rs1                 | 000     | imm[4:1 11]         | 1100011 | BEQ  |
| imm[12 10:5] | rs2              | rs1                 | 001     | imm[4:1 11]         | 1100011 | BNE  |
| imm[12 10:5] | rs2              | rs1                 | 100     | imm[4:1 11]         | 1100011 | BLT  |
| imm[12 10:5] | rs2              | rs1                 | 101     | imm[4:1 11]         | 1100011 | BGE  |
| imm[12 10:5] | rs2              | rs1                 | 110     | imm[4:1 11]         | 1100011 | BLTU |
| imm[12 10:5] | rs2              | rs1                 | 111     | imm[4:1 11]         | 1100011 | BGEU |
| imm[11:0     | 0]               | rs1                 | 000     | rd                  | 0000011 | LB   |
| imm[11:0     | -                | rs1                 | 001     | rd                  | 0000011 | LH   |
| imm[11:0     | 0]               | rs1                 | 010     | rd                  | 0000011 | LW   |
| imm[11:0     | 0]               | rs1                 | 100     | rd                  | 0000011 | LBU  |
| imm[11:0     | 0]               | rs1                 | 101     | $\operatorname{rd}$ | 0000011 | LHU  |
| imm[11:5]    | rs2              | rs1                 | 000     | imm[4:0]            | 0100011 | SB   |
| imm[11:5]    | rs2              | rs1                 | 001     | imm[4:0]            | 0100011 | SH   |
| imm[11:5]    | rs2              | rs1                 | 010     | imm[4:0]            | 0100011 | SW   |



|             | _        |                     |       |            |                  |         |                      |
|-------------|----------|---------------------|-------|------------|------------------|---------|----------------------|
| ir          | nm[11:0] |                     | rs1   | 000        | $_{\mathrm{rd}}$ | 0010011 | ADDI                 |
| imm[11:0]   |          | rs1                 | 010   | $_{ m rd}$ | 0010011          | SLTI    |                      |
| ir          | nm[11:0] |                     | rs1   | 011        | $_{ m rd}$       | 0010011 | SLTIU                |
| ir          | nm[11:0] |                     | rs1   | 100        | $_{ m rd}$       | 0010011 | XORI                 |
| ir          | nm[11:0] |                     | rs1   | 110        | $_{ m rd}$       | 0010011 | ORI                  |
| ir          | nm[11:0] |                     | rs1   | 111        | $_{ m rd}$       | 0010011 | ANDI                 |
| 0000000     | )        | $_{\mathrm{shamt}}$ | rs1   | 001        | rd               | 0010011 | SLLI                 |
| 0000000     | )        | $_{\mathrm{shamt}}$ | rs1   | 101        | $_{ m rd}$       | 0010011 | SRLI                 |
| 0100000     | )        | $_{\mathrm{shamt}}$ | rs1   | 101        | $_{ m rd}$       | 0010011 | SRAI                 |
| 0000000     | )        | rs2                 | rs1   | 000        | rd               | 0110011 | ADD                  |
| 0100000     | )        | rs2                 | rs1   | 000        | $_{ m rd}$       | 0110011 | SUB                  |
| 0000000     | )        | rs2                 | rs1   | 001        | $_{ m rd}$       | 0110011 | SLL                  |
| 0000000     | )        | rs2                 | rs1   | 010        | $_{ m rd}$       | 0110011 | SLT                  |
| 0000000     | )        | rs2                 | rs1   | 011        | $_{ m rd}$       | 0110011 | SLTU                 |
| 0000000     | I .      | rs2                 | rs1   | 100        | $_{ m rd}$       | 0110011 | XOR                  |
| 0000000     | )        | rs2                 | rs1   | 101        | rd               | 0110011 | $\operatorname{SRL}$ |
| 0100000     | )        | rs2                 | rs1   | 101        | rd               | 0110011 | SRA                  |
| 0000000     | )        | rs2                 | rs1   | 110        | $_{ m rd}$       | 0110011 | OR                   |
| 0000000     | )        | rs2                 | rs1   | 111        | $_{ m rd}$       | 0110011 | AND                  |
| $_{ m fm}$  | pred     | succ                | rs1   | 000        | $_{ m rd}$       | 0001111 | FENCE                |
| 00000000000 |          | 00000               | 000   | 00000      | 1110011          | ECALL   |                      |
| 000         | 00000000 | 01                  | 00000 | 000        | 00000            | 1110011 | EBREAK               |
|             |          |                     |       |            |                  |         | -                    |





#### RV32M Standard Extension

| 0000001 | rs2 | rs1 | 000 | $\operatorname{rd}$ | 0110011 | MUL    |
|---------|-----|-----|-----|---------------------|---------|--------|
| 0000001 | rs2 | rs1 | 001 | $\operatorname{rd}$ | 0110011 | MULH   |
| 0000001 | rs2 | rs1 | 010 | $\operatorname{rd}$ | 0110011 | MULHSU |
| 0000001 | rs2 | rs1 | 011 | rd                  | 0110011 | MULHU  |
| 0000001 | rs2 | rs1 | 100 | $\operatorname{rd}$ | 0110011 | DIV    |
| 0000001 | rs2 | rs1 | 101 | rd                  | 0110011 | DIVU   |
| 0000001 | rs2 | rs1 | 110 | rd                  | 0110011 | REM    |
| 0000001 | rs2 | rs1 | 111 | rd                  | 0110011 | REMU   |





- 1) Look at the ports
- 2) Get familiar with RISC-V assembly, especially RV32I base
- 3) Read 2 "always" block
- 4) Check pipeline





- 1) Look at the ports
- 2) Get familiar with RISC-V assembly, especially RV32I base
- 3) Read 2 "always" block
- 4) Check pipeline



# How to make a simple testbench for CPUs?



#### Compile & Assemble



C/C++

int main() {

int a, b, c;

a = 0;

b = 1;

c = a+b;

compiler

assembly

```
main:
   PUSH %BP
  MOV %SP, %BP
@main_body:
  SUB %SP, $4, %SP
  SUB %SP, $4, %SP
       %SP, $4, %SP
       $0, -4(%BP)
  MOV $1, -8(%BP)
      -4(%BP), -8(%BP),
%0
  MOV %0, -12(%BP)
@main_exit:
       %BP, %SP
  MOV
   POP %BP
  RET
```

binaries

assembler





#### Compile & Assemble



```
C/C++

int main() {
  int a,b,c;
  a = 11;
  b = 5;
  c = a + b;

main:

compiler
```

return 0;

#### assembly

addi

SW

```
sw ra, 28(sp)
sw s0, 24(sp)
addi s0, sp, 32
mv a0, zero
sw a0, -12(s0)
addi a1, zero, 11
```

sp, sp, -32

a1, -16(s0)

#### addi a1, zero, 5 sw a1, -20(s0) lw a1, -16(s0)

| lw  | a2, | -20 | (s0) |
|-----|-----|-----|------|
| add | a1, | a1, | a2   |

| SW | a1, | -24(s0) |
|----|-----|---------|
| lw | s0, | 24(sp)  |

lw ra, 28(sp)
addi sp, sp, 32

ret

#### binaries

#### assembler







| Register | ABI Name | Description                        | Saver  |
|----------|----------|------------------------------------|--------|
| х0       | zero     | hardwired zero                     | -      |
| х1       | ra       | return address                     | Caller |
| x2       | sp       | stack pointer                      | Callee |
| х3       | gp       | global pointer                     | -      |
| х4       | tp       | thread pointer                     | -      |
| x5-7     | t0-2     | temporary registers                | Caller |
| х8       | s0 / fp  | saved register / frame pointer     | Callee |
| х9       | s1       | saved register                     | Callee |
| x10-11   | a0-1     | function arguments / return values | Caller |
| x12-17   | a2-7     | function arguments                 | Caller |
| x18-27   | s2-11    | saved registers                    | Callee |
| x28-31   | t3-6     | temporary registers                | Caller |

| Register Name(s) | Usage                                                                  |
|------------------|------------------------------------------------------------------------|
| x0/zero          | Always holds 0                                                         |
| ra               | Holds the return address                                               |
| sp               | Holds the address of the boundary of the stack                         |
| t0-t6            | Holds temporary values that <b>do not</b> persist after function calls |
| s0-s11           | Holds values that persist after function calls                         |
| a0-a1            | Holds the first two arguments to the function or the return values     |
| a2-a7            | Holds any remaining arguments                                          |

#### Historic View









Compiler Explorer (godbolt.org)

• RISC-V Interpreter (cornell.edu)

riscv-assembler (riscvassembler.org)





- 1. Closely-Coupled Accelerators
- 2. Loosely-Coupled Accelerators
  - PUMA (equip specialized MAC with programmability)