# 8-Bit Serial-Input/Serial or Parallel-Output Shift Register with Latched 3-State Outputs

# **High-Performance Silicon-Gate CMOS**

The MC74HC595A consists of an 8-bit shift register and an 8-bit D-type latch with three-state parallel outputs. The shift register accepts serial data and provides a serial output. The shift register also provides parallel data to the 8-bit latch. The shift register and latch have independent clock inputs. This device also has an asynchronous reset for the shift register.

The HC595A directly interfaces with the SPI serial data port on CMOS MPUs and MCUs.

#### **Features**

- Output Drive Capability: 15 LSTTL Loads
- Outputs Directly Interface to CMOS, NMOS, and TTL
- Operating Voltage Range: 2.0 to 6.0 V
- Low Input Current: 1.0 μA
- High Noise Immunity Characteristic of CMOS Devices
- In Compliance with the Requirements Defined by JEDEC Standard No. 7 A
- Chip Complexity: 328 FETs or 82 Equivalent Gates
- Improvements over HC595
  - Improved Propagation Delays
  - ◆ 50% Lower Quiescent Power
  - Improved Input Noise and Latchup Immunity
- NLV Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC-Q100 Qualified and PPAP Capable
- These Devices are Pb-Free, Halogen Free and are RoHS Compliant



#### ON Semiconductor®

www.onsemi.com



SOIC-16 D SUFFIX CASE 751B



TSSOP-16 DT SUFFIX CASE 948F



QFN16 MN SUFFIX CASE 485AW

#### **MARKING DIAGRAMS**





TSSOP-16



#### QFN16\*

\*V595A marking used for NLV74HC595AMN1TWG

A = Assembly Location

WL, L = Wafer Lot YY, Y = Year WW, W = Work Week G, ■ = Pb-Free Package

(Note: Microdot may be in either location)

#### **ORDERING INFORMATION**

See detailed ordering and shipping information in the package dimensions section on page 10 of this data sheet.



Figure 1. Pin Assignments



#### **MAXIMUM RATINGS**

| Symbol           | Parameter                                                                                              | Value                        | Unit |
|------------------|--------------------------------------------------------------------------------------------------------|------------------------------|------|
| V <sub>CC</sub>  | DC Supply Voltage (Referenced to GND)                                                                  | -0.5 to +7.0                 | V    |
| V <sub>in</sub>  | DC Input Voltage (Referenced to GND)                                                                   | -0.5 to V <sub>CC</sub> +0.5 | V    |
| V <sub>out</sub> | DC Output Voltage (Referenced to GND)                                                                  | -0.5 to V <sub>CC</sub> +0.5 | V    |
| I <sub>in</sub>  | DC Input Current, per Pin                                                                              | ±20                          | mA   |
| l <sub>out</sub> | DC Output Current, per Pin                                                                             | ±35                          | mA   |
| Icc              | DC Supply Current, V <sub>CC</sub> and GND Pins                                                        | ±75                          | mA   |
| P <sub>D</sub>   | Power Dissipation in Still Air, SOIC Package† TSSOP Package†                                           | 500<br>450                   | mW   |
| T <sub>stg</sub> | Storage Temperature                                                                                    | -65 to +150                  | °C   |
| TL               | Lead Temperature, 1 mm from Case for 10 Seconds<br>(Plastic DIP, SOIC or TSSOP Package)                | 260                          | °C   |
| V <sub>ESD</sub> | ESD Withstand Voltage Human Body Model (Note 1)  Machine Model (Note 2)  Charged Device Model (Note 3) | > 3000<br>> 400<br>N/A       | V    |

This device contains protection circuitry to guard against damage due to high static voltages or electric fields. However, precautions must be taken to avoid applications of any voltage higher than maximum rated voltages to this high–impedance circuit. For proper operation,  $V_{in}$  and  $V_{out}$  should be constrained to the range GND  $\leq$  ( $V_{in}$  or  $V_{out}$ )  $\leq$   $V_{CC}$ .

Unused inputs must always be tied to an appropriate logic voltage level (e.g., either GND or  $V_{CC}$ ). Unused outputs must be left open.

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

†Derating: SOIC Package: -7 mW/°C from 65° to 125°C

TSSOP Package: -6.1 mW/°C from 65° to 125°C

- 1. Tested to EIA/JESD22-A114-A.
- 2. Tested to EIA/JESD22-A115-A.
- 3. Tested to JESD22-C101-A.

#### RECOMMENDED OPERATING CONDITIONS

| Symbol                             | Parameter                                            |                                                                            | Min         | Max                | Unit |
|------------------------------------|------------------------------------------------------|----------------------------------------------------------------------------|-------------|--------------------|------|
| V <sub>CC</sub>                    | DC Supply Voltage (Referenced to GND)                |                                                                            | 2.0         | 6.0                | V    |
| V <sub>in</sub> , V <sub>out</sub> | DC Input Voltage, Output Voltage (Referenced to GND) |                                                                            | 0           | V <sub>CC</sub>    | V    |
| T <sub>A</sub>                     | Operating Temperature, All Package Types             |                                                                            | <b>-</b> 55 | +125               | °C   |
| t <sub>r</sub> , t <sub>f</sub>    | (Figure 1)                                           | $I_{CC} = 2.0 \text{ V}$ $I_{CC} = 4.5 \text{ V}$ $I_{CC} = 6.0 \text{ V}$ | 0<br>0<br>0 | 1000<br>500<br>400 | ns   |

Functional operation above the stresses listed in the Recommended Operating Ranges is not implied. Extended exposure to stresses beyond the Recommended Operating Ranges limits may affect device reliability.

# DC ELECTRICAL CHARACTERISTICS (Voltages Referenced to GND)

|                 |                                                                            |                                                                                  |                                                                                                                                    | Vcc                      | it                        |                           |                           |      |
|-----------------|----------------------------------------------------------------------------|----------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------|--------------------------|---------------------------|---------------------------|---------------------------|------|
| Symbol          | Parameter                                                                  | Test Cond                                                                        | litions                                                                                                                            | v                        | –55 to 25°C               | ≤ <b>85</b> ° <b>C</b>    | ≤ 125°C                   | Unit |
| V <sub>IH</sub> | Minimum High-Level Input<br>Voltage                                        | $V_{out} = 0.1 \text{ V or } V_{CC}$<br>$ I_{out}  \le 20  \mu\text{A}$          | – 0.1 V                                                                                                                            | 2.0<br>3.0<br>4.5<br>6.0 | 1.5<br>2.1<br>3.15<br>4.2 | 1.5<br>2.1<br>3.15<br>4.2 | 1.5<br>2.1<br>3.15<br>4.2 | V    |
| V <sub>IL</sub> | Maximum Low–Level Input<br>Voltage                                         | $V_{out} = 0.1 \text{ V or } V_{CC}$<br>$ I_{out}  \le 20  \mu\text{A}$          | – 0.1 V                                                                                                                            | 2.0<br>3.0<br>4.5<br>6.0 | 0.5<br>0.9<br>1.35<br>1.8 | 0.5<br>0.9<br>1.35<br>1.8 | 0.5<br>0.9<br>1.35<br>1.8 | V    |
| V <sub>OH</sub> | Minimum High-Level Output<br>Voltage, Q <sub>A</sub> – Q <sub>H</sub>      | $V_{in} = V_{IH} \text{ or } V_{IL}$<br>$ I_{out}  \le 20 \mu A$                 |                                                                                                                                    | 2.0<br>4.5<br>6.0        | 1.9<br>4.4<br>5.9         | 1.9<br>4.4<br>5.9         | 1.9<br>4.4<br>5.9         | V    |
|                 |                                                                            | $V_{in} = V_{IH}$ or $V_{IL}$                                                    | $ I_{out}  \le 2.4 \text{ mA}$<br>$ I_{out}  \le 6.0 \text{ mA}$<br>$ I_{out}  \le 7.8 \text{ mA}$                                 | 3.0<br>4.5<br>6.0        | 2.48<br>3.98<br>5.48      | 2.34<br>3.84<br>5.34      | 2.2<br>3.7<br>5.2         |      |
| V <sub>OL</sub> | Maximum Low–Level Output<br>Voltage, Q <sub>A</sub> – Q <sub>H</sub>       | $V_{in} = V_{IH} \text{ or } V_{IL}$<br>$ I_{out}  \le 20 \mu A$                 |                                                                                                                                    | 2.0<br>4.5<br>6.0        | 0.1<br>0.1<br>0.1         | 0.1<br>0.1<br>0.1         | 0.1<br>0.1<br>0.1         | V    |
|                 |                                                                            | $V_{in} = V_{IH}$ or $V_{IL}$                                                    | $\begin{split}  I_{out}  &\leq 2.4 \text{ mA} \\  I_{out}  &\leq 6.0 \text{ mA} \\  I_{out}  &\leq 7.8 \text{ mA} \end{split}$     | 3.0<br>4.5<br>6.0        | 0.26<br>0.26<br>0.26      | 0.33<br>0.33<br>0.33      | 0.4<br>0.4<br>0.4         |      |
| V <sub>OH</sub> | Minimum High-Level Output<br>Voltage, SQ <sub>H</sub>                      | $V_{in} = V_{IH} \text{ or } V_{IL}$ $II_{out}I \le 20 \mu A$                    |                                                                                                                                    | 2.0<br>4.5<br>6.0        | 1.9<br>4.4<br>5.9         | 1.9<br>4.4<br>5.9         | 1.9<br>4.4<br>5.9         | V    |
|                 |                                                                            | $V_{in} = V_{IH}$ or $V_{IL}$                                                    | $\begin{aligned}  I_{out}  &\leq 2.4 \text{ mA} \\  I_{out}  &\leq 4.0 \text{ mA} \\  I_{out}  &\leq 5.2 \text{ mA} \end{aligned}$ | 3.0<br>4.5<br>6.0        | 2.48<br>3.98<br>5.48      | 2.34<br>3.84<br>5.34      | 2.2<br>3.7<br>5.2         |      |
| V <sub>OL</sub> | Maximum Low–Level Output<br>Voltage, SQ <sub>H</sub>                       | $V_{in} = V_{IH} \text{ or } V_{IL}$ $II_{out}I \le 20 \mu A$                    |                                                                                                                                    | 2.0<br>4.5<br>6.0        | 0.1<br>0.1<br>0.1         | 0.1<br>0.1<br>0.1         | 0.1<br>0.1<br>0.1         | V    |
|                 |                                                                            | $V_{in} = V_{IH}$ or $V_{IL}$                                                    | $\begin{aligned}  I_{out}  &\leq 2.4 \text{ mA} \\  I_{out}  &\leq 4.0 \text{ mA} \\  I_{out}  &\leq 5.2 \text{ mA} \end{aligned}$ | 3.0<br>4.5<br>6.0        | 0.26<br>0.26<br>0.26      | 0.33<br>0.33<br>0.33      | 0.4<br>0.4<br>0.4         |      |
| I <sub>in</sub> | Maximum Input Leakage<br>Current                                           | $V_{in} = V_{CC}$ or GND                                                         |                                                                                                                                    | 6.0                      | ±0.1                      | ±1.0                      | ±1.0                      | μΑ   |
| I <sub>OZ</sub> | Maximum Three–State<br>Leakage<br>Current, Q <sub>A</sub> – Q <sub>H</sub> | Output in High-Imp<br>$V_{in} = V_{IL}$ or $V_{IH}$<br>$V_{out} = V_{CC}$ or GND | edance State                                                                                                                       | 6.0                      | ±0.5                      | ±5.0                      | ±10                       | μΑ   |
| I <sub>CC</sub> | Maximum Quiescent Supply Current (per Package)                             | $V_{in} = V_{CC}$ or GND $I_{out} = 0 \mu A$                                     |                                                                                                                                    | 6.0                      | 4.0                       | 40                        | 160                       | μΑ   |

# AC ELECTRICAL CHARACTERISTICS ( $C_L$ = 50 pF, Input $t_r$ = $t_f$ = 6.0 ns)

|                                        |                                                                                                          | V <sub>CC</sub>          | Guar                   |                        |                        |      |
|----------------------------------------|----------------------------------------------------------------------------------------------------------|--------------------------|------------------------|------------------------|------------------------|------|
| Symbol                                 | Parameter                                                                                                | v                        | –55 to 25°C            | ≤ <b>85</b> ° <b>C</b> | ≤ 125°C                | Unit |
| f <sub>max</sub>                       | Maximum Clock Frequency (50% Duty Cycle) (Figures 1 and 7)                                               | 2.0<br>3.0<br>4.5<br>6.0 | 6.0<br>15<br>30<br>35  | 4.8<br>10<br>24<br>28  | 4.0<br>8.0<br>20<br>24 | MHz  |
| t <sub>PLH</sub> ,<br>t <sub>PHL</sub> | Maximum Propagation Delay, Shift Clock to SQ <sub>H</sub> (Figures 1 and 7)                              |                          | 140<br>100<br>28<br>24 | 175<br>125<br>35<br>30 | 210<br>150<br>42<br>36 | ns   |
| t <sub>PHL</sub>                       | Maximum Propagation Delay, Reset to SQ <sub>H</sub> (Figures 2 and 7)                                    |                          | 145<br>100<br>29<br>25 | 180<br>125<br>36<br>31 | 220<br>150<br>44<br>38 | ns   |
| t <sub>PLH</sub> ,<br>t <sub>PHL</sub> | Maximum Propagation Delay, Latch Clock to Q <sub>A</sub> – Q <sub>H</sub> (Figures 3 and 7)              | 2.0<br>3.0<br>4.5<br>6.0 | 140<br>100<br>28<br>24 | 175<br>125<br>35<br>30 | 210<br>150<br>42<br>36 | ns   |
| t <sub>PLZ</sub> ,<br>t <sub>PHZ</sub> | Maximum Propagation Delay, Output Enable to Q <sub>A</sub> – Q <sub>H</sub> (Figures 4 and 8)            | 2.0<br>3.0<br>4.5<br>6.0 | 150<br>100<br>30<br>26 | 190<br>125<br>38<br>33 | 225<br>150<br>45<br>38 | ns   |
| t <sub>PZL</sub> ,<br>t <sub>PZH</sub> | Maximum Propagation Delay, Output Enable to Q <sub>A</sub> – Q <sub>H</sub> (Figures 4 and 8)            |                          | 135<br>90<br>27<br>23  | 170<br>110<br>34<br>29 | 205<br>130<br>41<br>35 | ns   |
| t <sub>TLH</sub> ,<br>t <sub>THL</sub> | Maximum Output Transition Time, Q <sub>A</sub> – Q <sub>H</sub> (Figures 3 and 7)                        |                          | 60<br>23<br>12<br>10   | 75<br>27<br>15<br>13   | 90<br>31<br>18<br>15   | ns   |
| t <sub>TLH</sub> ,<br>t <sub>THL</sub> | Maximum Output Transition Time, SQ <sub>H</sub> (Figures 1 and 7)                                        |                          | 75<br>27<br>15<br>13   | 95<br>32<br>19<br>16   | 110<br>36<br>22<br>19  | ns   |
| C <sub>in</sub>                        | Maximum Input Capacitance                                                                                | _                        | 10                     | 10                     | 10                     | pF   |
| C <sub>out</sub>                       | Maximum Three–State Output Capacitance (Output in High–Impedance State), Q <sub>A</sub> – Q <sub>H</sub> | -                        | 15                     | 15                     | 15                     | pF   |

|          |                                              | Typical @ 25°C, V <sub>CC</sub> = 5.0 V |    |
|----------|----------------------------------------------|-----------------------------------------|----|
| $C_{PD}$ | Power Dissipation Capacitance (Per Package)* | 300                                     | pF |

#### **TIMING REQUIREMENTS** (Input $t_r = t_f = 6.0 \text{ ns}$ )

|                                 |                                                        | v <sub>cc</sub> | Guaranteed Limit |                        |         |      |
|---------------------------------|--------------------------------------------------------|-----------------|------------------|------------------------|---------|------|
| Symbol                          | Parameter                                              | V               | 25°C to -55°C    | ≤ <b>85</b> ° <b>C</b> | ≤ 125°C | Unit |
| t <sub>su</sub>                 | Minimum Setup Time, Serial Data Input A to Shift Clock | 2.0             | 50               | 65                     | 75      | ns   |
| ou                              | (Figure 5)                                             | 3.0             | 40               | 50                     | 60      |      |
|                                 |                                                        | 4.5             | 10               | 13                     | 15      |      |
|                                 |                                                        | 6.0             | 9.0              | 11                     | 13      |      |
| t <sub>su</sub>                 | Minimum Setup Time, Shift Clock to Latch Clock         | 2.0             | 75               | 95                     | 110     | ns   |
|                                 | (Figure 6)                                             | 3.0             | 60               | 70                     | 80      |      |
|                                 |                                                        | 4.5             | 15               | 19                     | 22      |      |
|                                 |                                                        | 6.0             | 13               | 16                     | 19      |      |
| t <sub>h</sub>                  | Minimum Hold Time, Shift Clock to Serial Data Input A  | 2.0             | 5.0              | 5.0                    | 5.0     | ns   |
|                                 | (Figure 5)                                             | 3.0             | 5.0              | 5.0                    | 5.0     |      |
|                                 |                                                        | 4.5             | 5.0              | 5.0                    | 5.0     |      |
|                                 |                                                        | 6.0             | 5.0              | 5.0                    | 5.0     |      |
| t <sub>rec</sub>                | Minimum Recovery Time, Reset Inactive to Shift Clock   | 2.0             | 50               | 65                     | 75      | ns   |
|                                 | (Figure 2)                                             | 3.0             | 40               | 50                     | 60      |      |
|                                 |                                                        | 4.5             | 10               | 13                     | 15      |      |
|                                 |                                                        | 6.0             | 9.0              | 11                     | 13      |      |
| t <sub>w</sub>                  | Minimum Pulse Width, Reset                             | 2.0             | 60               | 75                     | 90      | ns   |
|                                 | (Figure 2)                                             | 3.0             | 45               | 60                     | 70      |      |
|                                 |                                                        | 4.5             | 12               | 15                     | 18      |      |
|                                 |                                                        | 6.0             | 10               | 13                     | 15      |      |
| t <sub>w</sub>                  | Minimum Pulse Width, Shift Clock                       | 2.0             | 50               | 65                     | 75      | ns   |
|                                 | (Figure 1)                                             | 3.0             | 40               | 50                     | 60      |      |
|                                 |                                                        | 4.5             | 10               | 13                     | 15      |      |
|                                 |                                                        | 6.0             | 9.0              | 11                     | 13      |      |
| t <sub>w</sub>                  | Minimum Pulse Width, Latch Clock                       | 2.0             | 50               | 65                     | 75      | ns   |
|                                 | (Figure 6)                                             | 3.0             | 40               | 50                     | 60      |      |
|                                 |                                                        | 4.5             | 10               | 13                     | 15      |      |
|                                 |                                                        | 6.0             | 9.0              | 11                     | 13      |      |
| t <sub>r</sub> , t <sub>f</sub> | Maximum Input Rise and Fall Times                      | 2.0             | 1000             | 1000                   | 1000    | ns   |
|                                 | (Figure 1)                                             | 3.0             | 800              | 800                    | 800     |      |
|                                 |                                                        | 4.5             | 500              | 500                    | 500     |      |
|                                 |                                                        | 6.0             | 400              | 400                    | 400     |      |

#### **FUNCTION TABLE**

| Inputs                                             |       |                      |                |                | Resulting Function |                                                                                                                |                               |                                     |                                                        |
|----------------------------------------------------|-------|----------------------|----------------|----------------|--------------------|----------------------------------------------------------------------------------------------------------------|-------------------------------|-------------------------------------|--------------------------------------------------------|
| Operation                                          | Reset | Serial<br>Input<br>A | Shift<br>Clock | Latch<br>Clock | Output<br>Enable   | Shift<br>Register<br>Contents                                                                                  | Latch<br>Register<br>Contents | Serial<br>Output<br>SQ <sub>H</sub> | Parallel<br>Outputs<br>Q <sub>A</sub> – Q <sub>H</sub> |
| Reset shift register                               | L     | Х                    | Х              | L, H, ↓        | L                  | L                                                                                                              | U                             | L                                   | U                                                      |
| Shift data into shift register                     | Н     | D                    | 1              | L, H, ↓        | L                  | $\begin{array}{c} \text{D} \rightarrow \text{SR}_{A};\\ \text{SR}_{N} \rightarrow \text{SR}_{N+1} \end{array}$ | U                             | $SR_G \rightarrow SR_H$             | U                                                      |
| Shift register remains unchanged                   | Н     | Х                    | L, H, ↓        | L, H, ↓        | L                  | U                                                                                                              | U                             | U                                   | U                                                      |
| Transfer shift register contents to latch register | Н     | Х                    | L, H, ↓        | 1              | L                  | U                                                                                                              | $SR_N \rightarrow LR_N$       | U                                   | SR <sub>N</sub>                                        |
| Latch register remains unchanged                   | Х     | Х                    | Х              | L, H, ↓        | L                  | *                                                                                                              | U                             | *                                   | U                                                      |
| Enable parallel outputs                            | Х     | Х                    | Х              | Х              | L                  | *                                                                                                              | **                            | *                                   | Enabled                                                |
| Force outputs into high impedance state            | Х     | Х                    | Х              | Х              | Н                  | *                                                                                                              | **                            | *                                   | Z                                                      |

SR = shift register contents LR = latch register contents D = data (L, H) logic level U = remains unchanged  $\uparrow$  = Low-to-High  $\downarrow$  = High-to-Low

\* = depends on Reset and Shift Clock inputs

#### **PIN DESCRIPTIONS**

#### INPUTS A (Pin 14)

Serial Data Input. The data on this pin is shifted into the 8-bit serial shift register.

# CONTROL INPUTS Shift Clock (Pin 11)

Shift Register Clock Input. A low-to-high transition on this input causes the data at the Serial Input pin to be shifted into the 8-bit shift register.

#### Reset (Pin 10)

Active—low, Asynchronous, Shift Register Reset Input. A low on this pin resets the shift register portion of this device only. The 8—bit latch is not affected.

#### Latch Clock (Pin 12)

Storage Latch Clock Input. A low-to-high transition on this input latches the shift register data.

#### **Output Enable (Pin 13)**

Active—low Output Enable. A low on this input allows the data from the latches to be presented at the outputs. A high on this input forces the outputs  $(Q_A-Q_H)$  into the high—impedance state. The serial output is not affected by this control unit.

#### **OUTPUTS**

Q<sub>A</sub> - Q<sub>H</sub> (Pins 15, 1, 2, 3, 4, 5, 6, 7)

Noninverted, 3-state, latch outputs.

#### SQ<sub>H</sub> (Pin 9)

Noninverted, Serial Data Output. This is the output of the eighth stage of the 8-bit shift register. This output does not have three-state capability.

<sup>\*\* =</sup> depends on Latch Clock input

#### **SWITCHING WAVEFORMS**



Figure 1.



Figure 2.



Figure 3.



Figure 4.



Figure 5.



Figure 6.

#### **TEST CIRCUITS**



\*Includes all probe and jig capacitance

Figure 7.



\*Includes all probe and jig capacitance

Figure 8.

#### **EXPANDED LOGIC DIAGRAM**



#### **TIMING DIAGRAM**



#### **ORDERING INFORMATION**

| Device              | Package            | Shipping <sup>†</sup> |
|---------------------|--------------------|-----------------------|
| MC74HC595ADG        |                    | 48 Units / Rail       |
| NLV74HC595ADG*      | SOIC-16            | 48 Units / Rail       |
| MC74HC595ADR2G      | (Pb-Free)          | 2500 / Tape & Reel    |
| NLV74HC595ADR2G*    |                    | 2500 / Tape & Reel    |
| MC74HC595ADTG       |                    | 96 Units / Tube       |
| NLV74HC595ADTG*     | TSSOP-16           | 96 Units / Tube       |
| MC74HC595ADTR2G     | (Pb-Free)          | 2500 / Tape & Reel    |
| NLV74HC595ADTR2G*   |                    | 2500 / Tape & Reel    |
| MC74HC595AMNTWG#    |                    | 3000 / Tape & Reel    |
| NLV74HC595AMNTWG*#  | QFN16<br>(Pb-Free) | 3000 / Tape & Reel    |
| NLV74HC595AMN1TWG*# |                    | 3000 / Tape & Reel    |

<sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

<sup>\*</sup>NLV Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC-Q100 Qualified and PPAP Capable.

<sup>#</sup>MN suffix is with pull-back lead, MN1 is without pull-back lead. Refer to 'Detail A' of case outline on page 13.

#### PACKAGE DIMENSIONS

#### TSSOP-16 CASE 948F **ISSUE B**



#### NOTES:

- JIES:

  1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.

  2. CONTROLLING DIMENSION: MILLIMETER.

  3. DIMENSION A DOES NOT INCLUDE MOLD FLASH. PROTRUSIONS OR GATE BURRS. MOLD FLASH OR GATE BURRS SHALL NOT EXCEPTION A
- EXCEED 0.15 (0.006) PER SIDE.
  4. DIMENSION B DOES NOT INCLUDE
- 4. DIMENSION B DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSION. INTERLEAD FLASH OR PROTRUSION SHALL NOT EXCEED 0.25 (0.010) PER SIDE. 5. DIMENSION K DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.08 (0.003) TOTAL IN EXCESS OF THE K DIMENSION AT MAXIMUM MATERIAL CONDITION. 6. TERMINAL INLIMBERS ARE SHOWN FOR
- CONDITION.

  6. TERMINAL NUMBERS ARE SHOWN FOR REFERENCE ONLY.

  7. DIMENSION A AND B ARE TO BE DETERMINED AT DATUM PLANE –W–.

|     | MILLIN   | IETERS | INC       | HES   |  |
|-----|----------|--------|-----------|-------|--|
| DIM | MIN      | MAX    | MIN       | MAX   |  |
| Α   | 4.90     | 5.10   | 0.193     | 0.200 |  |
| В   | 4.30     | 4.50   | 0.169     | 0.177 |  |
| С   |          | 1.20   |           | 0.047 |  |
| D   | 0.05     | 0.15   | 0.002     | 0.006 |  |
| F   | 0.50     | 0.75   | 0.020     | 0.030 |  |
| G   | 0.65     | BSC    | 0.026 BSC |       |  |
| Н   | 0.18     | 0.28   | 0.007     | 0.011 |  |
| J   | 0.09     | 0.20   | 0.004     | 0.008 |  |
| J1  | 0.09     | 0.16   | 0.004     | 0.006 |  |
| K   | 0.19     | 0.30   | 0.007     | 0.012 |  |
| K1  | 0.19     | 0.25   | 0.007     | 0.010 |  |
| L   | 6.40 BSC |        | 0.252     |       |  |
| М   | 0°       | 8°     | 0°        | 8°    |  |

#### **SOLDERING FOOTPRINT\***



\*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

#### **PACKAGE DIMENSIONS**



#### NOTES:

- NOTES:

  1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.

  2. CONTROLLING DIMENSION: MILLIMETER.

  3. DIMENSIONS A AND B DO NOT INCLUDE MOLD PROTRUSION.

  4. MAXIMUM MOLD PROTRUSION 0.15 (0.006) PER SIDE.

  5. DIMENSION D DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION. SHALL BE 0.127 (0.005) TOTAL IN EXCESS OF THE D DIMENSION AT MAXIMUM MATERIAL CONDITION.

|     | MILLIN | IETERS | INC       | HES   |  |
|-----|--------|--------|-----------|-------|--|
| DIM | MIN    | MAX    | MIN       | MAX   |  |
| Α   | 9.80   | 10.00  | 0.386     | 0.393 |  |
| В   | 3.80   | 4.00   | 0.150     | 0.157 |  |
| С   | 1.35   | 1.75   | 0.054     | 0.068 |  |
| D   | 0.35   | 0.49   | 0.014     | 0.019 |  |
| F   | 0.40   | 1.25   | 0.016     | 0.049 |  |
| G   | 1.27   | BSC    | 0.050 BSC |       |  |
| J   | 0.19   | 0.25   | 0.008     | 0.009 |  |
| K   | 0.10   | 0.25   | 0.004     | 0.009 |  |
| M   | 0°     | 7°     | 0°        | 7°    |  |
| P   | 5.80   | 6.20   | 0.229     | 0.244 |  |
| R   | 0.25   | 0.50   | 0.010     | 0.019 |  |

#### **SOLDERING FOOTPRINT\***



\*For additional information on our Pb–Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

#### PACKAGE DIMENSIONS

#### QFN16, 2.5x3.5, 0.5P CASE 485AW **ISSUE O**



0.15 C A B

F2

⊕ 0.15 C A B

16X b

#

0.10 C A B

0.05 С NOTE 3

Ф

D2

**BOTTOM VIEW** 

DETAIL A

е

e/2

- NOTES:
  1. DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 1994.
  CONTROLLING DIMENSION: MILLIMETERS.
- DIMENSIONS b APPLIES TO PLATED
  TERMINAL AND IS MEASURED BETWEEN 0.15 AND 0.30 MM FROM TERMINAL. COPLANARITY APPLIES TO THE EXPOSED
- PAD AS WELL AS THE TERMINALS.

| _   |             |      |  |  |
|-----|-------------|------|--|--|
|     | MILLIMETERS |      |  |  |
| DIM | MIN         | MAX  |  |  |
| Α   | 0.80        | 1.00 |  |  |
| A1  | 0.00        | 0.05 |  |  |
| A3  | 0.20        | REF  |  |  |
| b   | 0.20        | 0.30 |  |  |
| D   | 2.50        | BSC  |  |  |
| D2  | 0.85        | 1.15 |  |  |
| Е   | 3.50        | BSC  |  |  |
| E2  | 1.85        | 2.15 |  |  |
| е   | 0.50        | BSC  |  |  |
| K   | 0.20        |      |  |  |
| L   | 0.35        | 0.45 |  |  |
| L1  |             | 0.15 |  |  |

#### SOLDERING FOOTPRINT\*



\*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

ON Semiconductor and in are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at <a href="https://www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights nor the rights of others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold ON Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that ON Semiconductor was negligent regarding the design or manufacture of the part. ON Semiconductor is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

#### **PUBLICATION ORDERING INFORMATION**

#### LITERATURE FULFILLMENT

Literature Distribution Center for ON Semiconductor 19521 E. 32nd Pkwy, Aurora, Colorado 80011 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com

N. American Technical Support: 800-282-9855 Toll Free USA/Canada

Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910 Japan Customer Focus Center

Phone: 81–3–5817–1050

ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative