# Computer System Architecture

### **MODULE II**

Elizabeth Isaac
Dept of Computer Science & Engg
M A College Kothamangalam

# Processors And Memory Hierarchy

#### Advanced Processor Technology

- Design Space of Processors
- Instruction-Set Architectures
- CISC Scalar Processors
- RISC Scalar Processors

#### Superscalar and Vector Processors

- Superscalar Processors
- The VLIW Architecture
- Vector and Symbolic Processors

#### Memory Hierarchy Technology

- Hierarchical Memory Technology
- Inclusion, Coherence, and Locality
- Memory Capacity Planning

### Advanced Processor Technology

- CISC-Complex-Instruction-Set Computing
- RISC-Reduced-Instruction-Set Computing
- superscalar
- VLIW- Very long Instruction Word
- superpipelined vector
- symbolic processors.

## Design Space Of Processors

clock rate versus cycles per instruction(CPI).

### Continue...



Fig. 4.1 CPI versus processor clock speed of major categories of processors

## Instruction Pipeline

- Fetch
- Decode
- Execute
- Write-back



(a) Execution in a base scalar processor

# Example



# example



## Instruction Pipeline Cont...

- Instruction pipeline cycle the clock period of the instruction pipeline.
- Instruction issue latency the time (in cycles) required between the issuing of two adjacent instructions.

# Instruction Pipeline



(b) Underpipelined with two cycles per instruction issue

# Instruction Pipeline

- Instruction issue rate the number of instructions issued per cycle, also called the degree of a superscalar processor.
- Simple operation latency
- Resource conflicts two or more instructions demand same functional unit at the same time.

# Instruction Pipeline Cont...



Fig. 4.2 Pipelined execution of successive instructions in a base scalar processor and in two underpipelined cases (Courtesy of Jouppi and Wall; reprinted from Proc. ASPLOS, ACM Press, 1989)

## Instruction Pipeline Cont...



Fig. 4.3 Data path architecture and control unit of a scalar processor

### Instruction Set Architectures

• CISC and RISC.

#### RISC

- Execution time is very less
- Decoding of instructions is simple
- processors are highly pipelined
- The most common RISC microprocessors are Alpha, ARC, ARM, AVR, MIPS, PA-RISC, PIC, Power Architecture, and SPARC.

#### CISC

- Execution time is very high.
- Decoding of instructions is complex
- They are normally not pipelined or less pipelined
- Examples of CISC processors are the System/360, VAX,
   PDP-11, Motorola 68000 family, AMD and Intel x86 CPUs

### Instruction Set Architectures Cont...



 (a) The CISC architecture with microprogrammed control and unified cache



(b) The RISC architecture with hardwired control and split instruction cache and data cache

Distinctions between typical RISC and typical CISC processor architectures (Courtesy of Gordon Bell, 1989)

### Instruction Set Architectures Cont...

Table 4.1 Characteristics of Typical CISC and RISC Architectures

| Architectural<br>Characteristic               | Complex Instruction Set<br>Computer (CISC)                                                                           | Reduced Instruction Set<br>Computer (RISC)                                                       |
|-----------------------------------------------|----------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------|
| Instruction-set size and instruction formats  | Large set of instructions with<br>variable formats (16–64 bits<br>per instruction).                                  | Small set of instructions with<br>fixed (32-bit) format and most<br>register-based instructions. |
| Addressing modes                              | 12-24.                                                                                                               | Limited to 3-5.                                                                                  |
| General-purpose registers<br>and cache design | 8–24 GPRs, originally with a<br>unified cache for instructions<br>and data, recent designs also<br>use split caches. | Large numbers (32–192) of<br>GPRs with mostly split data<br>cache and instruction cache.         |
| CPI                                           | CPI between 2 and 15.                                                                                                | One cycle for almost all instructions and an average CPI < 1.5.                                  |
| CPU Control                                   | Earlier microcoded using control<br>memory (ROM), but modern<br>CISC also uses hardwired control.                    | Hardwired without control memory.                                                                |

### CISC Scalar Processors Cont...

The Digital Equipment VAX 8600 Processor Architecture

The Motorola MC68040 microprocessor

# VAX 8600 Processor



Fig. 4.5 The VAX 8600 CPU, a typical CISC processor architecture (Courtesy of Digital Equipment Corporation, 1985)

### VAX 8600 Processor

VAX 8600 processor uses typical CISC architecture with microprogrammed control.

- The **instruction set** contained about **300 instructions** with **20** different **addressing modes**.
- The CPU in the VAX 8600 consisted of **two functional units** for concurrent execution of **integer and floating-point instructions.**
- The **unified cache** was used for holding both instructions and data.
- There were 16 GPRs in the instruction unit.
- Instruction pipelining was built with six stages in the VAX 8600.

### VAX 8600 Processor

- The instruction unit prefetched and decoded instructions, handled branching operations, and supplied operands to the two functional units in a pipelined fashion.
- A translation lookaside buffer [TLB) was used in the memory control unit for fast generation of a physical address from a virtual address.
- Both integer and floating-point units were pipelined.
- The **CPI of VAX 8600** instruction varied from **2 to 20** cycles. Because both multiply and divide instructions needs execution units for a large number of cycles.

#### The Motorola MC68040 microprocessor architecture



## Motorola MC68040 microprocessor

Separate instruction and data memory unit, with a 4-Kbyte data cache, and a 4-Kbyte instruction cache, with separate *memory management units* (MMUs) supported by an *address translation cache* (ATC), equivalent to the TLB used in other systems.

- The processor implements 113 instructions using 16 general-purpose registers.
- **18-Addressing modes includes**:- register direct and indirect, indexing, memory indirect, program counter indirect, absolute, and immediate modes.
- The **instruction set** includes data movement, integer, BCD, and floating point arithmetic, logical, shifting, bit-field manipulation, cache maintenance, and multiprocessor communications, in addition to program and system control and memory management instructions
- The integer unit is organized in a six-stage instruction pipeline.
- The **floating-point unit** consists of **three pipeline stages** .

## Motorola MC68040 microprocessor

**Separate instruction and data buses** are used to and from the instruction and data from memory units, respectively. **Dual MMUs allow interleaved fetch of instructions and data from the main memory.** 

- Three simultaneous memory requests can he generated by the dual MMUs, including data operand read and write and instruction pipeline refill.
- **Snooping logic** is built into the memory units for monitoring bus events for cache invalidation.
- The complete memory management is provided with support for virtual demand paged operating system.
- Each of the two **ATCs has 64 entries** providing fast translation from virtual address to physical address.

Table 4.2 Representative CISC Scalar Processors of year 1990

| Feature                      | Intel i486                                                           | Motorola MC68040                   | NS 32532                             |
|------------------------------|----------------------------------------------------------------------|------------------------------------|--------------------------------------|
| Instruction-set size         | 157 instructions,                                                    | 113 instructions,                  | 63 instructions,                     |
| and word length              | 32 bits.                                                             | 32 bits.                           | 32 bits.                             |
| Addressing modes             | 12                                                                   | 18                                 | 9                                    |
| Integer unit                 | 32-bit ALU                                                           | 32-bit ALU                         | 32-bit ALU                           |
| and GPRs                     | with 8 registers.                                                    | with 16 registers.                 | with 8 registers.                    |
| On-chip cache(s)<br>and MMUs | 8-KB unified cache<br>for both code and data.<br>with separate MMUs. | 4-KB code cache<br>4-KB data cache | 512-B code cache<br>1-KB data cache. |
| Floating-point               | On-chip with                                                         | On-chip with 3                     | Off-chip FPU                         |
| unit, registers,             | 8 FP registers                                                       | pipeline stages,                   | NS 32381, or                         |
| and function units           | adder, multiplier, shifter.                                          | 8 80-bit FP registers.             | WTL 3164.                            |
| Pipeline stages              | 5                                                                    | 6                                  | 4                                    |
| Protection levels            | 4                                                                    | 2                                  | 2                                    |
| Memory                       | Segmented paging                                                     | Paging with 4 or 8                 | Paging with                          |
| organization and             | with 4 KB/page                                                       | KB/page, 64 entries                | 4 KB/page,                           |
| TLB/ATC entries              | and 32 entries in TLB.                                               | in each ATC.                       | 64 entries.                          |
| Technology,                  | CHMOS IV,                                                            | 0.8-µm HCMOS,                      | 1.25-µm CMOS                         |
| clock rate,                  | 25 MHz, 33 MHz,                                                      | 1.2 M transistors,                 | 370K transistors,                    |
| packaging, and               | 1.2M transistors,                                                    | 20 MHz, 40 MHz,                    | 30 MHz,                              |
| year introduced              | 168 pins, 1989.                                                      | 179 pins, 1990.                    | 175 pins, 1987.                      |
| Claimed                      | 24 MIPS at 25 MHz,                                                   | 20 MIPS at 25 MHz,                 | 15 MIPS                              |
| performance                  |                                                                      | 30 MIPS at 60 MHz.                 | at 30 MHz.                           |

### RISC Scalar Processors

- The Sun Microsystems SPARC architecture
- The Intel i860 processor architecture

### **SPARC** architecture

Table 4.4 SPARC Implementations by Licensed Manufacturers (1990)

| SPARC<br>Chip            | Technology                     | Clock<br>Rate (MHz) | Claimed<br>VAX MIPS | Remarks                                                                                  |
|--------------------------|--------------------------------|---------------------|---------------------|------------------------------------------------------------------------------------------|
| Cypress<br>CY7C601<br>IU | O.8µm<br>CMOS IV,<br>207 pins. | 33                  | 24                  | CY7C602 FPU with<br>4.5 Mflops DP Linpack,<br>CY7C604 Cache/MMC<br>CY7C157 Cache.        |
| Fujitsu MB<br>86901 IU   | 1.2-μm<br>CMOS, 179<br>pins.   | 25                  | 15                  | MB 86911 FPC FPC<br>and TI 8847 FPP,<br>MB86920 MMU, 2.7<br>Mflops DP Linpack by<br>FPU. |
| LSI Logic<br>L64811      | 1.0-μm<br>HCMOS, 179<br>pins.  | 33                  | 20                  | L64814 FPU, L64815<br>MMU.                                                               |
| TI 8846                  | 0.8-μm CMOS                    | 33                  | 24                  | 42 Mflops DP Linpack<br>on TI-8847 FPP.                                                  |
| BIT IU<br>B-3100         | ECL family.                    | 80                  | 50                  | 15 Mflops DP Linpack<br>on FPUs: B-3120 ALU,<br>B-3611 FP<br>Multiply/Divide.            |



(a) The Cypress CY7C601 SPARC processor



(b) The Cypress CY7C602 floating-point unit

### **RISC Scalar Processors Cont...**

Table 4.3 Representative RISC Scalar Processors of year 1990

| Feature                                               | Sun SPARC CY7C601                                                                      | Intel 1860                                                                                     | Motorola M 88100                                                                   | AMD 29000                                                                                             |
|-------------------------------------------------------|----------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------|
| Instruction<br>set, formats,<br>addressing<br>modes.  | 69 instructions,<br>32-bit format, 7 data<br>types, 4-stage instr.<br>pipeline.        | 82 instructions,<br>32-bit format, 4<br>addressing modes.                                      | 51 instructions, 7<br>data types, 3 instr.<br>formats, 4 addressing<br>modes.      | 112 instructions,<br>32-bit format, all<br>registers indirect<br>addressing.                          |
| Integer unit,<br>GPRs.                                | 32-bit RISC/IU, 136<br>registers divided into<br>8 windows.                            | 32-bit RISC core, 32 registers.                                                                | 32-bit IU with 32<br>GPRs and<br>scoreboarding.                                    | 32-bit IU with 192<br>registers without<br>windows.                                                   |
| Caches(s),<br>MMU, and<br>memory<br>organization.     | Off-chip cache/MMU<br>on CY7C604 with<br>64-entry TLB.                                 | 4-KB code, 8-KB<br>data, on-chip' MMU,<br>paging with 4<br>KB/page.                            | Off-chip M88200<br>eaches/MMUs,<br>segmented paging,<br>16-KB cache.               | On-chip MMU with<br>32-entry TLB, with<br>4-word prefetch<br>buffer and 512-B<br>branch target cache. |
| Floating-<br>point unit<br>registers and<br>functions | Off-chip FPU on<br>CY7C602, 32<br>registers, 64-bit<br>pipeline (equiv. to<br>TI8848). | On-chip 64-bit FP<br>multiplier and FP<br>adder with 32 FP<br>registers, 3-D<br>graphics unit. | On-chip FPU adder,<br>multiplier with 32<br>FP registers and<br>64-bit arithmetic. | Off-chip FPU on<br>AMD 29027, on-chip<br>FPU withAMD<br>29050.                                        |

### **RISC Scalar Processors Cont...**

| Operation<br>modes                                   | Concurrent IU and FPU operations.                                                                                  | Allow dual instructions and dual FP operations.                                                | Concurrent IU, FPU<br>and memory access<br>with delayed branch.                     | 4-stage pipeline processor.                                          |
|------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------|----------------------------------------------------------------------|
| Technology,<br>clock rate,<br>packaging,<br>and year | 0.8-μm CMOS IV,33<br>MHz, 207 pins, 1989.                                                                          | 1-μm CHMOS IV,<br>over 1M transistors,<br>40 MHz, 168 pins,<br>1989                            | 1-μm HCMOS, 1,2M<br>transistors, 20 MHz,<br>180 pins, 1988.                         | 1.2-µm CMOS, 30<br>MHz, 40 MHz, 169<br>pins, 1988.                   |
| Claimed<br>performance                               | 24 MIPS for 33 MHz<br>version, 50 MIPS for<br>80 MHz ECL<br>version. Up to 32<br>register windows can<br>be built. | 40 MIPS and 60<br>Mflops for 40 MHz,<br>1860/XP announced<br>in 1992 with 2.5M<br>transistors. | 17 MIPS and 6 Mflops at 20 MHz, up to 7 special function units could be configured. | 27 MIPS at 40 MHz,<br>new version AMD<br>29050 at 55 MHz in<br>1990. |



Fig. 4.9 Functional units and data paths of the Intel i860 RISC microprocessor (Courtesy of Intel Corporation, 1990)

#### **Example 4.4 The Intel i860 processor architecture**



Fig. 4.10 Dual floating-point operations in the 1860 processor

# Superscalar And Vector Processors

- A CISC or a RISC scalar processor can be improved with a superscalar or vector architecture.
- Scalar processors are those executing one instruction per cycle.
- In a superscalar processor, multiple instructions are issued per cycle and multiple results are generated per cycle.

### **Superscalar And Vector Processors**



Fig. 4.11 A superscalar processor of degree m = 3

Table 4.5 Representative Superscalar Processors (circa 1990)

| Feature                                                      | Intel<br>1969C4                                                                                                            | IBM<br>RS/6600                                                                           | DEC Alpha<br>21064                                                                                                                                                |
|--------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Technology,<br>clock rate,<br>year                           | 25 MHz 1986.                                                                                                               | t-µm CMOS<br>technology, 30 MHz,<br>1990.                                                | 0.75-µm CMOS, 150<br>MHz, 431 pins, 1992.                                                                                                                         |
| Functional<br>units and<br>multiple<br>instruction<br>issues | Issue up to 3 instructions (register, memory, and control) per cycle, seven functional units available for concurrent use. | POWER architecture, issue 4 instructions (1 FXU, 1 FPU, and 2 ICU operations) per cycle. | Alpha architecture,<br>issue 2 instructions per<br>cycle, 64-bit 1U and<br>FPU, 128-bit data bus,<br>and 34-bit address bus<br>implemented in initial<br>sension. |
| Registers,<br>eaches, MMU,<br>address space                  | I-KB I-cache, I.5-KB<br>RAM, 4-diamed DO<br>with DMA, parallel<br>decode, multiported<br>registers.                        | 32 32-bit GPRs,<br>8-KB I-cache, 64-KB<br>D-cache with<br>separate TLBs.                 | 32 64-bit GPRs, 8-KB<br>I-cache, 8-KB D-cache<br>64-bit virtual space<br>designed, 43-bit<br>address space<br>implemented in initial<br>warsion.                  |
| Floating-<br>point unit<br>and functions                     | On-chip FPU, fact<br>multimode interrupt,<br>multitusk control.                                                            | On-chip FPU 64-bit<br>multiply, add, divide,<br>subtract, IEEE 754<br>standard.          | On-chip FPU, 32<br>64-bit FP registers,<br>10-stage pipeline,<br>IEEE and VAX FP<br>standards.                                                                    |
| Claimed per-<br>formance and<br>remarks                      | 30 VAX/MIPS peak<br>at 25 MHz, real-time<br>embedded system<br>control, and<br>multiprocessor<br>applications.             | 34 MIPS and<br>11 Milops at 25 MHz<br>on POWER station 539.                              | 300 MIPS peak and<br>150 Mflops peak at 150<br>Mflz, multiprocessor<br>and cache coherence<br>support.                                                            |



Fig. 4.12 A typical superscalar RISC processor architecture consisting of an integer unit and a floating-point unit (Courtesy of M. Johnson, 1991; reprinted with permission from Prentice-Hall, Inc.)

### The IBM RS/6000 Architecture



Fig. 4.13 The POWER architecture of the IBM RISC System/6000 superscalar processor (Courtesy of International Business Machines Corporation, 1990)

### The VLIW Architecture

• A typical VLIW (very long instruction word) machine has instruction words hundreds of bits in length.



Fig. 4.14 The architecture of a very long instruction word (VLIW) processor and its pipeline operations (Courtesy of Multiflow Computer, Inc., 1987)



(a) A typical VLIW processor with degree m = 3

### The VLIW Architecture

## **Pipelining in VLIW Processor:**

- Each instruction specifies multiple operations.
- The effective CPI becomes 0.33.
- VLIW machines behave much like superscalar machines with three differences:
- **First**, the decoding of VLIW instructions is easier than that of superscalar instructions.
- **Second**, the code density of the superscalar machine is better
- Third, a superscalar machine can be object-code-compatible with a large family of no n-parallel machines

- By definition, a vector processor is specially designed to perform vector computations.
- A vector instruction involves a large array of operands.
- A vector processor can assume either a register-in-register architecture or a memory-to-memory architecture.

#### **Vector Instructions**

- Denote a vector register of length n as Vi, a scalar registers as si, and a memory array of length n as M(1:n).
- register-based vector operations
- vector operator is denoted by a small circle "o".

$$M(1:n) \rightarrow V_1$$
 (vector load)  
 $V_1 \rightarrow M(1:n)$  (vector store)  
o  $V_1 \rightarrow V_2$  (unary vector)  
o  $V_1 \rightarrow s_1$  (unary reduction)

• Memory-based vector operations are found in memory-to-memory vector:

```
M_1(1:n) o M_2(1:n) \to M(1:n)

s_1 o M_1(1:n) \to M_2(1:n)

o M_1(1:n) \to M_2(1:n)

M_1(1:n) o M_2(1:n)
```

• where M1(1:n) and M2(1:n) are two vectors of length n and M(k) denotes a scalar quantity stored in memory location k.





Fig. 4.15 Pipelined execution in a base scalar processor and in a vector processor, respectively (Courtesy of Jouppi and Wall; reprinted from Proc.ASPLOS, ACM Press, 1989)

# Symbolic Processors

#### **Symbolic Processor:**

• Symbolic processing has been applied in many areas, including theorem proving, pattern recognition, expert systems, knowledge engineering, text retrieval cognitive science, and machine intelligence.

# **Symbolic Processors**

Table 4.6 Characteristics of Symbolic Processing

| Attributes                | Characteristics  Lists, relational databases, scripts, semantic nets, frames, blackboards, objects, production systems.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |
|---------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Knowledge Representations |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |
| Common Operations         | Search, sort, pattern matching, filtering, contexts, partitions, transitive closures, unification, text retrieval, set operations, reasoning.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |
| Memory Requirements       | Large memory with intensive access pattern. Addressing is often content<br>-based. Locality of reference may not hold.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |
| Communication Patterns    | Message traffic varies in size and destination; granularity and format of message units change with applications.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |
| Properties of Algorithms  | Nondeterministic, possibly parallel and distributed computations. Data dependences may be global and irregular in pattern and granularity.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |
| Input/Output requirements | User-guided programs; intelligent person-machine interfaces; inputs can<br>be graphical and audio as well as from keyboard; access to very large<br>on-line databases.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |
| Architecture Features     | Parallel update of large knowledge bases, dynamic load balancing; dynamic load |  |  |



Fig. 4.16 The architecture of the Symbolics 3600 Lisp processor (Courtesy of Symbolics, Inc., 1985)

# Memory Hierarchy Technology

• 1n a typical computer configuration, the cost of memory, disks, printers, and other peripherals often exceeds that of the processors.

## Memory Hierarchy Technology



Fig. 4.17 A four-level memory hierarchy with increasing capacity and decreasing speed and cost from low to high levels

## Memory Hierarchy Technology

- Access time (ti)
- Memory size (si)
- Cost per byte(ci)
- Transfer bandwidth (bi)
- Unit of transfer (x<sub>i</sub>)

- Information stored in a memory hierarchy (M1,M2,...Mn) satisfies three important properties:
- inclusion
- coherence
- locality

**Inclusion Property** The inclusion property is stated as  $M_1 \subset M_2 \subset M_3 \subset ... \subset M_n$ . The set inclusion relationship implies that all information items are originally stored in the outermost level  $M_n$ . During the processing, subsets of  $M_n$  are copied into  $M_{n-1}$ . Similarly, subsets of  $M_{n-1}$  are copied into  $M_{n-2}$ , and so on.



Fig. 4.18 The inclusion property and data transfers between adjacent levels of a memory hierarchy

## **Locality of Reference**:

• The memory hierarchy was developed based on a program behavior known as *locality of references*.

## • Temporal Locality:

Recently referenced items (instructions or data) are likely to be referenced again in the near future

#### 2. Spatial Locality:

- This refers to the tendency for a process to access items whose addresses are near one another.
- For example, operations on tables or arrays involve accesses of a certain clustered area in the address space.

#### 3. Sequential Locality:

• In typical programs, the execution of instructions follows a sequential order (or the program order) unless branch instructions create out-of-order executions.



Fig. 4.19 Memory reference patterns in typical program trace experiments, where regions (a), (b), and (c) are generated with the execution of three software processes

## The Working Sets

- The subset of addresses (or pages) referenced within a given time window  $(t + \Delta t)$  is called the *working set* by Denning (1968).
- During the execution of a program, the working set changes slowly and maintains a certain degree of continuity

# Coherence

- If a word is modified in the cache, all copies should be updated
- Write through
- Write back

Look at Processor Address, search cache tags to find match. Then either



- effective access time  $T_{eff}$  to any level in the hierarchy.
- It depends on the hit ratios and access frequencies at successive levels.

## **Hit Ratios:**

- When an information item is found in  $M_i$  we call it a hit, otherwise, a miss.
- $M_i$  and  $M_{i-1}$  in a hierarchy, i=1, 2, ..., n.
- The hit ratio  $h_i$ ; at  $M_i$  is the probability that an information item will be found in  $M_i$ .
- The miss ratio at  $M_i$  is defined as  $1-h_i$ .

## **Effective Access Time:**

- block misses in the cache
- page faults in the main memory

Effective access time

$$T_{eff} = \sum_{i=1}^{n} f_i \cdot t_i$$

$$= h_1 t_1 + (1 - h_1) h_2 t_2 + (1 - h_1) (1 - h_2) h_3 t_3 + \dots + (1 - h_1) (1 - h_2) \dots (1 - h_{n-1}) t_n$$

#### **Hierarchy Optimization**

• The total cost of a memory hierarchy is estimated as follows:

Memory size (si)

$$C_{total} = \sum_{I=1}^{n} C_i \cdot S_i$$

- This implies that the cost is distributed over n levels.
- Since  $C_1 > C_2 > C_3 ..... > C_n$ , we have to choose  $S_1 < S_2 < S_3 < ..... S_n$ .

• subject to the following constraints:

$$0 s_i > 0, t_i > 0 for i = 1,2,3 ... ..., n$$

• 
$$C_{total} = \sum_{i=1}^{n} C_i \cdot S_i < C_0$$

### Example 4.1 The Design Of A Memory Hierarchy

• Consider the design of a three-level memory hierarchy with the following specifications for

| Memory level | Access time            | Capacity                   | Cost/Kbyte              |
|--------------|------------------------|----------------------------|-------------------------|
| Cache        | t <sub>1</sub> = 25 ns | $s_1 = 512 \text{ Kbytes}$ | c <sub>1</sub> = \$0.12 |
| Main memory  | $t_2 = \text{unknown}$ | $s_2 = 32 \text{ Mbytes}$  | $c_2 = \$0.02$          |
| Disk array   | $t_3 = 4 \text{ ms}$   | $s_3 = \text{unknown}$     | $c_3 = \$0.00002$       |

The design goal is to achieve an effective memory-access time t = 850 ns with a cache hit ratio h1 = 0.93 and a hit ratio h2 = 0.99 in main memory.

### Example 4.1 The Design Of A Memory Hierarchy

- Also, the total cost of the memory hierarchy is upper-bounded by \$1,500.
- The memory hierarchy cost is calculated as:

$$C = c_1 s_1 + c_2 s_2 + c_3 s_3 \le 1500$$

$$0.12*512+0.02*32*10^3 + s_3*0.00002 \le 1500$$

$$61.44+640+s_3*0.00002 \le 1500$$

$$s_3 = 39.8$$

- The effective memory access
- time is calculated as:

```
Teff=h1t1+(1-h1)h2t2+(1-h1)(1-h2)h3t3
=0.93*25*10_{^{-9}}
+0.07*0.99*t2
+0.07*0.01*1*4*10^{-3}
Teff =850*10^{-9}
```