# CS405 COMPUTER SYSTEM ARCHITECTURE By Elizabeth Isaac Department of Computer Science and engineering M A College of Engineering

K. Hwang and Naresh Jotwani, Advanced Computer Architecture, Parallelism, Scalability, Programmability, TMH, 2010

# Module 1

### Parallel computer models

- Evolution of Computer Architecture
- System Attributes to performance
- Amdahl's law for a fixed workload
- Multiprocessors and Multicomputers
- Multivector and SIMD computers
- Architectural development tracks
- Conditions of parallelism



# **ABACUS**



# ROTATING WHEEL CALCULATOR



# DIFFERENCE ENGINE







# COMING UP TECHNOLOGY



# Parallel computer models

**Computer Generations : El**ectronic computers have gone through five generations of development.

| Generation                                                                                            | Technology and<br>Architecture                                                                                            | Software and<br>Applications                                                                                                                  | Representative<br>Systems                           |
|-------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------|
| First<br>(1945–54)                                                                                    | Vacuum tubes and relay<br>memories, CPU driven by<br>PC and accumulator,<br>fixed-point arithmetic.                       | Machine/assembly languages,<br>single user, no subroutine<br>linkage,<br>programmed I/O using CPU.                                            | ENIAC,<br>Princeton IAS,<br>IBM 701.                |
| Second<br>(1955–64)                                                                                   | Discrete transistors and<br>core memories,<br>floating-point arithmetic,<br>I/O processors, multiplexed<br>memory access. | HLL used with compilers,<br>subroutine libraries, batch<br>processing monitor.                                                                | IBM 7090,<br>CDC 1604,<br>Univac LARC.              |
| Third<br>(1965–74)                                                                                    | Integrated circuits (SSI/-<br>MSI), microprogramming,<br>pipelining, cache, and<br>lookahead processors.                  | Multiprogramming and time-<br>sharing OS, multiuser applications.                                                                             | IBM 360/370,<br>CDC 6600,<br>TI-ASC,<br>PDP-8.      |
| Fourth<br>(1975–90)                                                                                   | LSI/VLSI and semiconductor<br>memory, multiprocessors,<br>vector supercomputers,<br>multicomputers.                       | Multiprocessor OS, languages,<br>compilers, and environments<br>for parallel processing.                                                      | VAX 9000,<br>Cray X-MP,<br>IBM 3090,<br>BBN TC2000. |
| Fifth Advanced VLSI processors, memory, and switches, high-density packaging, scalable architectures. |                                                                                                                           | Superscalar processors, systems<br>on a chip, massively parallel<br>processing, grand challenge<br>applications, heterogeneous<br>processing. | See Tables 1.3–1.6<br>and Chapter 13.               |

### • Elements of Modern Computers



### Computing Problem

- ☐ computer architecture concept is no longer restricted to the bare machine hardware structure
- ☐ Consist of machine hardware, an instruction set, system software, application programs, and user interfaces
- ☐ Cost effective solutions
- ☐ Example:
- (1) Alpha numerical problems in business and government (solutions demand efficient transaction processing, large database management and information retrieval operations)
  - (2) Artificial intelligence [Al] problems (solution demand logic inferences and symbolic manipulations)

### Algorithm and Data Structures

- Special algorithms (deterministic and non-deterministic ) and data structures
- Problem formulation and the development of parallel algorithms

### • Hardware Resources

- ☐ Three nested circles in figure
- Special hardware interfaces
- ☐ Software interface programs

- Operating Systems
  - Allocation and Deallocation
  - Performance Evaluation
  - Mapping and Optimal mappings
  - System Software Support
    - ☐ Efficient programs in high-level languages
    - ☐ HLL \_\_\_\_ Compiler \_\_\_\_ Object Code

### • Compiler Support

3 compiler upgrades:

- Preprocessor, Precompiler and ParallelizingCompiler
- ☐ Preproecssor: Uses a sequential compiler and a low-level library of the target computer
- ☐ **Precompiler :** Requires Program flow analysis, dependence checking and limited optimizations
- Parallelizing Compiler: Automatically detect parallelism in source code

# Module 1

- Parallel computer models
  - Evolution of Computer Architecture
  - System Attributes to performance
  - Amdahl's law for a fixed workload
  - Multiprocessors and Multicomputers
  - Multivector and SIMD computers
  - Architectural development tracks
  - Conditions of parallelism

## Von Neumann Architecture



# **Evolution of Computer Architecture**

- Hardware organization and programming/software requirements
- Abstracted by instruction set
- Architectural evolution from sequential scalar computers to vector processors and parallel computers

### Architectural Evolution



### • Flynn's Classification

- Michael Flynn (1972)
- Based on notations of instructions and data streams
  - ☐ SISD (Single instruction streams over single data streams)
  - ☐ SIMD (Single instruction streams over multiple data streams)
  - ☐ MISD (Multiple instruction streams over single data streams)
  - ☐ MIMD (Multiple instruction streams over multiple data streams)



(b) SIMD architecture (with distributed memory)



(c) MIMD architecture (with shared memory)

# **MISD**



# **MIMD**



- Parallel/ vector Computer:
  - ☐ Programs in MIMD mode
  - ☐ Two classes
    - ☐ Shared-Memory Multiprocessors
    - Message- passing multicomputers

• Six layers for computer system development



# Module 1

- Parallel computer models
  - Evolution of Computer Architecture
  - System Attributes to performance
  - Amdahl's law for a fixed workload
  - Multiprocessors and Multicomputers
  - Multivector and SIMD computers
  - Architectural development tracks
  - Conditions of parallelism

Machine capability and program behavior

### Clock Rate and CPI:

- Processor is driven by a clock with a constant cycle time T. The inverse of the cycle time is the clock rate (f=1/T).
- Size by program Instruction Count(Ic)
- Cycles per instruction (CPI)

### Performance Factors

 $I_c$ : number of instructions(Instruction count)

CPU Time, 
$$T = I_c * \text{CPI} * \text{T}$$
 (T in Seconds/Program)

• we can rewrite as 
$$T = I * (p + m * k) * T$$

p: Number of processor cycles for ID and EX

m: Number of memory references needed

K: Ratio between memory cycle and processor cycle

- System Attribute: five performance factors (I<sub>c</sub>, p, m, k, T) are influenced by four system attributes:
  - Instruction-set architecture
  - Compiler technology
  - CPU implementation and control
  - Cache and memory hierarchy

### • Performance Factors Versus System Attributes

|                                            | Performance Factors      |                                           |                                            |                                 |                     |  |
|--------------------------------------------|--------------------------|-------------------------------------------|--------------------------------------------|---------------------------------|---------------------|--|
| System<br>Attributes                       | Instr.                   | Average Cycles per Instruction, CPI       |                                            |                                 | Processor           |  |
|                                            | Count,<br>I <sub>c</sub> | Processor<br>Cycles per<br>Instruction, p | Memory<br>References per<br>Instruction, m | Memory-<br>Access<br>Latency, k | Cycle<br>Time,<br>T |  |
| Instruction-set<br>Architecture            | <b>✓</b>                 | <b>✓</b>                                  |                                            |                                 |                     |  |
| Compiler<br>Technology                     | ✓                        | <b>✓</b>                                  | <b>✓</b>                                   |                                 |                     |  |
| Processor<br>Implementation<br>and Control |                          | <b>✓</b>                                  |                                            |                                 | <b>✓</b>            |  |
| Cache and<br>Memory<br>Hierarchy           |                          |                                           |                                            | <b>✓</b>                        | ✓                   |  |

### MIPS Rate

$$_{\text{MIPS rate}} = \frac{Ic}{T*10^6}$$

$$MIPS rate = \frac{Ic*f}{Ic*CPI*10^6}$$

$$MIPS rate = \frac{f}{CPI*10^6}$$

$$_{\text{MIPS rate}} = \frac{f * Ic}{C * 10^6}$$

$$T = \frac{Ic * CPI}{f}$$

$$CPI = \frac{C}{Ic}$$

# **THROUGHPUT** rate

$$W_p = \frac{f}{I_c * CPI} = \frac{MIPS * 10^6}{I_c}$$

- Problem:
- Machine A runs a program in 20 seconds. Machine B runs the same program in 25 seconds. How many times faster is machine A?

$$=\frac{25 \text{ sec}}{20 \text{ sec}} = 1.25$$

Machine A is 1.25 times faster than Machine B

Numerical:- A benchmark program is executed on a 40MHz processor. The benchmark program has the following statistics.

| Instruction Type      | Instruction Count | Clock Cycle Count |
|-----------------------|-------------------|-------------------|
| Arithmetic            | 45000             | 1                 |
| Branch                | 32000             | 2                 |
| Load/Store            | 15000             | 2                 |
| <b>Floating Point</b> | 8000              | 2                 |
|                       |                   |                   |

Calculate for the above program average CPI, MIPS rate & execution time

Average 
$$CPI = C$$

$$I_c$$

C = Total # cycles to execute a whole program

I<sub>c</sub> Total Instructions

$$= 45000 \times 1 + 32000 \times 2 + 1500 \times 2 + 8000 \times 2$$
  
 $45000 + 3200 + 15000 + 8000$ 

$$= 155000$$
 $100000$ 

### CPI = 1.55

Execution Time = 
$$C/f$$
  
 $T = 155000 / 40 \times 10^6$   
 $T = 0.155 / 40$   
 $T = 3.875 ms$   
MIPS rate =  $I_c / T \times 10^6$   
=  $100000 / 40 \times 10^6$   
MIPS rate =  $25.81$ 

- Implicit parallelism: a conventional language, such as C, C++, fortran, or pascal to write the source program
- Explicit parallelism: requires more effort by the programmer to develop a source program using parallel dialects of C, C++, fortran, or pascal
  - Parallelism is explicitly specified in the user programs
  - The compiler needs to preserve parallelism and, where possible, assigns target machine resources.
     New programming language chapel



Two approaches to parallel programming (Courtesy of Charles Seitz; adapted with permission from "Concurrent Architectures", p. 51 and p. 53, VLSI and Parallel Computation, edited by Suaya and Birtwistle, Morgan Kaufmann Publishers, 1990)

# Module 1

- Parallel computer models
  - Evolution of Computer Architecture
  - System Attributes to performance
  - Amdahl's law for a fixed workload
  - Multiprocessors and Multicomputers
  - Multivector and SIMD computers
  - Architectural development tracks
  - Conditions of parallelism

### Amdahl's Law for a Fixed Workload

- Number of processors increases in a parallel computer, the fixed load is distributed to more processors for parallel execution
- Minimal turnaround time is the primary goal.
- Speedup obtained for time-critical applications is called fixed—load speedup

# Amdahl's Law

- A program (or algorithm) which can be parallelized can be split up into two parts:
- A part which cannot be parallelized and
- A part which can be parallelized

First of all, a program can be broken up into a non-parallelizable part B, and a parallelizable part 1-B, as illustrated by this diagram: total execution time T(1).



B = Non-parallelizable 1 - B = Parallelizable

Execution time with a parallelization factor of 2:



Execution time with a parallelization factor of 3:



# Amdahl's law

#### Amdahl's Law (1967)

For a given problem size, the speedup does not increase linearly as the number of processors increases. In fact, the speedup tends to become saturated.

This is a consequence of Amdahl's Law.

According to Amdahl's Law, a program contains two types of operations:

Completely sequential

Completely parallel

Let, the time **Ts** taken to perform sequential operations be a fraction  $\alpha$  (0< $\alpha$ ≤1) of the total execution time **T(1)** of the program, then the time **Tp** to perform parallel operations shall be (1- $\alpha$ ) of **T(1)** 

#### Amdahl's Law

Thus, 
$$Ts = \alpha . T(1)$$
 and  $Tp = (1-\alpha) . T(1)$ 

Assuming that the parallel operations achieve linear speedup (i.e. these operations use 1/n of the time taken to perform on each processor), then

$$T(n) = Ts + Tp/n = \alpha . T(1) + \frac{(1-\alpha). T(1)}{n}$$

Thus, the speedup with **n** processors will be:

$$S(n) = \frac{T(1)}{T(n)} = \frac{T(1)}{\alpha \cdot T(1) + \frac{(1-\alpha) \cdot T(1)}{n}} = \frac{1}{\alpha + \frac{(1-\alpha)}{n}}$$

$$S_n = \frac{n}{1 + (n-1)\alpha}$$

### Example: 1

- Suppose that a calculation has a 4% serial portion,
- a) What is the limit of speedup on 16 processors?
- b) What is the maximum speedup?

#### Ans:

a) Limit of speedup on 16 processors =16/(1 + (16 - 1)\*.04) = 10

b) The maximum speedup = 
$$1/\alpha$$
 =  $1/0.04 = 25$ 

$$S_n = \frac{n}{1 + (n-1)\alpha}$$

### Amdahl's Law

- The performance gain that can be obtained by improving some portion of a computer can be calculated using Amdahl's law.
- Amdahl's law states that the performance improvement to be gained from using some faster mode of execution is limited by the fraction of the time the faster mode can be used.
- Law defines the term 'speedup'.

$$Speedup = \frac{Performance for entire task using the enhancement when possible}{Performance for entire task without using the enhancement}$$

#### Alternatively,

$$Speedup = \frac{Execution time for entire task without using the enhancement}{Execution time for entire task using the enhancement when possible}$$

## Amdahl's Law

 The execution time using the original computer with the enhanced mode will be the time spent using the unenhanced portion of the computer

Execution time<sub>new</sub> = Execution time<sub>old</sub> 
$$\times \left( (1 - Fraction_{enhanced}) + \frac{Fraction_{enhanced}}{Speedup_{enhanced}} \right)$$

The overall speedup is the ratio of the execution times:

$$Speedup_{overall} = \frac{Execution time_{old}}{Execution time_{new}} = \frac{1}{(1 - Fraction_{enhanced}) + \frac{Fraction_{enhanced}}{Speedup_{enhanced}}}$$

3. We are considering an enhancement to the processor of a web server. The new CPU is 20 time faster on search queries than the old processor. The old processor is busy with search queries 70% of the time, what is the speedup gained by integrating the enhanced CPU?

$$Speedup = \frac{1}{(1 - Fraction_{enhanced}) + \frac{Fraction_{enhanced}}{Speedup_{enhanced}}}$$

$$Fraction_{enhanced} = 70 \% = 0.70$$

$$Speedup_{enhanced} = 20$$

$$Speedup = \frac{1}{(1 - 0.70) + \frac{0.70}{20}} = \frac{1}{0.335} = 2.985$$

#### Parallel programs

• If 30% of the execution time may be the subject of a speedup, p will be 0.3; if the improvement makes the affected part twice as fast, s will be 2. Amdahl's law states that the overall speedup of applying the improvement will be:

$$S_{\text{latency}} = \frac{1}{1 - p + \frac{p}{s}} = \frac{1}{1 - 0.3 + \frac{0.3}{2}} = 1.18.$$

• For example, assume that we are given a serial task which is split into four consecutive parts, whose percentages of execution time are p1 = 0.11, p2 = 0.18, p3 = 0.23, and p4 = 0.48 respectively. The 1st part is not speed up, so s1 = 1, while the 2nd part is sped up 5 times, so s2 = 5, the 3rd part is sped up 20 times, so s3 = 20, and the 4th part is sped up 1.6 times, so s4 = 1.6.

• By using Amdahl's law, the overall speedup is

$$S_{\text{latency}} = \frac{1}{\frac{p_1}{s_1} + \frac{p_2}{s_2} + \frac{p_3}{s_3} + \frac{p_4}{s_4}} = \frac{1}{\frac{0.11}{1} + \frac{0.18}{5} + \frac{0.23}{20} + \frac{0.48}{1.6}} = 2.19.$$

• Notice how the 20 times and 5 times speedup on the 2nd and 3rd parts respectively don't have much effect on the overall speedup when the 4th part (48% of the execution time) is accelerated by only 1.6 times.

# Module 1

- Parallel computer models
  - Evolution of Computer Architecture
  - System Attributes to performance
  - Amdahl's law for a fixed workload
  - Multiprocessors and Multicomputers
  - Multivector and SIMD computers
  - Architectural development tracks
  - Conditions of parallelism

# Multiprocessors and Multicomputers

• 3 shared- memory multiprocessor models

- Uniform memory-access(UMA) Model
- Non-uniform memory-access(NUMA) Model
- Cache-only memory architecture(COMA)
   Model

#### UMA Model

- Physical memory is uniformly shared by all the processors
- Equal access time so called uniform memory access
- Private cache



### Multiprocessors – Tightly coupled systems

- General-purpose and time sharing applications
- Parallel events, synchronization and communication using shared variables
- Symmetric multiprocessor
- Asymmetric multiprocessor

#### NUMA Model

• Shared-memory system



(a) Shared local memories (e.g. the N Butterfly)

#### **NUMA Model**



(b) A hierarchical cluster model (e.g. the Cedar system at the University of Illinois)

#### COMA Model

- Special case of a NUMA machine
- Distributed main memories are converted to caches
- No memory hierarchy
- Caches form a global address space
- Data will eventually migrate to where it will be used.



The COMA model of a multiprocessor (P: Processor, C: Cache, D: Directory; e.g. the KSR-1)

### Other Variations for multiprocessor

 Cache-coherent non-uniform memory access model (CC-NUMA)

## • Representative Multiprocessors

| Company<br>and Model           | Hardware and<br>Architecture                                                                                   | Software and<br>Applications                                                                   | Remarks                                                               |
|--------------------------------|----------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------|
| Sequent<br>Symmetry<br>S-81    | Bus-connected with<br>30 i386 processors,<br>IPC via SLIC bus;<br>Weitek floating-point<br>accelerator.        | DYNIX/OS,<br>KAP/Sequent<br>preprocessor,<br>transaction<br>multiprocessing.                   | Latter models designed<br>with faster processors of<br>the family.    |
| IBM ES/9000<br>Model<br>900/VF | 6 ES/9000 processors<br>with vector facilities,<br>crossbar connected<br>to I/O channels and<br>shared memory. | OS support: MVS,<br>VM KMS, AIX/370,<br>parallel Fortran,<br>VSF V2.5 compiler.                | Fiber optic channels,<br>integrated<br>cryptographic<br>architecture. |
| BBN TC-2000                    | 512 M88100 processors with local memory connected by a Butterfly switch, a NUMA machine.                       | Ported Mach/OS<br>with multiclustering,<br>parallel Fortran,<br>time-critical<br>applications. | Latter models designed<br>with faster processors of<br>the family.    |

## Distributed-Memory Multicomputers

- System consists of multiple computers nodes
- Interconnected by a message-passing network
- Node is an autonomous computer
- Consist of a processor, local memory, and disks or I/O peripherals
- Point-to-point static connections among the nodes
- Multicomputers also called no-remote-memory- access (NORMA)

Accessible only by local processors



Generic model of a message passing multicomputers

| System<br>Features                                | Intel Paragon XP/S                                                                                 | nCUBE/2<br>6480                                                                                   | Parsys Ltd.<br>SuperNode1000                                                        |
|---------------------------------------------------|----------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------|
| Node Types<br>and Memory                          | 50 MHz i860 XP<br>computing nodes with<br>16–128 Mbytes per<br>node, special I/O<br>service nodes. | Each node contains a<br>CISC 64-bit CPU,<br>with FPU, 14 DMA<br>ports, with 1-64<br>Mbytes /node. | EC-funded Esprit<br>supernode built with<br>multiple T-800<br>Transputers per node. |
| Network and<br>I/O                                | 2-D mesh with SCSI,<br>HIPPI, VME,<br>Ethernet, and custom<br>I/O.                                 | 13-dimensional<br>hypercube of 8192<br>nodes, 512-Gbyte<br>memory, 64 I/O<br>boards.              | Reconfigurable<br>interconnect,<br>expandable to have<br>1024 processors.           |
| OS and<br>Software Task<br>Parallelism<br>Support | OSF conformance<br>with 4.3 BSD,<br>visualization and<br>programming<br>support.                   | Vertex/OS or UNIX<br>supporting message<br>passing using<br>wormhole routing.                     | IDRIS/OS<br>UNIX-compatible.                                                        |
| Application<br>Drivers                            | General sparse matrix<br>methods, parallel<br>data manipulation,<br>strategic computing.           | Scientific number<br>crunching with scalar<br>nodes, database<br>processing.                      | Scientific and academic applications.                                               |
| Performance<br>Remarks                            | 5–300 Gflops peak<br>64-bit results, 2.8–160<br>GIPS peak integer<br>performance.                  | 27 Gflops peak, 36<br>Gbytes/s I/O                                                                | 200 MIPS to 13 GIPS<br>peak.                                                        |



# Module 1

- Parallel computer models
  - Evolution of Computer Architecture
  - System Attributes to performance
  - Amdahl's law for a fixed workload
  - Multiprocessors and Multicomputers
  - Multivector and SIMD computers
  - Architectural development tracks
  - Conditions of parallelism

# Multivector and SIMD computers

- Classify supercomputers either as
  - Vector Supercomputers
  - SIMD Supercomputers
- Vector Supercomputer built on top of supercomputer
- Vector processor attached to scalar processor
- All instructions are first decoded by the scalar control unit
- If decoded instruction either a scalar operation or a program control operation : executed by the scalar processor using the scalar functional pipelines

• The architecture of a vector supercomputer



## • Early Vector Processor Model:

| System<br>Model                   | Vector Hardware Architecture<br>and Capabilities                                                                                                                        | Compiler and<br>Software Support                                                                                                                                                                     |
|-----------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Convex<br>C3800<br>family         | GaAs-based multiprocessor with 8 processors and 500-Mbyte/s access port. 4 Gbytes main memory. 2 Gflops peak performance with concurrent scalar/vector operations.      | Advanced C, Fortran,<br>and Ada vectorizing<br>and parallelizing compilers.<br>Also supported interprocedural<br>optimization,<br>POSIX 1003.1/OS<br>plus I/O interfaces<br>and visualization system |
| Digital<br>VAX 9000<br>System     | Integrated vector processing in the VAX environment, 125–500 Mflops peak performance. 63 vector instructions. 16×64×64 vector registers. Pipeline chaining possible.    | MS or ULTRIX/OS, VAX Fortran and VAX Vector Instruction Emulator (VVIEF) for vectorized program debugging.                                                                                           |
| Cray Research<br>Y-MP and<br>C-90 | Y-MP ran with 2, 4, or<br>8 processors, 2.67 Gflop<br>peak with Y-MP8256. C-90<br>had 2 vector pipes/CPU<br>built with 10K gate ECL<br>with 16 Gflops peak performance. | CF77 compiler for<br>automatic vectorization,<br>scalar optimization,<br>and parallel processing.<br>UNICOS improved<br>from UNIX/V and<br>Berkeley BSD/OS.                                          |

# SIMD Supercomputers

• single instruction stream over multiple data streams



**Operational model of SIMD computers** 

An operational model of an SIMD computer

$$M=(N, C, I, M, R)$$

- {1} N is the number of processing elements (PEs) in the machine
- {2} C is the set of instructions directly executed by the control unit (CU)
- {3} I is the set of instructions broadcast by the CU to all PEs for parallel execution
- {4} M is the set of masking schemes
- {5} R is the set of data-routing functions

# • Some Early Commercial SIMD Supercomputers

| System<br>Model                                    | SIMD Machine Architecture and Capabilities                                                                                                                                                                                                 | Languages, Compilers<br>and Software Support                                                                                                                    |
|----------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|
| MasPar<br>Computer<br>Corporation<br>MP-1 Family   | Designed for configurations from<br>1024 to 16,384 processors with<br>26,000 MIPS or 1.3 Gflops. Each<br>PE was a RISC processor, with 16<br>Kbytes local memory. An X-Net<br>mesh plus a multistage crossbar<br>interconnect.             | Fortran 77, MasPar Fortran<br>(MPF), and MasPar Parallel<br>Application Language;<br>UNIX/OS with X-window,<br>symbolic debugger, visualizers<br>and animators. |
| Thinking<br>Machines<br>Corporation,<br>CM-2       | A bit-slice array of up to 65,536  PEs arranged as a 10-dimensional hypercube with 4 × 4 mesh on each vertex, up to 1M bits of memory per PE, with optional FPU shared between blocks of 32 PEs, 28  Gflops peak and 5.6 Gflops sustained. | Driven by a host of VAX,<br>Sun, or Symbolics 3600, Lisp<br>compiler, Fortran 90, C*, and<br>*Lisp supported by PARIS                                           |
| Active<br>Memory<br>Technology<br>DAP600<br>Family | A fine-grain, bit-slice SIMD array<br>of up to 4096 PEs interconnected<br>by a square mesh with 1 K bits per<br>PE, orthogonal and 4-neighbor<br>links, 20 GIPS and 560 Mflops<br>peak performance.                                        | Provided by host VAX/VMS<br>or UNIX Fortran-plus or<br>APAL on DAP, Fortran 77 or<br>C on host.                                                                 |

# Module 1

- Parallel computer models
  - Evolution of Computer Architecture
  - System Attributes to performance
  - Amdahl's law for a fixed workload
  - Multiprocessors and Multicomputers
  - Multivector and SIMD computers
  - Architectural development tracks
  - Conditions of parallelism

# **Architectural Development Tracks**

- 1. Multiple-Processor Tracks
- 2. Multivector and SIMD Tracks
- 3. Multithreaded and Dataflow Tracks
- 1. Multiple-Processor Tracks(Shared-Memory Track and Message-passing Tracks)
  - Multiple-processor system can be either a shared-memory multiprocessor or a distributed-memory multicomputer

### • Shared-memory Track



• Employing a single address space in the entire system

#### • Message-passing Track



#### 2. Multivector and SIMD Tracks

#### • Multivector Track

• Traditional vector supercomputers



#### • The SIMD Track

Illiac IV pioneered the construction of SIMD computers



#### 3. Multithreaded and Dataflow Tracks



- Each processor maintains a single thread of control with its hardware resources
- Multithreading there are multiple threads of control in each processor
- Hiding long latency in building large-scale multiprocessors

#### The dataflow track

- To direct the program flow
- Fine-grain instruction-level parallelism is exploited (Fig(b))

# Module 1

- Parallel computer models
  - Evolution of Computer Architecture
  - System Attributes to performance
  - Amdahl's law for a fixed workload
  - Multiprocessors and Multicomputers
  - Multivector and SIMD computers
  - Architectural development tracks
  - Conditions of parallelism

#### **Conditions Of Parallelism**

- To move parallel processing into the mainstream of computing make significant progress in
  - ☐ Computation Models
  - ☐ Inter Process Communications
  - ☐ System Integration

### 1) Data and Resource Dependence

- Dependence graph to describe the relations
  - Data Dependence

Five types of data dependence:

[1] Flow dependence: if at least one output of S1 feeds in as input to S2

$$S1 \rightarrow S2$$
.

### 1) Data and Resource Dependence

[2] Antidependence: if the output of S2 overlaps the input to S1

Eg:S1: R1=R3+R7
S2: R3=R4+R5

[3] Output dependence: Two statements are output dependence if they produce the same output variable.

[[4] I/O dependence: Read and write are I/O statements

S1 -> S2

S1: Read (4),A(I)

S2: Process

S3: Write (4),B(I)

S4: Close(4)

- [5] *Unknown dependence*: The dependence relation between two statements cannot be determined in the following situations:
  - The subscript of a variable is itself subscribed.
  - The subscript does not contain the loop index variable.
  - A variable appears more than once with subscripts having different coefficients of the loop variable.
  - The subscript is nonlinear in the loop index variable

## Data dependence in programs

S1: Load R1, A  $/R1 \leftarrow Memory(A)/$ 

S2: Add R2, R1  $/R2 \leftarrow (R1) + (R2)/$ 

S3: Move R1, R3  $/R1 \leftarrow (R3)/$ 

S4: Store B, R1 /Memory(B)  $\leftarrow$  (R1)/



(a) Dependence graph

#### Control Dependence

- Refers to the situation where the order of execution of statements cannot be determined before run time
- The successive iterations of the following loop are control-independent:

# **Control Dependence**

#### Resource Dependence

- Concerned with the conflicts in using shared resources such as integer units, floating point units, registers, and memory areas, among parallel events
- When the conflicting resource is an ALU, call it ALU dependence

#### • Bernstein's condition:

- Revealed a set of conditions based on which two processes can execute in parallel
- Define the input set i<sub>i</sub>, of a process p<sub>i</sub>, as the set of all input variables needed to execute the process

# Bernstein's condition

- Consider two processes P1 and P2 with their input sets I1 and I2 and output sets O1 and O2 respectively
- 2 processes parallel P1|| P2

# Bernstein's condition

$$I_1 \cap O_2 = \phi$$

$$I_2 \cap O_1 = \phi$$

$$O_1 \cap O_2 = \phi$$

• Three conditions are known as Bernstein's Conditions

P1: C= D x E

P2: M=G+C

P3: A=B+C

P4:C=L+M

P5: F=G/E

**P**1: C= D x E

P2: M=G+C

$$I_1 \cap O_2 = \emptyset$$
  
 $I_2 \cap O_1 = C \neq \emptyset$   
P1\ P2

**P**1: C= D x E

P3: A=B+C

$$I_1 \cap O_3 = \emptyset$$
  
 $I_3 \cap O_1 = C \neq \emptyset$   
P1\ P3

**R**1: C= D x E

P4: C=L+M

$$I_1 \cap O_4 = \emptyset$$

$$I_4 \cap O_1 = \emptyset$$

$$O_1 \cap O_4 = C \neq \emptyset$$

**P1**: C= D x E

P5: F=G/E

$$I_1 \cap O_5 = \emptyset$$

$$I_5 \cap O_1 = \emptyset$$

$$O_1 \cap O_5 = \emptyset$$

$$P1 \parallel P5$$

**₽**2: M= G+C

P3: A=B+C

$$I_2 \cap O_3 = \emptyset$$

$$I_3 \cap O_2 = \emptyset$$

$$O_2 \cap O_3 = \emptyset$$

$$P2 \parallel P3$$

**P**2: M= G+C

P4: C=L+M

$$I_2 \cap O_4 = C$$
  
P2 P3

**₽**2: M= G+C

P5: F=G/E

$$I_{2} \cap O_{5} = \emptyset$$

$$I_{5} \cap O_{2} = \emptyset$$

$$O_{2} \cap O_{5} = \emptyset$$

$$P2 \parallel P5$$

**P**3: A= B+C

P4: C=L+M

$$I_3 \cap O_4 = C$$
  
P3 P4

₽3: A= B+C

P5: F=G/E

$$I_3 \cap O_5 = \emptyset$$

$$I_5 \cap O_3 = \emptyset$$

$$O_3 \cap O_5 = \emptyset$$

$$P3 \parallel P5$$

**P4**: C= L+M

P5: F=G/E

$$I_4 \cap O_5 = \emptyset$$

$$I_5 \cap O_4 = \emptyset$$

$$O_4 \cap O_5 = \emptyset$$

$$P4 \parallel P5$$

- ONLY 5 pairs
- P1 || P5, P2 || P3, P2 || P5, P3 || P5 and P4 || P5 can execute in parallel if there is no resource conflict
- Collectively P2 P3 P5



 (b) Sequential execution in five steps, assuming one step per statement (no pipelining)



 (c) Parallel execution in three steps, assuming two adders are available per step

#### Hardware and Software Parallelism

Need special hardware and software support

#### Hardware Parallelism

☐ Type of parallelism defined by the machine architecture and hardware multiplicity

#### Software Parallelism

- ☐ Revealed in the program profile or in the program flow graph
- ☐ Software parallelism is it function of algorithm, programming style, and program design

### Miss match

- A=L1\*L2+L3\*L4
- B=L1\*L2-L3\*L4

8 instruction –four load, 2 multi, 2 add/sub

• 8/3=2.67



L<sub>j</sub>: Load operation

X<sub>j</sub>: Multiply operation

(a) Software parallelism

- 2-issue processor
- Execute one memory access(load & write) and one arithmetic (add,sub,mul)

• 8/7=1.14



(b) Hardware parallelism