# ECE 429: Verilog Tutorial

## Hiren Patel

## May 10, 2020

## **Contents**

| 1 | Intr | oduction                                                   | 3  |
|---|------|------------------------------------------------------------|----|
|   | 1.1  | Downloading the source                                     | 3  |
|   |      | 1.1.1 Distributing the source and tutorial                 | 3  |
|   |      | 1.1.2 Installing iverilog                                  | 3  |
|   |      | 1.1.3 Installing verilator                                 | 3  |
|   | 1.2  | Simulating with iverilog                                   | 3  |
|   |      | 1.2.1 Compiling with iverilog                              | 4  |
|   |      | 1.2.2 Installing gtkwave                                   | 4  |
|   |      | 1.2.3 Docker container                                     | 4  |
|   |      | 1.2.4 Simulating and synthesizing a simple counter example | 5  |
|   | 1.3  | Simulating with verilator                                  | 9  |
|   |      | 1.3.1 Compiling with verilator                             | 9  |
|   |      | 1.3.2 Simulating a simple counter example                  | 9  |
|   |      | 1.3.3 Generating waveform with verilator                   | 11 |
| 2 | Veri | ilog                                                       | 13 |
|   | 2.1  | Basic register versus wires                                | 13 |
|   | 2.2  | Bit basics                                                 | 13 |
|   | 2.3  | Shifting bits                                              | 14 |
|   | 2.4  | Arithmetic operations                                      | 15 |
|   | 2.5  | Concatenation operation                                    | 16 |
| 3 | Con  | nmon Hardware Structures                                   | 17 |
|   | 3.1  | Decoders                                                   | 17 |
|   | 3.2  | Multiplexors                                               | 18 |
|   | 3.3  | Combinational or sequential                                | 20 |
|   |      | 3.3.1 Assigns for combinational circuits                   | 20 |
|   |      | 3.3.2 Always for combinational circuits                    | 20 |
|   | 3.4  | Sequential components                                      | 21 |
|   |      | 3.4.1 Blocking and Non-blocking Assignments                | 21 |
|   |      | 3.4.2 Register with AND gate                               | 24 |
| 4 | Sum  | nmary                                                      | 27 |

## **List of Exercises**

| 3.1 | Exercise: Order of non-blocking statements      | 24 |
|-----|-------------------------------------------------|----|
| 3.2 | Exercise: Very bad sequential hardware          | 24 |
| 3.3 | Exercise: Synchronous versus asynchronous reset | 25 |
| 3.4 | Exercise: Registered input to AND gate          | 25 |

### 1 Introduction

This tutorial presents important Verilog constructs that will be useful in completing the project component for ECE 429. It is important to understand the difference between synthesizable and non-synthesizable register-transfer level (RTL) constructs. Although, we will not be validating our processor on a field-programmable gate array (FPGA), we will primarily use synthesizable RTL constructs to design the hardware. Some exceptions will be allowed, but they will be made explicitly clear within this tutorial.

### 1.1 Downloading the source

The source code, benchmarks, and examples for this class will be posted on git.uwaterloo.ca. Ensure that you have access to it as only Waterloo students will be able to access the repository. I will also use git, which means that you should become somewhat familiar with git. You will only have read-only permissions on the repository. The URL for the source code will be at https://git.uwaterloo.ca/ece429.

#### 1.1.1 Distributing the source and tutorial

Please do not distribute the source code, benchmarks, or this tutorial. You do not have permission to distribute this, and or use this outside the purpose of this class.

## 1.1.2 Installing iverilog

Icarus Verilog (iverilog) is an open-source Verilog simulator. You can visit its site here: http://iverilog.icarus.com/. On Ubuntu, installing iverilog involves using apt-get to install iverilog. If you wish to install it from source, then please follow the installation instructions on iverilog's website.

#### **Installing iverlog**

```
sudo apt-get install iverilog
```

You can use Homebrew to install iverilog for MacOS. For Windows, you can get the binary from http://bleyer.org/icarus/.

#### 1.1.3 Installing verilator

Verilator is an open-source Verilog simulator. It converts Verilog code into C++ or SystemC code, which is then compiled into native executable. Simulating large projects with verilator is much faster than with iverilog. However, there are some limitations in verilator. For example, delays in Verilog code are not allowed in verilator. You can visit its site here: https://www.veripool.org/wiki/verilator. On Ubuntu, installing verilator involves using apt-get to install verilator. If you wish to install it from source, then please follow the installation instructions on verilator's website.

#### **Installing verilator**

```
sudo apt-get install verilator
```

You can use Homebrew to install verilator for MacOS. Unfortunately for Windows users, you may need to use Cygwin or compile verilator from source using Microsoft Visual C++.

#### 1.2 Simulating with iverilog

There are various simulation environments that one can use for the class project. My suggestions are to either use iverilog (http://iverilog.icarus.com/) or the student edition of ModelSim (https://www.mentor.com/company/higher\_ed/modelsim-student-edition). The instructions in this tutorial will be specific to iverilog.

#### 1.2.1 Compiling with iverilog

iverilog compiles the Verilog source files into an executable, which can then be run within your terminal. If you are interested in an integrated design environment (IDE) for iverilog, then you could consider using an Eclipse-based framework called IVI. My preference is to simply use emacs to write the Verilog specifications, and a terminal to compile them.

Let us consider an example where we wish to compile multiple . v files into an executable called cpu. You can execute the command below to do so. This will create an executable cpu, which you can then execute.

#### Compiling with iverilog

```
iverilog -g2005 -o cpu fetch.v decode.v execute.v memory.v writeback.v top.v ./\text{cpu}
```

You can certainly write a Makefile to help you compile Verilog code.

#### 1.2.2 Installing gtkwave

Waveforms enable debugging of the hardware specification. gtkwave is an open-source value-change dump (VCD) file viewer. Once again, gtkwave can be installed on Ubuntu using apt-get.

#### **Installing gtkwave**

```
sudo apt-get install gtkwave
```

Please visit the website if you wish/need to compile from source.

#### 1.2.3 Docker container

If you are familiar with docker, and wish to use a container for your course project, then you can do so. You can use the following Dockerfile to build your own docker image.

```
Docker image with iverilog, and gtkwave
 FROM ubuntu:15.10
 MAINTAINER rmrf@uwaterloo.ca
 # Download and Install utilities
 # -----
 RUN rm /bin/sh && ln -s /bin/bash /bin/sh
 RUN apt-get update \
   && apt-get install -y \
     vim \
     emacs \
     git
 RUN apt-get install -y gcc python python-dev g++ build-essential zlib1g-dev
 # Install iverilog & gtkwave
 # -----
 RUN apt-get install -y iverilog gtkwave
 RUN apt-qet install -y software-properties-common
 RUN add-apt-repository -y ppa:saltmakrell/ppa
 RUN apt-get update
 RUN apt-get install -y git autotools-dev autoconf gperf
 RUN apt-get install -y git flex bison
 RUN bash -l -c "git clone git://github.com/steveicarus/iverilog.git; cd iverilog; sh
  → autoconf.sh; ./configure; make; make install "
 ## cleanup
 RUN apt-get clean && \
     cd /var/lib/apt/lists && rm -fr *Release* *Sources* *Packages* && \
     truncate -s 0 /var/log/*log
  → /usr/local/rvm/bin:/usr/local/sbin:/usr/local/bin:/usr/sbin:/usr/bin:/sbin:/bin
 # Set environment variables.
 ENV HOME /
 WORKDIR /
 # Simple test
 #RUN iverilog -v
 RUN /bin/bash -1 -c "echo $'module counter( input x, output reg z); n assign z = x +
  → 1; \n endmodule \n module test; initial begin \n \$display(\"ECE429: Test
  \rightarrow PASSED!\"); \n end \n endmodule' > /tmp/test.v; ls -1 /tmp/*.v; cat /tmp/test.v;
  → iverilog -v; iverilog -g2005 -o t /tmp/test.v; ./t; yosys -p \"hierarchy; proc;
  → opt -full; stat;\" /tmp/test.v"
Please refer to docker documentation if you need further support.
```

#### 1.2.4 Simulating and synthesizing a simple counter example

Listing 1 presents the Verilog specification for a counter in a crude hello world setting. At the moment, do not concern yourself with the different Verilog constructs as they will be discussed in further detail later in the tutorial. The purpose of this example is to show the necessary commands to compile the example, simulate it, show the output in a waveform, and synthesize it.

```
hello-world.v
   module counter
                                                            $dumpvars(0, c);
                                                  16
                                                            #0 x = 1;
                                                  17
       input [3:0] x,
                                                            #10 x = x + 1;
                                                  18
       output [3:0] z
                                                            #10 x = x + 1;
                                                         end
                                                  20
       assign z = x + 1;
                                                  21
   endmodule // counter
                                                         always @(*) begin
                                                  22
                                                            $display("[Hello world] x:%h,
                                                  23
                                                             \rightarrow z:%h",x,z);
   module top;
      reg [3:0] x;
                                                         end
10
                                                  24
      wire [3:0] z;
                                                         counter c(.x(x),.z(z));
11
                                                  25
       initial begin
                                                      endmodule // top
12
                                                  26
13
          // File for VCD.
          $dumpfile("hello-world.vcd");
14
          // All variables (0) from module
15
          \hookrightarrow instance c
```

Listing 1: Hello world with a counter.

1. Compile the example. We are using the 2005 Verilog standards using the -g flag.

```
Hello World with AND gate

iverilog -g 2005 -o hello-world hello-world.v
```

2. You should have an executable called hello-world. Run the executable.

```
Simulate example.

./hello-world
```

3. The following output should appear on your terminal.

```
Output of simulation.

VCD info: dumpfile hello-world.vcd opened for output.

[Hello world] x:1, z:2

[Hello world] x:2, z:3

[Hello world] x:3, z:4
```

4. There should be a hello-world.vcd file there too, which you can open using gtkwave. Once it is open, you can click on top, followed by c, and then add the x and z wires using the insert button.

```
Open gtkwave
gtkwave hello-world.vcd
```

5. Below is a screenshot of what the waveform should look like.



Figure 1: Screenshot of gtkwave.

When working on a large project, automating the process of adding and manipulating signals using a tel script is important because working on gtkwave GUI would be ineffective. The following simple tel script shows how to add signals and comments on the gtkwave window and then change the color of each signals.

Below is a screenshot of what the waveform should look like with the tcl script.

Open gtkwave

gtkwave -f hello-world.vcd -S hello-world.tcl



Figure 2: Screenshot of gtkwave with tcl script.

```
hello-world.tcl
#!/usr/bin/tclsh
# simple example of using tcl with gtkwave:
# Query the dumpfile for signals with "clk" or [1:48] in the signal name
set nfacs [gtkwave::getNumFacs]
set dumpname [ gtkwave::getDumpFileName ]
set dmt [ gtkwave::getDumpType ]
puts "number of signals in dumpfile '$dumpname' of type $dmt: $nfacs"
set clk48 [list]
#puts $clk48
# Show input and output signals
lappend clk48 "top.c.x\[3:0\]"
lappend clk48 "top.c.z\[3:0\]"
set 11 [ llength $clk48 ]
puts "number of signals found matching either 'clk' or '\[1:48\]': $11"
# Add "INPUT" comment first
gtkwave::/Edit/Insert_Comment "INPUT"
# Add top.c.x and top.c.x signals
set num_added [ gtkwave::addSignalsFromList $clk48 ]
puts "num signals added: $num_added"
# Change color of singnal top.c.x to Orange
gtkwave::/Edit/Highlight_Regexp "x"
gtkwave::/Edit/Color_Format/Orange
gtkwave::/Edit/UnHighlight_All
# Add "OUTPUT" comment above top.c.z
gtkwave::/Edit/Highlight_Regexp "x"
gtkwave::/Edit/Insert_Comment "OUTPUT"
gtkwave::/Edit/UnHighlight_All
# Change color of singnal top.c.x to Yellow
gtkwave::/Edit/Highlight_Regexp "z"
gtkwave::/Edit/Color_Format/Yellow
gtkwave::/Edit/UnHighlight_All
gtkwave::/View/Show_Wave_Highlight
gtkwave::/Edit/Set_Trace_Max_Hier 0
# zoom full
gtkwave::/Time/Zoom/Zoom_Full
```

Listing 2: Hello world tcl script.

## 1.3 Simulating with verilator

Verilator provides a much faster simulation speed compared to iverilog. For detailed usage of verilator, please refer to the documentation of verilator (https://www.veripool.org/projects/verilator/wiki/Manual-verilator).

#### 1.3.1 Compiling with verilator

Compiling with verilator involes two steps. In the first step, verilator converts Verilog code into C++ or SystemC code, with necessary assistant files. In the second step, the C++ compiler compiles the generated code into binary executable. If we want to combine multiple .v files into an executable, and the top module is named top, we can use the following command to generate a binary executable Vtop.

```
Compiling with verilator

verilator -sv --top-module top --cc fetch.v decode.v execute.v memory.v writeback.v

→ top.v --exe tb.cpp # step 1

cd obj_dir

make -j -f Vtop.mk Vtop #step 2

./Vtop

You will need make to compile the generated C++ code.
```

#### 1.3.2 Simulating a simple counter example

We will use the Verilog code in listing 3 to demonstrate how to use verilator to simulate the code.

Listing 3: Hello world with a counter, verilator version.

Apart from that, we also need a C++ file to act as the testbench, as is shown in listing 4.

```
hello-world-2.cpp
#include <cstdio>
                                              23
#include <cstdlib>
                                                   top->x = 1;
                                              25
                                                   top->eval();
4 #include <verilated.h>
                                                   printf("[Hello World] x:%x, z: %x\n",
                                              26
                                                   \leftrightarrow top->x, top->z);
  #include "Vcounter.h"
                                              27
                                                   main_time += 10;
                                              28
  using namespace std;
                                                   top->x = top->x + 1;
                                                   top->eval();
   Vcounter *top;
                                                   printf("[Hello World] x:%x, z: %x\n",
10
                                              31
                                                   \leftrightarrow top->x, top->z);
11
vluint64_t main_time = 0; // Current
                                             32
   \hookrightarrow simulation time
                                                   main_time += 10;
                                             33
13
                                             34
                                                   top->x = top->x + 1;
  double sc_time_stamp () { // Called by 35
                                                   top->eval();
   printf("[Hello World] x:%x, z: %x\n",
15
    return main_time;
                                                   \leftrightarrow top->x, top->z);
16
  }
                                              37
                                                   top->final();
                                                                               // Done
17
                                              38
                                                   18
  int main(int argc, char** argv) {
                                                   delete top;
    Verilated::commandArgs(argc, argv);

→ // Remember args

                                                   return 0;
                                             41
                                              42. }
21
    top = new Vcounter; // Create instance
22
```

Listing 4: Hello world with a counter.

1. Convert the example into C++ files. This will generate an obj\_dir folder, which includes assistant files.

```
Hello World with verilator

verilator -sv --cc hello-world-2.v --top-module counter --exe hello-world-2.cpp
```

2. Change directory to obj\_dir and compile the generated C++ sources.

```
Compile the example.

cd obj_dir
make -j -f Vcounter.mk Vcounter
```

3. You should have an executable called Vcounter. Run the executable.

```
Simulate the example.

./Vcounter
```

4. The following output should appear on your terminal.

```
Output of simulation.

[Hello World] x:1, z: 2
[Hello World] x:2, z: 3
[Hello World] x:3, z: 4
```

#### 1.3.3 Generating waveform with verilator

It is possible to generate waveform file (.vcd) with verilator. We demonstrate the steps for generating waveform file with the Verilog code in listing  $\frac{3}{2}$ . We need to change the C++ testbench from listing  $\frac{4}{2}$  to listing  $\frac{5}{2}$ .

```
hello-world-2-vcd.cpp
   #include <cstdio>
                                                     tfp->open ("hello-world-2.vcd");
                                               28
   #include <cstdlib>
                                               29
                                                    top->x = 1;
                                               30
   #include <verilated.h>
                                                    top->eval();
                                               31
                                                    printf("[Hello World] x:%x, z: %x\n",
                                               32
   #include "Vcounter.h"
                                                     \leftrightarrow top->x, top->z);
   #include "verilated_vcd_c.h"
                                                    tfp->dump (main_time);
                                               33
                                               34
   using namespace std;
                                                    main_time += 10;
                                               35
                                                    top->x = top->x + 1;
10
                                               36
Vcounter *top;
                                               37
                                                    top->eval();
                                                    printf("[Hello World] x:%x, z: %x\n",
12
  vluint64_t main_time = 0; // Current
                                                     \leftrightarrow top->x, top->z);
   \hookrightarrow simulation time
                                                    tfp->dump (main_time);
14
  double sc_time_stamp () { // Called by
                                                    main_time += 10;
                                               41
15
   top->x = top->x + 1;
                                               42
    return main_time;
                                                    top->eval();
16
                                               43
                                               44
                                                    printf("[Hello World] x:%x, z: %x\n",
17
                                                     \leftrightarrow top->x, top->z);
18
                                               45
                                                    tfp->dump (main_time);
19
  int main(int argc, char** argv) {
                                               46
20
     Verilated::commandArgs(argc, argv);
                                                    tfp->close();
21
                                               47
      → // Remember args
                                                    top->final();
                                                                                  // Done
22
                                                     top = new Vcounter; // Create instance 49
                                                    delete top;
23
24
     Verilated::traceEverOn(true);
25
                                                    return 0;
                                              51
     VerilatedVcdC* tfp = new VerilatedVcdC; 52 }
26
     top->trace (tfp, 99);
27
```

Listing 5: Hello world with a counter with vcd dump.

1. Convert the example into C++ files. Now we add --trace option.

```
Hello World with verilator

verilator --trace -sv --cc hello-world-2.v --top-module counter --exe

→ hello-world-2-vcd.cpp
```

2. Change directory to obj\_dir and compile the generated C++ sources.

```
Compile the example.

cd obj_dir

make -j -f Vcounter.mk Vcounter
```

3. You should have an executable called Vcounter. Run the executable.

```
Simulate the example.

./Vcounter
```

4. The following output should appear on your terminal.

```
Output of simulation.

[Hello World] x:1, z: 2
[Hello World] x:2, z: 3
[Hello World] x:3, z: 4
```

5. You should also see a hello-world-2.vcd waveform in the same directory, which is similar to the one in subsubsection 1.2.4

```
Output of simulation.

S ls .
Vcounter
...
hello-world-2.vcd
```

## 2 Verilog

#### 2.1 Basic register versus wires

There are two basic data types in Verilog: registers and wires. The simplest way to differentiate the two is to consider them as hardware structures. Wires, denoted as wire, are best considered as physical entities that propagate a value across it. Registers denoted as reg, on the other hand, can represent sequential elements (hardware components that hold state), and confusingly also physical entities that propagate values (wires). The manner in which a register is used distinguishes between whether the specification is a wire or a sequential register element. For now, we will consider reg as a way to declare variables, and later discover how to synthesize wires and/or sequential elements.

#### 2.2 Bit basics

Table 1 shows the some of the common Verilog operators that we will employ in this class. While most of these operators are synthesizable, note that  $\star$ , / and  $\mathbb{N}$  are typically not implemented using automatic synthesis. For instance, recall from ECE222 that there are different ways of designing a multiplier: sequential or using Booth's method. In this class, we will not be implementing efficient versions of multipliers or divisors. Therefore, we are allowed to use  $\star$  and / only in the ALU.

**Reduction Operators** 

| 1                    | Bitwise Operators    |  |  |  |
|----------------------|----------------------|--|--|--|
| Operator             | Name                 |  |  |  |
| ~                    | Bitwise Negation     |  |  |  |
| &                    | Bitwise AND          |  |  |  |
| 1                    | Bitwise Inclusive OR |  |  |  |
| ^                    | Bitwise Exclusive OR |  |  |  |
| Logical Operators    |                      |  |  |  |
| Operator             | Name                 |  |  |  |
| !                    | Logical Negation     |  |  |  |
| & &                  | Logical AND          |  |  |  |
| 11                   | Local OR             |  |  |  |
| Arithmetic Operators |                      |  |  |  |
| Operator             | Name                 |  |  |  |
| +                    | Addition             |  |  |  |
| _                    | Subtraction          |  |  |  |
| *                    | Multiplication       |  |  |  |
| /                    | Division             |  |  |  |
| 용                    | Modulus              |  |  |  |
|                      |                      |  |  |  |

| Operator      | Name                                                                 |
|---------------|----------------------------------------------------------------------|
| &             | Reduction AND                                                        |
| ~ &           | Reduction NAND                                                       |
|               | Reduction OR                                                         |
| $\sim$        | Reduction NOR                                                        |
| ^             | Reduction XOR                                                        |
| ~^            | Reduction XNOR                                                       |
| D.            | elational Operators                                                  |
|               |                                                                      |
| Operator      | Name                                                                 |
|               |                                                                      |
| Operator      | Name                                                                 |
| Operator >    | Name<br>Greater than                                                 |
| Operator > >= | Name Greater than Greater than or equal                              |
| > >= <        | Name Greater than Greater than or equal Less than                    |
| > >= < <=     | Name Greater than Greater than or equal Less than Less than or equal |

|          | Shift Operators                             |
|----------|---------------------------------------------|
| Operator | Name                                        |
| <<       | Shift left                                  |
| >>       | Shift right                                 |
| >>>      | Arithmetic shift right                      |
| <<<      | Arithmetic shift left                       |
| Ass      | signment Operators                          |
| Operator | Name                                        |
| Operator | rame                                        |
| =        | Blocking                                    |
| =<br><=  |                                             |
| =        | Blocking                                    |
| = <=     | Blocking                                    |
| = <=     | Blocking<br>Non-blocking                    |
| = <=     | Blocking<br>Non-blocking<br>Other Operators |

Table 1: Verilog operators.

Bit management and manipulation is necessary in hardware design. The Verilog specification in Listing 6 provides simple examples of declaring 1-bit and 4-bit registers, and simple operations on them. I will refer to a vector of bits (1-bit, 4-bit, n-bit) as bit strings, and selecting a portion of these bit strings as substrings. For the most part, this example is self-explanatory, but I will attempt to identify a few important syntactical observations below.

- Declaring an n-bit register requires specifying the bit-width: reg [3:0] x2, y2, z2;
- Assigning values to a register requires specifying the width of the assigned value. For example, x = 1 'b0; denotes that x gets assigned a 1-bit binary (b) value of 0. Similarly, x2 = 4 'h3; shows an example of assigning a 4-bit hexadecimal (h) value of 3 to x2.
- A non-synthesizable construct \$display(...) is equivalent to the infamous printf(...). The syntax is similar as well, and self-explanatory from the examples.
- Any Verilog specification that is within an initial block is non-synthesizable. The initial block is executed before any of the processes are run. A caveat to be aware of is that yosys does do some clever synthesis passes of which one includes using specification within the initial block for synthesis. Hence, please be careful with the synthesis results, and your specification to confirm that your specification yields the hardware you desire.

Listing 6 also shows commonly used logical, and Boolean operators on both the 1-bit and 4-bit registers.

```
basic-bits.v
   module basic_bits;
      // 1 bit registers
      reg x,y,z;
      // 4 bit registers
      reg [3:0] x2, y2, z2;
      initial begin
         // Bit type includes: b = \{0, 1, X, Z\}
         x = 1'bX; y = 1'bZ; $display("1'b0: %b, 1'b1: %b ", x, y);
                                 $display("1'b0: %b, 1'b1: %b ", x, y);
         x = 1'b0; y = 1'b1;
         // Hex type includes: h=\{0,1,2,...,A,B,...,F\}
11
         // Decimal time includes: d={...}
12
                                     $display("4'h3: %h, 4'hB: %h ", x2, y2);
         x2 = 4'h3; y2 = 4'hB;
13
         x2 = 4'd3; y2 = 4'd11;
                                      $display("4'd3: %d, 4'd11: %d ", x2, y2);
14
         // Logical operators: AND, OR, XOR, NOT, NAND
15
                      sdisplay("z = x & y :=> %b = %b & %b ", z, x, y);
         z = x & y;
         z = x | y;
                       display("z = x | y :=> b = b | b ", z, x, y);
17
                      $display("z =x ^ y :=> %b = %b ^ %b ", z, x, y);
         z = x \hat{y};
18
                          $display("z = (x & y) :=> %b = (%b & %b) ", z, x, y);
             ~ (x & y);
19
                    display("z = ~x
                                          :=> %b =
                                                    ~ %b ", z, x);
         z = x;
20
         // Boolean logical operators: &&, ||, !
21
         z = x \&\& y; $display("z = x && y :=> %b = %b && %b ", z, x, y);
22
         z = x \mid \mid y; $display("z = x | | y :=> %b = %b | | %b ", z, x, y);
23
         z = !x;
                     \frac{1}{2} $\,\delta_{z} = !x
                                          :=> %b = ! %b ", z, x);
24
         // 4 bit register operations
25
         // Logical operators: AND, OR, XOR, NOT, NAND
26
                        $display("z2 = x2 & y2 :=> %b = %b & %b ", z2, x2, y2);
         z2 = x2 \& y2;
27
         z2 = x2 | y2;
                         \frac{1}{2}$display("z2 = x2 | y2 :=> %b = %b | %b ", z2, x2, y2);
28
         z2 = x2 ^
                         $display("z2 =x2 ^ y2 :=> %b = %b ^ %b ", z2, x2, y2);
                    y2;
29
         z2 = (x2 \& y2); $display("z2 = (x2 \& y2))
                                                       :=> %b = ~(%b & %b) ", z2, x2, y2);
30
         z2 = x2;
                      display("z2 = ~x2)
                                             :=> %b = ~ %b ", z2, x2);
31
         // Boolean logical operators: &&, ||, !
32
         z2 = x2 \&\& y2; sdisplay("z = x \&\& y :=> %b = %b && %b ", z2, x2, y2);
33
         z2 = x2 \mid \mid y2; $display("z = x | | y :=> %b = %b | | %b ", z2, x2, y2);
34
                      \frac{1}{2} $\display(\"z = !x :=> \%b = ! \%b \", z2, x2);
         z2 = !x2;
35
      end // initial begin
   endmodule // basic_bits
```

Listing 6: Basic bit manipulation.

### 2.3 Shifting bits

Understanding bit manipulation is important to effectively implement hardware using RTL. Shifting bits is one of these important mechanisms. Bit shifts can either happen in the left or right direction. Recall that there are two variants of shifts: logical and arithmetic. A logical shift inserts a 0 at either end of the bit string to shift the bit string. An arithmetic shift left is equivalent to a logical shift left; however, an arithmetic shift right, inserts the sign bit at the most significant bit. Note that the key distinguishing fact between the arithmetic shift right and logical shift right is that the arithmetic shift preserves the sign of the shifted value.

- Be default, values are assumed to be unsigned. Therefore, to ensure correct sign representation, one must use \$signed() to ensure that the value is interpreted as a signed value.
- You should avoid using \$signed() declarations for data types. I would suggest you simply use unsigned data types, and perform these explicit casts using \$signed() whenever you want to ensure correct sign representation.
- Notice in the examples for arithmetic shift right, I explicitly cast x to be signed.

```
shift-bits.v
  module shift_bits;
    // 8-bit registers
    reg [7:0] x, y, z;
    initial begin
       x = 8'hB7;
                display("x = %b", x);
       // Logical shift left
       11
       z = x \ll 4; $\$\display(\"x:8\'b1011_0111 \left\ 4 :=> x = \%b\", z);
12
       // Logical shift right
13
       $display("logical shift left");
14
       z = x >> 1; $display("x:8'b1011_0111 >> 1 :=> x = b", z);
15
       z = x >> 2; $\$display(\"x:8\'b1011_0111 >> 2 :=> x = \%b\",
       z = x >> 3; $display("x:8'b1011_0111 >> 3 :=> x = b",
17
       18
       // Signed arithmetic shift right
19
       $display("signed arithmetic shift right");
20
21
       // Selective most-significant bit assignment
22
       x[7] = 1'b1;
23
       // Notice the most-significant bit is being replicated!
25
       26
       z = signed(x) >>> 2; sdisplay("x:8'b1011_0111 >>> 2 :=> x = %b", z);
27
       z = signed(x) >>> 3; signed(x) >>> 3 :=> x = b'', z);
28
       z = \$signed(x) >>> 4; \$display("x:8'b1011_0111 >>> 4 :=> x = %b", z);
29
    end // initial begin
30
  endmodule // shift_bits
```

Listing 7: Shifting bits.

#### 2.4 Arithmetic operations

Arithmetic operations consist of the regular addition, subtraction, multiplication, division, and modulus operators. Listing 8 shows examples illustrating the use of each of these. While we are going to use all the above mentioned arithmetic operations, please understand that automatic synthesis of complex arithmetic components such as multipliers and divisors are largely inefficient. Consequently, in production designs these arithmetic units are designed separately (recall the different ways in which one can build hardware units for multiplication and division from ECE 222). They are then structurally connected.

```
arith-bits.v
   module arith_bits;
      // 8-bit registers
      reg [7:0] x, y, z;
      initial begin
5
                    \phi(x) = \phi(x)
         x = 8'hB7;
         y = 8'h11;
                    \phi(y = h', y);
         z = x + y; $display("z = %h", z);
         z = x - y; $display("z = %h", z);
         z = x[3:0] * y[3:0]; $display("z = %h", z);
11
12
         y = 8'h02;
13
         z = x / y; $display("z = %h", z);
14
      end // initial begin
15
   endmodule // arith_bits
```

Listing 8: Arithmetic operations.

• You will notice in Listing 8 that when using \* we are using another Verilog operator to select a 4-bit substring from each of the x and y registers. The bit selection operator allows us to select a consecutive substring of bits from a register or wire. This is necessary for a multiplication because the product of two n-bit strings provides a 2n result.

## 2.5 Concatenation operation

Concatenation enables the merging of multiple bit strings together. Replication does what the name suggests: replicates the bit a given number of times. The examples in Listing 9 provide simple, but self-explanatory examples.

```
concat-bits.v
   module concat_bits;
      // 8-bit registers
      reg [7:0] x, y, z;
      initial begin
         x = 8'hB7; $display("x = %b", x);
         y = 8'h11; $display("y = %b", y);
         // Signed arithmetic shift right
         $display("Concats");
         z = \{x[3:0], y[3:0]\};
         display("x[3:0] = b, y[3:0] = 4b, z = b",
10
                  x[3:0], y[3:0], z);
11
         // Replication used for 2 least-significant bits
12
         z = \{x[2:0], y[2:0], \{2\{1'b1\}\}\};
13
         sdisplay("x[2:0] = %b, y[2:0] = %4b, z = %b",
   x[2:0], y[2:0], z);
15
      end // initial begin
16
   endmodule // concat_bits
```

Listing 9: Concatenation and replication.

## 3 Common Hardware Structures

I will attempt to introduce common hardware structures and Verilog specifications that can synthesize them. Through this exposition, I will continue to introduce important Verilog constructs, and offer rule-of-thumb design guidelines.

#### 3.1 Decoders

Decoders play an important role in designing processors. They are used to identify the instruction to be executed. This requires inspecting different portions of the bit string to determine the type of the instruction, its operands, and any other particular information relevant for the processing of the instruction.

The recommended way to design decoders is using a Verilog case statement. Let us implement a simple 3:8 decoder as shown in Listing 10. A 3:8 decoder takes a 3-bit input, and generates an 8-bit select signal. We take this example further, and build the decoder as a combinational component. This means that there are no state elements within the circuit.

These are the following important observations from this example.

- One can certainly use if constructs to implement the respective decoding logic. However, I recommend using case statements whenever the decoding involves more than one case. This is because multiple if statements can become difficult to decipher, and for one to be able to to synthesize to hardware. This is because for synthesis, one must ensure that all fall-through paths are specified.
- When you expect the decoding to be complex, I recommend that `defines\* are used effectively. The example uses it to simply illustrate how they can be used. You would certainly want to use this for constants, and instruction encodings when you write your own decoder for the project. This will certainly help you in building a correct processor, and ease in debugging.
- Always have a default case. This acts as a case to catch any unexpected oversights or incompletely specified case statements. This will also ensure that your hardware would synthesize. Note that \$display() is not synthesizable.
- The module declaration now specifies the parameters of x, select, and whether they are inputs or outputs. x is an input that is a 3-bit wide bit string. When no datatype (wire or reg) is specified, then by default the datatype is a wire. Notice that select is specified as an output reg. This indicates that select is an output, and it is a registered output. As you progress through the tutorial, you will understand that any assignments that happen within an always block must have left-hand side variables as registers. Otherwise, the Verilog specification is syntactically incorrect.
- The always block within which the decoder is implemented has a sensitivity list with x in it. This means that whenever there is a change on the input x the Verilog specification within the always block gets scheduled to execute. This should remind you have process blocks in VHDL, and their sensitivity lists.
- The decoder module gets instantiated in the dut module with an instance name d. Notice how the registers, and wires from the dut are connected to the inputs and outputs of the decoder instance. .a(b) denotes that b is bound to the input/output a. Module instances are declared outside initial, and always blocks.
- The initial block drives the inputs as before. At the beginning of simulation with time event #0, the value of x and clock are set. Notice the \$finish, which notifies the simulator to finish the simulation at a timed event of calculated as a #100 units away from the current time stamp.
- The always @ (posedge clock) statement has the clock in the sensitivity list. Further, the posedge indicates that the process (code within the always) block is scheduled to execute only when there is a positive edge of the clock (rising edge). This is done to change the input values x, and to print the output to the screen.

```
decoder.v
    define SIX
                                                          endcase // case (x)
                                                26
    define SEVEN 7
                                                       end // always @ (x)
                                                27
                                                    endmodule // decoder
                                                28
   module decoder (x, select );
                                                29
      input [2:0] x;
                                                    module dut;
                                                                                     wire [7:0]
      output reg [7:0] select;
                                                       reg clock;
                                                31
                                                                     reg [2:0] x;
      always @(x) begin

    select;

         case (x)
                                                32
            3'b000: begin
                                                       initial begin
                                                33
                                                          \#0 x = 3'h0; clock = 0;
               select = 8'b0000_0001;
10
                                                34
                                                          #100 $finish;
            end
11
            // Single line assignment
12
                                                36
            3'b001: select = 8'b0000_0010;
                                                       // Toggle clock signal every 5
13
                                                37
            3'b010: select = 8'b0000_0100;
                                                       always begin
14
                                                38
            3'b011: select = 8'b0000_1000;
                                                          #5 clock = ~clock;
15
                                                39
            3'b100: select = 8'b0001_0000;
16
                                                40
            3'b101: select = 8'b0010_0000;
                                                       always @ (posedge clock) begin
17
            // Using defines
                                                          x = x + 1;
            `SIX:
                    select = 8'b0100_0000;
                                                          $display("time: %t, x: %b, select:
19
            `SEVEN: select = 8'b1000_0000;
                                                           ⇔ %b", $time, x, select);
20
            // Always have a default to catch 44
                                                       end
21

    unexpected oversights

                                                       // Instantiate module
                                                45
            default: begin
                                                       decoder d(.x(x),
22
                                                46
              $display("ERROR");
                                                47
                                                                   .select(select)
23
               select = 8'h0;
24
25
                                                    endmodule // dut
```

Listing 10: 3:8 Decoder.

## 3.2 Multiplexors

Multiplexors provide a way to select a subset of outputs from a larger number of inputs. A simple example of when a multiplexor (mux, for short) is necessary is when there are two or more wires that may be connected to a single wire depending on a certain condition. Clearly, two input wires cannot drive a single output wire; thus, there must be exclusive connection of one input wire to the output at any given time instance. A mux enables this.

Listing 11 shows an example of a 2:1 mux. This mux has x, y, sel as inputs, z as output. sel enables selecting which of the x, y inputs are selected for the output z using a continuous statement. The continuous statement that assigns the result to z uses a ternary operator. The ternary operator suggest that if sel is 1 then connect x to the output z; otherwise, connect y to the output z. Note that one could have used a case statement to achieve the same hardware. However, ternary operators are compact representations, and often preferred for such situations. In addition, any combinational circuit that can be specified using continuous assignment is typically preferred.

```
mux.v
   module mux_2_to_1 ( x, y, z, sel );
                                                        #20 x = 0; y = 1; sel=1;
                                                        #25 x = 1; y = 1; sel=1;
      input wire x, y, sel;
                                                        #30 x = 1; y = 0; sel=1;
      output wire z;
                                              19
      // Ternary operator
                                                        #35 x = 0; y = 0; sel=1;
                                              20
      assign z = (sel) ? x : y;
                                                     end
                                              21
  endmodule // mux
                                                     // Instantiate MUX gate
                                              22
                                                     mux_2_{to_1} gate ( .x(x), .y(y), .z(z),
                                              23
8 module dut;
                                                     reg x, y, sel;
                                              24
                                                     always @(*) begin
      wire z;
10
                                              25
                                                       display("time = %t, x = %b, y = %t)
11
                                              26
      initial begin
                                                        \leftrightarrow %b, sel = %b, z = %b",
12
         #0 x = 0; y = 1; sel=0;
                                                                 time, x, y, sel, z);
13
                                              27
         #5 x = 1; y = 1; sel=0;
                                                     end
14
                                              28
         #10 x = 1; y = 0; sel=0;
                                                  endmodule // dut
15
         #15 x = 0; y = 0; sel=0;
16
```

Listing 11: Mux gate.

## 3.3 Combinational or sequential

It is important to distinguish between specifications that will synthesize to combinational or sequential hardware. To illustrate the ways in which Verilog allows one to do this, we will walk through a few simple examples.

#### 3.3.1 Assigns for combinational circuits

We will start with an example of an AND gate circuit to illustrate the different approaches in Verilog to describe combinational circuits as shown in Listing 12. Note the following.

- The and\_assign module has two inputs x, y, and one output z. Without specifying the bit-width, the widths default to 1-bit bit strings.
- The continuous assignment statement is done using the assign construct, which performs a bitwise AND on x, y, and assigns the output to z. Assigns are synthesized as combinational circuits.

We are also introducing a testbench in the example in Listing 12. Notice that module dut is our testbench that tests the design under test (dut). Testbenchs are not synthesizable.

- Notice that we introduce logic to toggle the clock. This is only necessary for this example to increment the input x so that we can see different decoded values on select.
- We use reg for clock, x, and wire for select. A simple rule-of-thumb is that whenever there is an assignment within an always block, the left-hand side variable must be a register. Therefore, you cannot assign a wire variable within an always block. You can, however, assign a wire as continuous statements as shown in Listing 12.
- For the always @(z) statement, z is in the sensitivity list for the particular process. This means that whenever the value of z changes, the Verilog specification within the always block is scheduled to execute.
- The statements preceded by a #5 or #10 indicate timed events. Recall from ECE327 that the simulation of Verilog uses the discrete-event semantics. Hence, these timed events effectively schedule the statements that follow the timed event to occur after the specified time. Consequently, the values of x, y change at those time instances.
- Instantiating a module requires port to wire binding. In this example, we instantiate a gate of type and\_assign, and bind the ports x, y, z with their respective wires.

```
and-assign.v
                                                             #5 x = 1; y = 1;
   module and_assign ( x, y, z );
                                                   14
                                                             #10 x = 1; y = 0;
       input wire x, y;
                                                   15
                                                             #15 x = 0; y = 0;
       output wire z;
       // Continuous assignment
                                                   17
                                                          end
       assign z = x \& y;
                                                          // Instantiate AND gate
                                                   18
   endmodule // and_assign
                                                          and_assign gate (.x(x), .y(y),
                                                   19
                                                          \hookrightarrow .z(z));
   module dut;
                                                   20
                                                          always @(z) begin
      reg x, y;
                                                   21
       wire z;
                                                             display("time = %t, x = %b, y = %t)
10
                                                   22
                                                                b, z = b'', \text{ $time, } x, y, z);
11
       initial begin
12
                                                   23
          #0 x = 0; y = 1;
                                                      endmodule // dut
13
```

Listing 12: AND Gate: Continuous assignment.

#### 3.3.2 Always for combinational circuits

We change the example using assign to use always constructs to describe combinational circuits. We make minor changes to the example from Listing 12 to give us Listing 13. The main changes are as follows.

• We change the declaration of z to be of type output reg. Recall from before that left-hand-side variables cannot be wires within an always block.

- An always @(\*) begin statement is used to wrap the assignment to z with the result of the AND between x, y. Note that the @(\*) is a short form to denote that all right-hand side wires are in the sensitivity list. Alternatively, one could have specified it as @(x, y), and it would be equivalent for this example. This means that whenever x, y changes, output for z would be computed. This represents the way combinational circuits work: whenever the inputs change, the signals propagate to the output. In this case, the propagation happens to go through the AND operation.
- This example shows the **confusing** aspect of using registers to specify combinational circuits. In general, simple combinational circuits such as the one in this example should use the assign construct. This reduces any ambiguity in the specification. However, for complex combinational logic, one may want to use always constructs. In this case, the rule-of-thumb to follow is that **one must only use blocking assignments (using =) when the always @(\*) statements is used.**

```
and-always-comb.v
   module and_always_comb ( x, y, z );
                                                               x = 0; y = 1;
                                                           #5 x = 1; y = 1;
      input x, y;
                                                           #10 x = 1; y = 0;
      output reg z;
                                                 17
       // Always block for combinational
                                                           #15 x = 0; y = 0;
       end
       always @(*) begin
                                                 20
                                                        // Instantiate AND gate
          z = x & y;
                                                        and_always_comb gate (.x(x), .y(y),
                                                 21
       end
                                                        \hookrightarrow .z(z));
   endmodule // and_assign
                                                 22
                                                        always @(z) begin
                                                 23
                                                           display("time = %t, x = %b, y = %t)
   module dut;
                                                            \leftrightarrow %b, z = %b", $time,x,y,z);
11
      reg x, y;
12
       wire z;
                                                 25
                                                    endmodule // dut
13
      initial begin
14
```

Listing 13: AND Gate: Combinational using always.

## 3.4 Sequential components

Sequential components enable holding state for one or more clock cycles. You may recall this from ECE124, ECE222, and ECE327. Flip-fops and registers are examples of sequential components. In order to design sequential components, we must understand the difference between **blocking** and **non-blocking** assignments.

### 3.4.1 Blocking and Non-blocking Assignments

Intuitively, a **blocking** assignment "blocks" at the blocking assignment until the assignment is complete before proceeding to the next assignment. In other words, the evaluation and assignment are performed immediately. An = operator is used for **blocking** assignment. Most of the examples we have seen until now have used this **blocking** assignment. Note that this is synonymous to variables in languages such as C/C++. On the contrary, **non-blocking** assignments behave differently, and are denoted by the <= assignment operator. The **non-blocking** assignment defers all assignments until all right-hand sides have been evaluated at the end of the simulation step.

**Pipeline example** The best way to distinguish non-blocking and blocking assignments is through an example. In ECE429, you will be designing a pipelined processor; hence, knowing how to use Verilog to create pipelines is essential. To illustrate **non-blocking** versus **blocking**, we will design a 3-stage pipeline of incrementers as shown in Figure 3.



Figure 3: 3-stage pipeline of incrementers.

Listing 14 shows an implementation of the non-blocking module that implements the pipeline shown in Figure 3, and the terminal output of the simulation (below the dotted line).

- Note that the always block has a sensitivity list of @ (posedge clock). This indicates that the specification within the always block gets scheduled to execute whenever there is a positive edge of the clock.
- Every assignment within the always block uses the <= non-blocking assignment operator. This means that whenever there is a positive edge of the clock, the values of in, x, y are read in a non-determined order, and once they are stable (values through combinational circuits that drive in, x, y have propagated), and x, y are incremented, then they are assigned to y, z, respectively. Observe that the value of x read at any positive edge of the clock is incremented and then written to y. This new value of y is going to be read at the next positive edge of the clock, which implements a registered incrementer. This is repeated for the value of y and the resultant value in z.
- The order in which the three statements are specified in the Verilog specification is irrelevant.

Notice that the input is changed at time 10; however, neither of the x, y, z values change at time 10. This is the correct behaviour because x, y, z are all registers. Therefore, we expect x to show the value 1 at time 20, which is the case. At time 30 the value registered in x is read by the first incrementer, and written to y. This continues for z. Notice that it takes three clock cycles for the value of 3 to be available in z. This is the expected behaviour.

```
non-blocking.v
  // Example:
  // in \rightarrow |x| \rightarrow +1 \rightarrow |y| \rightarrow +1 \rightarrow |z| \rightarrow out
3 module non_blocking
      input clock,
      input [3:0] in,
      output [3:0] out
      // Internal registers
      reg [3:0] x,y,z;
10
      always @(posedge clock) begin
11
12
         x \le in;
13
         y <= x + 1;
         z <= y + 1;
14
         $display("[blk] time: %t, in: %h, x: %h, y: %h, z: %h", $time, in, x,y,z);
15
      end
16
      assign out = z;
17
18
      always @(x) begin
19
         $display("time: %t, -- x:%h, clock: %h", $time, x, clock);
20
21
   endmodule // non_blocking
22
23
   module dut;
24
      reg [3:0] in;
25
26
      reg clock;
      wire [3:0] out;
27
28
      always begin
29
         #5 clock = ~clock;
30
      end
31
      non_blocking nb( .clock(clock), .in(in),.out(out) );
32
      initial begin
     $dumpfile("non-blocking.vcd");
34
     $dumpvars(0,nb);
35
         #0 clock = 1;
36
          #0 in = 3'h1;
37
          #100 $finish;
38
39
      end
  endmodule // dut
 [blk] time:
                                    0, in: x, x: x, y:x, z:x
                                   10, in: 1, x: x, y:x, z:x
 [blk] time:
 [blk] time:
                                   20, in: 1, x: 1, y:x, z:x
 [blk] time:
                                   30, in: 1, x: 1, y:2, z:x
 [blk] time:
                                   40, in: 1, x: 1, y:2, z:3
                                   50, in: 1, x: 1, y:2, z:3
 [blk] time:
                                   60, in: 1, x: 1, y:2, z:3
 [blk] time:
                                   70, in: 1, x: 1, y:2, z:3
 [blk] time:
                                   80, in: 1, x: 1, y:2, z:3
 [blk] time:
                                   90, in: 1, x: 1, y:2, z:3
 [blk] time:
                                  100, in: 1, x: 1, y:2, z:3
 [blk] time:
 [blk] time:
                                  110, in: 1, x: 1, y:2, z:3
```

Listing 14: Example of a pipeline using non-blocking assignments.

#### **Exercise 3.1**

Order of non-blocking statements

Please explain why the order in which the three non-blocking statements specified within the **always** is irrelevant? Use no more than 5 sentences.

Now suppose that we change the **non-blocking** assignments to **blocking** assignments, and those are the only changes we make to this example. This amounts to changing the <= to =. The output of the simulation is shown in Listing 15.

```
blocking.v
   // Example: in->|x| -> +1 -> |y| -> +1 -> |z| ->out
   module blocking
      input clock,
4
      input [3:0] in,
      output [3:0] out
      reg [3:0] x,y,z;
      always @(posedge clock) begin
10
         x = in;
11
         y = x + 1;
12
         z = y + 1;
13
         $display("[blk] time: %t, in: %h, x: %h, y: %h, z: %h", $time, in, x,y,z);
14
15
16
      assign out = z;
  endmodule // blocking
17
                                  0, in: x, x: x, y:x, z:x
 [blk] time:
 [blk] time:
                                 10, in: 1, x: 1, y:2, z:3
                                 20, in: 1, x: 1, y:2, z:3
 [blk] time:
                                 30, in: 1, x: 1, y:2, z:3
 [blk] time:
                                 40, in: 1, x: 1, y:2, z:3
 [blk] time:
                                 50, in: 1, x: 1, y:2, z:3
 [blk] time:
                                 60, in: 1, x: 1, y:2, z:3
 [blk] time:
                                 70, in: 1, x: 1, y:2, z:3
  [blk] time:
 [blk] time:
                                 80, in: 1, x: 1, y:2, z:3
                                 90, in: 1, x: 1, y:2, z:3
 [blk] time:
                                100, in: 1, x: 1, y:2, z:3
 [blk] time:
                                110, in: 1, x: 1, y:2, z:3
 [blk] time:
```

Listing 15: Example of WRONG pipeline implementation using blocking assignments.

#### Exercise 3.2

Very bad sequential hardware

Draw a hardware diagram (using similar blocks as Figure 3) to describe the resultant hardware for the **blocking** version of the pipeline specification as shown in Listing 15. Using no more than 5 sentences, please explain what the resultant hardware does.

#### 3.4.2 Register with AND gate

Now that we understand how to build pipelines, we can extend our AND gate example from earlier and register its output. Note that this is an example of how each stage in the pipeline would behave: some computation is done using combinational circuits (AND gate in this example), and stored in a sequential component (a register in this example).

• Whenever there are sequential elements, we must be sure to reset the state element. You learned in ECE 327 how to write specifications for reset. This example shows how to implement synchronous resets. Resets are essential to ensure that the state elements are in a known state prior to starting the operation of the hardware.

### Exercise 3.3

#### Synchronous versus asynchronous reset

Write the Verilog specification of the example in Listing 16 to implement the registered AND gate with an asynchronous reset. Using no more than 5 sentences, describe the difference between asynchronous and synchronous resets.

#### Exercise 3.4

#### Registered input to AND gate

Write the Verilog specification using the example in Listing 16 to register both the inputs and outputs to the AND gate. Make sure to also show the output of the simulation. Explain whether the simulation output is the expected behaviour or not.

```
reg-and.v
   module and_assign ( x, y, z );
      input wire x, y;
      output wire z;
      assign z = x \& y;
   endmodule // and_assign
   module reg_and
      input wire clock,
      input wire reset,
10
      input wire in,
11
12
      output out
13
      );
14
      // Sequential logic
15
               out;
      reg
16
17
      always @(posedge clock) begin
18
         if ( reset )
19
20
            out <= 0;
          else
21
22
            out <= in;
23
      end
24
   // assign out = out;
25
   endmodule // reg_and
26
27
   module dut;
28
      reg x, y, reset;
29
      reg clock = 1;
30
      wire z, out;
31
32
      initial begin
33
         $dumpfile("reg-and.vcd");
34
35
         // All variables (0) from module instance gate
         $dumpvars(0, gate);
36
         $dumpvars(0, reg_gate);
37
38
          #0 reset = 1;
39
          #20 x = 0; y = 0;
40
          reset <= 0; $display("Reset complete");</pre>
41
          #10 x = 1; y = 1; $display("set 1 1");
42
          #10 x = 1; y = 0;
43
          #10 x = 1; y = 1;
44
          #10 x = 0; y = 1;
45
          #20 $finish;
46
      end
47
48
      // Instantiate AND gate
49
      and_assign gate ( .x(x), .y(y), .z(z));
      reg_and
                 reg_gate ( .clock(clock), .reset(reset), .in(z), .out(out) );
50
       // Toggle clock signal every 5
51
      always begin
52
          #5 clock = ~clock;
53
       end
54
      always @(posedge clock) begin
55
          $display("time=%t, reset=%b, x=%b, y=%b, z=%b, out=%b", $time,reset,x,y,z, out);
56
      end
57
   endmodule // dut
```

Listing 16: Register with AND Gate: Combinational using always.

## 4 Summary

You made it to the end of the tutorial. :)