

## Representing Instructions

- Instructions are encoded in binary
  - Called machine code
- MIPS instructions
  - Encoded as 32-bit instruction words
  - •Small number of formats encoding operation code (opcode), register numbers, ... MIPS 10000 1010

K 32 bits

- Regularity!
- Register numbers
  - ■\$t0 \$t7 are reg's <u>8 ~ (5</u>
  - •\$t8 \$t9 are reg's 24~25
  - -\$s0 \$s7 are reg's  $\frac{6}{23}$

#### **MIPS R-format Instructions**

#### Instruction fields

■op: operation rode

Trs: 14 50 Mrce register

•rt: 2nd source register

•rd: destination

\*shamt: slift amount

•funct: function code

| ор     | rs     | rt     | rd     | shamt  | funct  |
|--------|--------|--------|--------|--------|--------|
| 6 bits | 5 bits | 5 bits | 5 bits | 5 bits | 6 bits |

CSULB

## R-format example



#### Hexadecimal

- ■Base 16
  - Compact representation of bit strings
  - •4 bits per hex digit
- ■Example: eca8 6420
  - Illo 1100 1010 1000

| 0 | 0000 | 4 | 0100 | 8 | 1000 | С | 1100 |
|---|------|---|------|---|------|---|------|
| 1 | 0001 | 5 | 0101 | 9 | 1001 | d | 1101 |
| 2 | 0010 | 6 | 0110 | а | 1010 | е | 1110 |
| 3 | 0011 | 7 | 0111 | b | 1011 | f | 1111 |

/915

CSULB

#### **MIPS I-format Instructions**

- •Immediate arithmetic and load/store instructions
  - rt: destination or source register number
  - •Constant:  $-2^{15}$  to  $+2^{15}$  1
  - Address: offset added to base address in rs
- Design Principle 4: Good design demands good compromises
  - Different formats complicate decoding, but allow 32-bit instructions uniformly
  - •Keep formats as similar as possible

| ор     | rs     | rs rt constant or ad |         |
|--------|--------|----------------------|---------|
| 6 bits | 5 bits | 5 bits               | 16 bits |



•1w \$t0, 16(\$s1)

int[] A; (A[0]) ---> \$51 10121213141 51+4+8+12-160

| op     | rs     | rt     | constant or address |  |  |
|--------|--------|--------|---------------------|--|--|
| 6 bits | 5 bits | 5 bits | 16 bits             |  |  |
| 35     | 17     | 8      | 16                  |  |  |
|        |        |        |                     |  |  |
| 10011  | 0(001  | 00100  | 9908 9903 0993 /990 |  |  |
|        | 1      |        |                     |  |  |
|        |        |        |                     |  |  |
|        |        |        |                     |  |  |

CSULB

## How about larger constants?

■Can we load a 32-bit constant by using a single instruction?

₹25.

•lui: load upper immediate

lui \$t0, 10101010101010



ori: bitwise or immediate

ori \$t0, 01010101010101



addi sto, 16

or \$10,8t1,8t2 \$+0,8e0,0000001

add \$41 \$to \$to

1010 ~ 1010 0101 ~ 0101 )

# **Logical Operations**

Instructions for bitwise manipulation

| Operation   | С  | MIPS      |
|-------------|----|-----------|
| Shift left  | << | 5         |
| Shift right | >> | sr!       |
| Bitwise AND | &  | and, andi |
| Bitwise OR  |    | or, ori   |
| Bitwise NOT | ~  | nor       |

CSULB

# **Shift Operations**

shamt: how many positions to shift

1~~~~

- Shift left logical
  - Shift left and fill with 0 bits
  - •sll by i bits multiplies by  $2^{l}$
- Shift right logical
  - •Shift right and fill with 0 bits
  - •srl by i bits divides by  $\frac{2}{2}$  (unsigned only)
- •Shift right arithmetic(sra) for signed.

| ор     | rs     | rt     | rd     | shamt  | funct  |
|--------|--------|--------|--------|--------|--------|
| 6 bits | 5 bits | 5 bits | 5 bits | 5 bits | 6 bits |

## **AND Operations**

- Useful to mask bits in a word
  - •Select some bits, clear others to 0
- •and \$t0, \$t1, \$t2

CSULB

## **OR** Operations

- •Useful to include bits in a word
  - Set some bits to I, leave others unchanged
- •or \$t0, \$t1, \$t2

### **NOT Operations**

- Useful to invert bits in a word
  - •Change 0 to 1, and 1 to 0
- •MIPS has NOR 3-operand instruction
- $\bullet$ a NOR b == NOT ( a OR b )
- ■nor \$t0, \$t1, \$zero ← Register 0: always read as zero

```
$t1 | 0000 0000 0000 0000 0011 1100 0000 0000
```

\$t0 | 1111 1111 1111 1111 1100 0011 1111 1111

CSULB

### **Conditional Operations**

- Branch to a labeled instruction if a condition is true
  - Otherwise, continue sequentially

- beq rs, rt, L1
  - ■if (rs == rt) branch to instruction labeled LI;
- •bne rs, rt, LI
  - •if (rs != rt) branch to instruction labeled L1;
- •j L1
  - unconditional jump to instruction labeled L1

### Compiling If Statements

CSULB

