# On Using Field Programmable Gate Arrays and AI for ADC/DAC Conversion

Ryan Brady 06/19/2023

#### 1 Introduction

In recent years, the integration of Field Programmable Gate Arrays (FPGAs) and Artificial Intelligence (AI) has emerged as a promising approach for enhancing the performance of Analog-to-Digital Converters (ADCs) and Digital-to-Analog Converters (DACs). These technologies offer the potential for high-speed, high-resolution conversion processes, which are critical in numerous applications ranging from telecommunications to scientific instrumentation. The ability to generate and analyze complex waveforms with high accuracy and stability enables researchers to explore new frontiers in fields such as signal processing, astronomy, quantum physics, and more. This paper explores the use of FPGAs and AI in ADC/DAC conversion, discussing the underlying principles, potential benefits, and practical implementation challenges.

# 2 Analog-to-Digital Conversion

Analog-to-Digital Conversion (ADC) is a critical process in digital systems that allows for the translation of analog signals, which are continuous in both time and amplitude, into digital signals, which are discrete.

The ADC process involves several key steps. First, the analog signal is sampled at regular intervals, a process known as sampling. The Nyquist-Shannon sampling theorem provides a guideline for the minimum sampling rate, which should be at least twice the maximum frequency of the analog signal to avoid aliasing:

$$f_s \ge 2f_{analog}$$
 (1)

Following sampling, the continuous amplitude of the sampled signal is then quantized into a finite set of possible values. This step introduces quantization error, which is a source of noise in the digital signal. Finally, the quantized values are encoded into a binary format for use in digital systems. The resolution of an ADC, which is typically measured in bits, determines the number of discrete

values that the ADC can produce and directly impacts the precision of the digital representation of the analog signal. The use of FPGAs and AI in ADC processes can potentially enhance the speed and resolution of the conversion, thereby improving the overall performance of the digital system.

An example of a simple analog sine wave of amplitude 1 Volt and frequency 1 Hz is shown below. As described, this signal is continuous in time and amplitude.



Figure 1: Simple Analog Sine Wave.

# 3 Digital-to-Analog Conversion

Digital-to-Analog Conversion (DAC) is the process that complements ADC, converting digital signals into analog form. The digital signal, which is a series of binary values, is transformed into an analog signal, which is continuous in both time and amplitude.

The DAC process involves several key steps. First, the binary values are decoded into their corresponding quantized values. These quantized values are then converted into a continuous signal through a process known as reconstruction. The quality of the reconstructed signal depends on the resolution of the DAC, with higher resolution DACs able to produce more precise analog signals.

The resolution of a DAC is typically expressed in bits, and it determines the number of discrete values that the DAC can output. The number of analog values that can be produced by a DAC can be calculated using the following formula:

$$N = 2^n \tag{2}$$

where n is the number of bits in the DAC.

The resolution of the DAC, which is the smallest change in voltage that the DAC can produce, can be calculated as:

$$Resolution = \frac{V_{ref}}{2^n - 1} \tag{3}$$

Below is an example of a 3-bit and 16-bit digital representation of a sine wave, highlighting the drastic error differences between bit resolutions:



Figure 2: Digital Representation of a Sine Wave.

As can be calculated using Equation (2), the 3-bit DAC can represent this sine wave with only 8 digital values, whereas the 16-bit DAC has 65,536 digital values.

# 4 The Basys3 FPGA

The Basys3 board is a complete, ready-to-use digital circuit development platform based on the latest Artix- $7^{\text{TM}}$  Field Programmable Gate Array (FPGA) from Xilinx®. With its high-capacity FPGA (Artix-7 50T), low overall cost, and variety of interfaces and expansion options, the Basys3 board is a robust platform for developing digital circuits and prototyping designs.

The Basys3 FPGA features 33,280 logic cells in 5200 slices (each slice contains four 6-input LUTs and 8 flip-flops). It also includes 1.8 Mb of fast block RAM, a 100MHz LVCMOS oscillator module, five clock management tiles, 90 DSP slices, and a host of other features. The board includes 16 user switches, 16 user LEDs, five user pushbuttons, and four 7-segment displays for user interaction.

Integrated into the board is the Xilinx Analog-to-Digital Converter (XADC), which is a dual-channel 12-bit analog-to-digital converter capable of operating at 1 MSPS. The integration into the FPGA fabric providing a seamless interface for analog and mixed-signal applications within the digital FPGA environment.

The XADC offers several advanced features including on-chip temperature and supply voltage sensing, as well as an auxiliary analog input channel. The auxiliary channel can be used to sample external analog signals, making it a versatile tool for a wide range of applications.

In our experiments, the XADC was used to perform the ADC conversion process. The digital output of the XADC was then transmitted to a computer and graphed using MATLAB. The integration of the XADC within the FPGA fabric allowed for efficient and high-speed processing, demonstrating the potential of FPGAs in advanced digital signal processing applications. The high-speed, high-resolution capabilities of the FPGA, combined with its flexible interfacing options, made it an ideal choice for this application.

## 5 Implementation of a Look-Up Table (LUT)

Various Look-Up Tables (LUTs) was implemented into the FPGA to sweep through the digital values for the DAC. The LUTs was preloaded with a set of digital values representing the desired analog output waveform. During operation, the FPGA sequentially accessed the digital values from the LUT and fed them to a Digilent R2R 8-bit DAC at a specific clock rate, effectively generating the desired analog output waveform.

The use of a LUT provided several advantages. First, it allowed for precise control over the output waveform, as the waveform was defined by the preloaded digital values. Second, it enabled high-speed operation, as the FPGA could access the LUT values at a high clock rate. Finally, the LUT approach provided flexibility, as the output waveform could be easily changed by simply updating the LUT values.

In our experiments, the LUT approach proved to be effective for sweeping through the digital values in the DAC process. The high-speed, high-resolution capabilities of the FPGA, combined with the flexibility of the LUT approach, demonstrated the potential of FPGAs in advanced DAC applications.

#### 6 Assistance from ChatGPT

In the process of analyzing and visualizing the ADC and DAC data, we received significant assistance from ChatGPT, an advanced AI developed by OpenAI. ChatGPT was instrumental in creating the MATLAB code used for plotting the ADC and DAC data. The AI was able to understand our requirements and generate MATLAB code that produced clear and informative plots of the ADC and DAC data.

The use of ChatGPT in this capacity demonstrated the potential of AI in assisting with complex tasks in scientific research. By generating the MATLAB code, ChatGPT saved us significant time and effort, allowing us to focus on interpreting the results and drawing conclusions. Furthermore, the AI's ability to generate code that met our specific requirements demonstrated its versatility

and adaptability.

In addition to generating the MATLAB plotting code, ChatGPT also played a crucial role in troubleshooting the Verilog code used for the ADC and DAC processes. When issues arose during the implementation of the ADC and DAC in the FPGA, ChatGPT was able to provide valuable insights and suggestions for resolving these issues. The AI's understanding of Verilog and digital systems allowed it to identify potential sources of the problems and suggest modifications to the code.

This troubleshooting assistance was invaluable in ensuring the successful implementation of the ADC and DAC processes. By helping to resolve these issues, ChatGPT not only facilitated the successful completion of our experiments but also contributed to our understanding of the underlying digital systems. This experience further demonstrated the potential of AI as a tool for assisting with complex tasks in scientific research, and it underscored the value of AI in enhancing our understanding and implementation of advanced digital systems.

This experience with ChatGPT highlights the growing role of AI in scientific research and suggests that AI can be a valuable tool for researchers, providing assistance with a wide range of tasks and helping to accelerate the research process.

### 7 Results for Analog-Digital Conversion

The results of our experiments demonstrated that the Basys3 FPGA was able to properly digitize frequencies consistent with the Nyquist-Shannon theorem. The ADC process was able to accurately sample and digitize analog signals with frequencies up to half the sampling rate (about 50MHz at 1 Msps), thereby avoiding aliasing and ensuring the accurate representation of the analog signal in the digital domain.

The successful implementation of the ADC process on the Basys3 FPGA highlighted several advantages of using FPGAs for ADC processes. First, FPGAs offer high-speed operation, which is crucial for achieving high sampling rates in the ADC process. Second, FPGAs provide flexibility, as the ADC process can be customized and optimized according to the specific requirements of the application. Third, FPGAs allow for parallel processing, which can be leveraged to perform multiple ADC processes simultaneously or to implement complex signal processing algorithms in real-time.

In addition, the integration of the ADC process within the FPGA fabric allowed for efficient data transfer and reduced latency, further enhancing the performance of the ADC process. The use of the FPGA also facilitated the implementation of the AI algorithms, demonstrating the potential of FPGAs in advanced digital signal processing applications.

Additionally, the incorporation of Fourier transforms further demonstrated the capabilities of the Basys3 FPGA in analyzing and processing frequency components within the digitized signals. By applying Fourier transforms to the acquired data, power spectra were obtained, providing insights into the frequency content of the signals.



Figure 3: Basys3 Digitization of a 1.0kHz Sine Wave.

The power spectrum obtained for the 1kHz signal exhibited remarkable accuracy. The spectral graph displayed a clean and well-defined peak precisely at 1kHz, indicating that the Basys3 FPGA effectively captured and represented the dominant frequency component. The accurate power spectrum of the 1kHz signal showcased the FPGA's ability to faithfully digitize and analyze signals with relatively lower frequencies.



Figure 4: Basys3 Digitization of a 100kHz Sine Wave.

Moving on to the 100kHz signal, the power spectrum demonstrated decent resolution and discernibility of frequency components. While the spectral graph exhibited some minor fluctuations, the dominant frequency component at 100kHz remained clearly distinguishable. The Basys3 FPGA successfully captured the primary frequency content, albeit with some minor deviations,

showcasing its capability to handle signals in the high-frequency range.

However, when analyzing the power spectrum of the 450kHz signal, a noticeable issue became apparent. The spectral graph revealed a major power spike around 260kHz, which overshadowed the actual dominant frequency at 450kHz. This power spike suggested the presence of aliasing, wherein the high-frequency components folded back and manifested as a false peak in the spectrum. This outcome indicated that the Basys3 FPGA encountered challenges in accurately digitizing and representing signals approaching the Nyquist frequency limit.



Figure 5: Basys3 Digitization of a 450kHz Sine Wave.

While the power spectrum of the 450kHz signal exhibited aliasing, it is important to note that this limitation can be addressed by carefully adjusting the sampling rate and implementing anti-aliasing filters. By optimizing the FPGA's ADC process and incorporating appropriate signal conditioning techniques, aliasing effects can be mitigated, allowing for more accurate power spectra across a wider range of frequencies.

Overall, the results of our experiments with the Basys3 FPGA confirmed the potential of FPGAs for ADC processes, and they underscored the benefits of integrating ADC processes within the FPGA fabric.

# 8 Results for Digital-Analog Conversion

The results of our experiments demonstrated the successful implementation of the DAC process on the Basys3 FPGA. One of the key findings was that the FPGA was able to hold at least 10 Look-Up Tables (LUTs) in its RAM. Each of these LUTs corresponded to a different waveform, allowing the FPGA to generate a variety of analog output signals by sweeping through the digital values in the different LUTs.

The ability to store multiple LUTs in the FPGA's RAM and to switch between them in real-time has significant implications. First, it allows for the generation of a wide range of output waveforms without the need to reprogram the FPGA or reload the LUTs. This flexibility is particularly beneficial in applications that require the generation of different waveforms in response to changing conditions or requirements.

Second, the use of multiple LUTs allows for the implementation of more complex signal processing algorithms. For example, different LUTs could be used to implement different stages of a signal processing algorithm, or to implement different algorithms for comparison or combination.



Figure 6: Basys3 Production of a 10kHz Sine Wave.

Finally, the ability to store multiple LUTs in the FPGA's RAM demonstrates the high memory capacity of the FPGA, which is a key factor in its ability to perform high-speed, high-resolution ADC and DAC processes. This high memory capacity, combined with the FPGA's high-speed operation and flexible interfacing options, conveys the potential of FPGAs for advanced ADC and DAC applications.



Figure 7: Basys3 Production of a 1Hz Triangle Wave.

#### 9 Conclusions

This paper presented a comprehensive study on the use of Field Programmable Gate Arrays (FPGAs) and Artificial Intelligence (AI) for Analog-to-Digital (ADC) and Digital-to-Analog (DAC) conversion processes. The experiments conducted with the Basys3 FPGA and the Xilinx Analog-to-Digital Converter (XADC) demonstrated the potential of these technologies for high-speed, high-resolution ADC and DAC processes.

The results confirmed that the FPGA was able to accurately digitize frequencies consistent with the Nyquist-Shannon theorem, and to generate a variety of analog output signals by sweeping through the digital values in multiple Look-Up Tables (LUTs) stored in its RAM. These capabilities highlight the flexibility and high performance of FPGAs in ADC and DAC applications.

The use of AI, in the form of ChatGPT, was instrumental in generating the MATLAB code for plotting the ADC and DAC data and troubleshooting the Verilog code used for the ADC and DAC processes. This demonstrated the potential of AI as a tool for assisting with complex tasks in scientific research, and it underscored the value of AI in enhancing our understanding and implementation of advanced digital systems.

In conclusion, the integration of FPGAs and AI presents a promising approach for enhancing ADC and DAC processes. The high-speed, high-resolution capabilities of FPGAs, combined with the flexibility of AI, offer the potential for significant advancements in digital signal processing and other applications. Further research and development in this area could yield even more significant advancements, and it is an area that warrants further exploration.